head.S 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * File: arch/blackfin/mach-bf527/head.S
  3. * Based on: arch/blackfin/mach-bf533/head.S
  4. * Author: Jeff Dionne <jeff@uclinux.org> COPYRIGHT 1998 D. Jeff Dionne
  5. *
  6. * Created: 1998
  7. * Description: Startup code for Blackfin BF537
  8. *
  9. * Modified:
  10. * Copyright 2004-2007 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <linux/init.h>
  31. #include <asm/blackfin.h>
  32. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  33. #include <asm/mach-common/clocks.h>
  34. #include <asm/mach/mem_init.h>
  35. #endif
  36. .extern _bf53x_relocate_l1_mem
  37. __INIT
  38. ENTRY(_mach_early_start)
  39. #if defined(CONFIG_BF527)
  40. p0.h = hi(EMAC_SYSTAT);
  41. p0.l = lo(EMAC_SYSTAT);
  42. R0.h = 0xFFFF; /* Clear EMAC Interrupt Status bits */
  43. R0.l = 0xFFFF;
  44. [P0] = R0;
  45. SSYNC;
  46. #endif
  47. /* Initialise UART - when booting from u-boot, the UART is not disabled
  48. * so if we dont initalize here, our serial console gets hosed */
  49. p0.h = hi(UART1_LCR);
  50. p0.l = lo(UART1_LCR);
  51. r0 = 0x0(Z);
  52. w[p0] = r0.L; /* To enable DLL writes */
  53. ssync;
  54. p0.h = hi(UART1_DLL);
  55. p0.l = lo(UART1_DLL);
  56. r0 = 0x0(Z);
  57. w[p0] = r0.L;
  58. ssync;
  59. p0.h = hi(UART1_DLH);
  60. p0.l = lo(UART1_DLH);
  61. r0 = 0x00(Z);
  62. w[p0] = r0.L;
  63. ssync;
  64. p0.h = hi(UART1_GCTL);
  65. p0.l = lo(UART1_GCTL);
  66. r0 = 0x0(Z);
  67. w[p0] = r0.L; /* To enable UART clock */
  68. ssync;
  69. rts;
  70. ENDPROC(_mach_early_start)
  71. __FINIT
  72. .section .l1.text
  73. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  74. ENTRY(_start_dma_code)
  75. /* Enable PHY CLK buffer output */
  76. p0.h = hi(VR_CTL);
  77. p0.l = lo(VR_CTL);
  78. r0.l = w[p0];
  79. bitset(r0, 14);
  80. w[p0] = r0.l;
  81. ssync;
  82. p0.h = hi(SIC_IWR0);
  83. p0.l = lo(SIC_IWR0);
  84. r0.l = 0x1;
  85. r0.h = 0x0;
  86. [p0] = r0;
  87. SSYNC;
  88. /*
  89. * Set PLL_CTL
  90. * - [14:09] = MSEL[5:0] : CLKIN / VCO multiplication factors
  91. * - [8] = BYPASS : BYPASS the PLL, run CLKIN into CCLK/SCLK
  92. * - [7] = output delay (add 200ps of delay to mem signals)
  93. * - [6] = input delay (add 200ps of input delay to mem signals)
  94. * - [5] = PDWN : 1=All Clocks off
  95. * - [3] = STOPCK : 1=Core Clock off
  96. * - [1] = PLL_OFF : 1=Disable Power to PLL
  97. * - [0] = DF : 1=Pass CLKIN/2 to PLL / 0=Pass CLKIN to PLL
  98. * all other bits set to zero
  99. */
  100. p0.h = hi(PLL_LOCKCNT);
  101. p0.l = lo(PLL_LOCKCNT);
  102. r0 = 0x300(Z);
  103. w[p0] = r0.l;
  104. ssync;
  105. P2.H = hi(EBIU_SDGCTL);
  106. P2.L = lo(EBIU_SDGCTL);
  107. R0 = [P2];
  108. BITSET (R0, 24);
  109. [P2] = R0;
  110. SSYNC;
  111. r0 = CONFIG_VCO_MULT & 63; /* Load the VCO multiplier */
  112. r0 = r0 << 9; /* Shift it over, */
  113. r1 = CLKIN_HALF; /* Do we need to divide CLKIN by 2?*/
  114. r0 = r1 | r0;
  115. r1 = PLL_BYPASS; /* Bypass the PLL? */
  116. r1 = r1 << 8; /* Shift it over */
  117. r0 = r1 | r0; /* add them all together */
  118. p0.h = hi(PLL_CTL);
  119. p0.l = lo(PLL_CTL); /* Load the address */
  120. cli r2; /* Disable interrupts */
  121. ssync;
  122. w[p0] = r0.l; /* Set the value */
  123. idle; /* Wait for the PLL to stablize */
  124. sti r2; /* Enable interrupts */
  125. .Lcheck_again:
  126. p0.h = hi(PLL_STAT);
  127. p0.l = lo(PLL_STAT);
  128. R0 = W[P0](Z);
  129. CC = BITTST(R0,5);
  130. if ! CC jump .Lcheck_again;
  131. /* Configure SCLK & CCLK Dividers */
  132. r0 = (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV);
  133. p0.h = hi(PLL_DIV);
  134. p0.l = lo(PLL_DIV);
  135. w[p0] = r0.l;
  136. ssync;
  137. p0.l = lo(EBIU_SDRRC);
  138. p0.h = hi(EBIU_SDRRC);
  139. r0 = mem_SDRRC;
  140. w[p0] = r0.l;
  141. ssync;
  142. P2.H = hi(EBIU_SDGCTL);
  143. P2.L = lo(EBIU_SDGCTL);
  144. R0 = [P2];
  145. BITCLR (R0, 24);
  146. p0.h = hi(EBIU_SDSTAT);
  147. p0.l = lo(EBIU_SDSTAT);
  148. r2.l = w[p0];
  149. cc = bittst(r2,3);
  150. if !cc jump .Lskip;
  151. NOP;
  152. BITSET (R0, 23);
  153. .Lskip:
  154. [P2] = R0;
  155. SSYNC;
  156. R0.L = lo(mem_SDGCTL);
  157. R0.H = hi(mem_SDGCTL);
  158. R1 = [p2];
  159. R1 = R1 | R0;
  160. [P2] = R1;
  161. SSYNC;
  162. p0.h = hi(SIC_IWR0);
  163. p0.l = lo(SIC_IWR0);
  164. r0.l = lo(IWR_ENABLE_ALL);
  165. r0.h = hi(IWR_ENABLE_ALL);
  166. [p0] = r0;
  167. SSYNC;
  168. RTS;
  169. ENDPROC(_start_dma_code)
  170. #endif /* CONFIG_BFIN_KERNEL_CLOCK */