bnx2x.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* compilation time flags */
  16. /* define this to make the driver freeze on error to allow getting debug info
  17. * (you will need to reboot afterwards) */
  18. /* #define BNX2X_STOP_ON_ERROR */
  19. /* error/debug prints */
  20. #define DRV_MODULE_NAME "bnx2x"
  21. #define PFX DRV_MODULE_NAME ": "
  22. /* for messages that are currently off */
  23. #define BNX2X_MSG_OFF 0
  24. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  25. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  26. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  27. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  28. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  29. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  30. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  31. /* regular debug print */
  32. #define DP(__mask, __fmt, __args...) do { \
  33. if (bp->msglevel & (__mask)) \
  34. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  35. bp->dev?(bp->dev->name):"?", ##__args); \
  36. } while (0)
  37. /* errors debug print */
  38. #define BNX2X_DBG_ERR(__fmt, __args...) do { \
  39. if (bp->msglevel & NETIF_MSG_PROBE) \
  40. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  41. bp->dev?(bp->dev->name):"?", ##__args); \
  42. } while (0)
  43. /* for errors (never masked) */
  44. #define BNX2X_ERR(__fmt, __args...) do { \
  45. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  46. bp->dev?(bp->dev->name):"?", ##__args); \
  47. } while (0)
  48. /* before we have a dev->name use dev_info() */
  49. #define BNX2X_DEV_INFO(__fmt, __args...) do { \
  50. if (bp->msglevel & NETIF_MSG_PROBE) \
  51. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  52. } while (0)
  53. #ifdef BNX2X_STOP_ON_ERROR
  54. #define bnx2x_panic() do { \
  55. bp->panic = 1; \
  56. BNX2X_ERR("driver assert\n"); \
  57. bnx2x_int_disable(bp); \
  58. bnx2x_panic_dump(bp); \
  59. } while (0)
  60. #else
  61. #define bnx2x_panic() do { \
  62. BNX2X_ERR("driver assert\n"); \
  63. bnx2x_panic_dump(bp); \
  64. } while (0)
  65. #endif
  66. #ifdef NETIF_F_HW_VLAN_TX
  67. #define BCM_VLAN 1
  68. #endif
  69. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  70. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  71. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  72. #define REG_ADDR(bp, offset) (bp->regview + offset)
  73. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  74. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  75. #define REG_RD64(bp, offset) readq(REG_ADDR(bp, offset))
  76. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  77. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  78. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  79. #define REG_WR32(bp, offset, val) REG_WR(bp, offset, val)
  80. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  81. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  82. #define REG_RD_DMAE(bp, offset, valp, len32) \
  83. do { \
  84. bnx2x_read_dmae(bp, offset, len32);\
  85. memcpy(valp, bnx2x_sp(bp, wb_data[0]), len32 * 4); \
  86. } while (0)
  87. #define REG_WR_DMAE(bp, offset, valp, len32) \
  88. do { \
  89. memcpy(bnx2x_sp(bp, wb_data[0]), valp, len32 * 4); \
  90. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  91. offset, len32); \
  92. } while (0)
  93. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  94. offsetof(struct shmem_region, field))
  95. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  96. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  97. #define NIG_WR(reg, val) REG_WR(bp, reg, val)
  98. #define EMAC_WR(reg, val) REG_WR(bp, emac_base + reg, val)
  99. #define BMAC_WR(reg, val) REG_WR(bp, GRCBASE_NIG + bmac_addr + reg, val)
  100. #define for_each_queue(bp, var) for (var = 0; var < bp->num_queues; var++)
  101. #define for_each_nondefault_queue(bp, var) \
  102. for (var = 1; var < bp->num_queues; var++)
  103. #define is_multi(bp) (bp->num_queues > 1)
  104. /* fast path */
  105. struct sw_rx_bd {
  106. struct sk_buff *skb;
  107. DECLARE_PCI_UNMAP_ADDR(mapping)
  108. };
  109. struct sw_tx_bd {
  110. struct sk_buff *skb;
  111. u16 first_bd;
  112. };
  113. struct sw_rx_page {
  114. struct page *page;
  115. DECLARE_PCI_UNMAP_ADDR(mapping)
  116. };
  117. /* MC hsi */
  118. #define BCM_PAGE_SHIFT 12
  119. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  120. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  121. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  122. #define PAGES_PER_SGE_SHIFT 0
  123. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  124. /* SGE ring related macros */
  125. #define NUM_RX_SGE_PAGES 2
  126. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  127. #define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
  128. /* RX_SGE_CNT is promissed to be a power of 2 */
  129. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  130. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  131. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  132. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  133. (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
  134. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  135. /* SGE producer mask related macros */
  136. /* Number of bits in one sge_mask array element */
  137. #define RX_SGE_MASK_ELEM_SZ 64
  138. #define RX_SGE_MASK_ELEM_SHIFT 6
  139. #define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
  140. /* Creates a bitmask of all ones in less significant bits.
  141. idx - index of the most significant bit in the created mask */
  142. #define RX_SGE_ONES_MASK(idx) \
  143. (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
  144. #define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
  145. /* Number of u64 elements in SGE mask array */
  146. #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
  147. RX_SGE_MASK_ELEM_SZ)
  148. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  149. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  150. struct bnx2x_fastpath {
  151. struct napi_struct napi;
  152. struct host_status_block *status_blk;
  153. dma_addr_t status_blk_mapping;
  154. struct eth_tx_db_data *hw_tx_prods;
  155. dma_addr_t tx_prods_mapping;
  156. struct sw_tx_bd *tx_buf_ring;
  157. struct eth_tx_bd *tx_desc_ring;
  158. dma_addr_t tx_desc_mapping;
  159. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  160. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  161. struct eth_rx_bd *rx_desc_ring;
  162. dma_addr_t rx_desc_mapping;
  163. union eth_rx_cqe *rx_comp_ring;
  164. dma_addr_t rx_comp_mapping;
  165. /* SGE ring */
  166. struct eth_rx_sge *rx_sge_ring;
  167. dma_addr_t rx_sge_mapping;
  168. u64 sge_mask[RX_SGE_MASK_LEN];
  169. int state;
  170. #define BNX2X_FP_STATE_CLOSED 0
  171. #define BNX2X_FP_STATE_IRQ 0x80000
  172. #define BNX2X_FP_STATE_OPENING 0x90000
  173. #define BNX2X_FP_STATE_OPEN 0xa0000
  174. #define BNX2X_FP_STATE_HALTING 0xb0000
  175. #define BNX2X_FP_STATE_HALTED 0xc0000
  176. u8 index; /* number in fp array */
  177. u8 cl_id; /* eth client id */
  178. u8 sb_id; /* status block number in HW */
  179. #define FP_IDX(fp) (fp->index)
  180. #define FP_CL_ID(fp) (fp->cl_id)
  181. #define BP_CL_ID(bp) (bp->fp[0].cl_id)
  182. #define FP_SB_ID(fp) (fp->sb_id)
  183. #define CNIC_SB_ID 0
  184. u16 tx_pkt_prod;
  185. u16 tx_pkt_cons;
  186. u16 tx_bd_prod;
  187. u16 tx_bd_cons;
  188. u16 *tx_cons_sb;
  189. u16 fp_c_idx;
  190. u16 fp_u_idx;
  191. u16 rx_bd_prod;
  192. u16 rx_bd_cons;
  193. u16 rx_comp_prod;
  194. u16 rx_comp_cons;
  195. u16 rx_sge_prod;
  196. /* The last maximal completed SGE */
  197. u16 last_max_sge;
  198. u16 *rx_cons_sb;
  199. u16 *rx_bd_cons_sb;
  200. unsigned long tx_pkt,
  201. rx_pkt,
  202. rx_calls;
  203. /* TPA related */
  204. struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
  205. u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
  206. #define BNX2X_TPA_START 1
  207. #define BNX2X_TPA_STOP 2
  208. u8 disable_tpa;
  209. #ifdef BNX2X_STOP_ON_ERROR
  210. u64 tpa_queue_used;
  211. #endif
  212. struct bnx2x *bp; /* parent */
  213. };
  214. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  215. #define BNX2X_HAS_TX_WORK(fp) \
  216. ((fp->tx_pkt_prod != le16_to_cpu(*fp->tx_cons_sb)) || \
  217. (fp->tx_pkt_prod != fp->tx_pkt_cons))
  218. #define BNX2X_HAS_RX_WORK(fp) \
  219. (fp->rx_comp_cons != le16_to_cpu(*fp->rx_cons_sb))
  220. #define BNX2X_HAS_WORK(fp) (BNX2X_HAS_RX_WORK(fp) || BNX2X_HAS_TX_WORK(fp))
  221. /* MC hsi */
  222. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  223. #define RX_COPY_THRESH 92
  224. #define NUM_TX_RINGS 16
  225. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_tx_bd))
  226. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  227. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  228. #define MAX_TX_BD (NUM_TX_BD - 1)
  229. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  230. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  231. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  232. #define TX_BD(x) ((x) & MAX_TX_BD)
  233. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  234. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  235. #define NUM_RX_RINGS 8
  236. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  237. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  238. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  239. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  240. #define MAX_RX_BD (NUM_RX_BD - 1)
  241. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  242. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  243. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  244. #define RX_BD(x) ((x) & MAX_RX_BD)
  245. /* As long as CQE is 4 times bigger than BD entry we have to allocate
  246. 4 times more pages for CQ ring in order to keep it balanced with
  247. BD ring */
  248. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
  249. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  250. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  251. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  252. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  253. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  254. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  255. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  256. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  257. /* This is needed for determening of last_max */
  258. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  259. #define __SGE_MASK_SET_BIT(el, bit) \
  260. do { \
  261. el = ((el) | ((u64)0x1 << (bit))); \
  262. } while (0)
  263. #define __SGE_MASK_CLEAR_BIT(el, bit) \
  264. do { \
  265. el = ((el) & (~((u64)0x1 << (bit)))); \
  266. } while (0)
  267. #define SGE_MASK_SET_BIT(fp, idx) \
  268. __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  269. ((idx) & RX_SGE_MASK_ELEM_MASK))
  270. #define SGE_MASK_CLEAR_BIT(fp, idx) \
  271. __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  272. ((idx) & RX_SGE_MASK_ELEM_MASK))
  273. /* used on a CID received from the HW */
  274. #define SW_CID(x) (le32_to_cpu(x) & \
  275. (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
  276. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  277. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  278. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  279. le32_to_cpu((bd)->addr_lo))
  280. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  281. #define DPM_TRIGER_TYPE 0x40
  282. #define DOORBELL(bp, cid, val) \
  283. do { \
  284. writel((u32)val, (bp)->doorbells + (BCM_PAGE_SIZE * cid) + \
  285. DPM_TRIGER_TYPE); \
  286. } while (0)
  287. /* TX CSUM helpers */
  288. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  289. skb->csum_offset)
  290. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  291. skb->csum_offset))
  292. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  293. #define XMIT_PLAIN 0
  294. #define XMIT_CSUM_V4 0x1
  295. #define XMIT_CSUM_V6 0x2
  296. #define XMIT_CSUM_TCP 0x4
  297. #define XMIT_GSO_V4 0x8
  298. #define XMIT_GSO_V6 0x10
  299. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  300. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  301. /* stuff added to make the code fit 80Col */
  302. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  303. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  304. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  305. #define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
  306. (TPA_TYPE_START | TPA_TYPE_END))
  307. #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
  308. #define BNX2X_IP_CSUM_ERR(cqe) \
  309. (!((cqe)->fast_path_cqe.status_flags & \
  310. ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
  311. ((cqe)->fast_path_cqe.type_error_flags & \
  312. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
  313. #define BNX2X_L4_CSUM_ERR(cqe) \
  314. (!((cqe)->fast_path_cqe.status_flags & \
  315. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
  316. ((cqe)->fast_path_cqe.type_error_flags & \
  317. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
  318. #define BNX2X_RX_CSUM_OK(cqe) \
  319. (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
  320. #define BNX2X_RX_SUM_FIX(cqe) \
  321. ((le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) & \
  322. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) == \
  323. (1 << PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT))
  324. #define FP_USB_FUNC_OFF (2 + 2*HC_USTORM_SB_NUM_INDICES)
  325. #define FP_CSB_FUNC_OFF (2 + 2*HC_CSTORM_SB_NUM_INDICES)
  326. #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
  327. #define U_SB_ETH_RX_BD_INDEX HC_INDEX_U_ETH_RX_BD_CONS
  328. #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
  329. #define BNX2X_RX_SB_INDEX \
  330. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX])
  331. #define BNX2X_RX_SB_BD_INDEX \
  332. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_BD_INDEX])
  333. #define BNX2X_RX_SB_INDEX_NUM \
  334. (((U_SB_ETH_RX_CQ_INDEX << \
  335. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT) & \
  336. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER) | \
  337. ((U_SB_ETH_RX_BD_INDEX << \
  338. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT) & \
  339. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER))
  340. #define BNX2X_TX_SB_INDEX \
  341. (&fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX])
  342. /* end of fast path */
  343. /* common */
  344. struct bnx2x_common {
  345. u32 chip_id;
  346. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  347. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  348. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  349. #define CHIP_NUM_57710 0x164e
  350. #define CHIP_NUM_57711 0x164f
  351. #define CHIP_NUM_57711E 0x1650
  352. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  353. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  354. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  355. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  356. CHIP_IS_57711E(bp))
  357. #define IS_E1H_OFFSET CHIP_IS_E1H(bp)
  358. #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
  359. #define CHIP_REV_Ax 0x00000000
  360. /* assume maximum 5 revisions */
  361. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  362. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  363. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  364. !(CHIP_REV(bp) & 0x00001000))
  365. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  366. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  367. (CHIP_REV(bp) & 0x00001000))
  368. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  369. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  370. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  371. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  372. int flash_size;
  373. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  374. #define NVRAM_TIMEOUT_COUNT 30000
  375. #define NVRAM_PAGE_SIZE 256
  376. u32 shmem_base;
  377. u32 hw_config;
  378. u32 board;
  379. u32 bc_ver;
  380. char *name;
  381. };
  382. /* end of common */
  383. /* port */
  384. struct nig_stats {
  385. u32 brb_discard;
  386. u32 brb_packet;
  387. u32 brb_truncate;
  388. u32 flow_ctrl_discard;
  389. u32 flow_ctrl_octets;
  390. u32 flow_ctrl_packet;
  391. u32 mng_discard;
  392. u32 mng_octet_inp;
  393. u32 mng_octet_out;
  394. u32 mng_packet_inp;
  395. u32 mng_packet_out;
  396. u32 pbf_octets;
  397. u32 pbf_packet;
  398. u32 safc_inp;
  399. u32 egress_mac_pkt0_lo;
  400. u32 egress_mac_pkt0_hi;
  401. u32 egress_mac_pkt1_lo;
  402. u32 egress_mac_pkt1_hi;
  403. };
  404. struct bnx2x_port {
  405. u32 pmf;
  406. u32 link_config;
  407. u32 supported;
  408. /* link settings - missing defines */
  409. #define SUPPORTED_2500baseX_Full (1 << 15)
  410. u32 advertising;
  411. /* link settings - missing defines */
  412. #define ADVERTISED_2500baseX_Full (1 << 15)
  413. u32 phy_addr;
  414. /* used to synchronize phy accesses */
  415. struct mutex phy_mutex;
  416. u32 port_stx;
  417. struct nig_stats old_nig_stats;
  418. };
  419. /* end of port */
  420. enum bnx2x_stats_event {
  421. STATS_EVENT_PMF = 0,
  422. STATS_EVENT_LINK_UP,
  423. STATS_EVENT_UPDATE,
  424. STATS_EVENT_STOP,
  425. STATS_EVENT_MAX
  426. };
  427. enum bnx2x_stats_state {
  428. STATS_STATE_DISABLED = 0,
  429. STATS_STATE_ENABLED,
  430. STATS_STATE_MAX
  431. };
  432. struct bnx2x_eth_stats {
  433. u32 total_bytes_received_hi;
  434. u32 total_bytes_received_lo;
  435. u32 total_bytes_transmitted_hi;
  436. u32 total_bytes_transmitted_lo;
  437. u32 total_unicast_packets_received_hi;
  438. u32 total_unicast_packets_received_lo;
  439. u32 total_multicast_packets_received_hi;
  440. u32 total_multicast_packets_received_lo;
  441. u32 total_broadcast_packets_received_hi;
  442. u32 total_broadcast_packets_received_lo;
  443. u32 total_unicast_packets_transmitted_hi;
  444. u32 total_unicast_packets_transmitted_lo;
  445. u32 total_multicast_packets_transmitted_hi;
  446. u32 total_multicast_packets_transmitted_lo;
  447. u32 total_broadcast_packets_transmitted_hi;
  448. u32 total_broadcast_packets_transmitted_lo;
  449. u32 valid_bytes_received_hi;
  450. u32 valid_bytes_received_lo;
  451. u32 error_bytes_received_hi;
  452. u32 error_bytes_received_lo;
  453. u32 rx_stat_ifhcinbadoctets_hi;
  454. u32 rx_stat_ifhcinbadoctets_lo;
  455. u32 tx_stat_ifhcoutbadoctets_hi;
  456. u32 tx_stat_ifhcoutbadoctets_lo;
  457. u32 rx_stat_dot3statsfcserrors_hi;
  458. u32 rx_stat_dot3statsfcserrors_lo;
  459. u32 rx_stat_dot3statsalignmenterrors_hi;
  460. u32 rx_stat_dot3statsalignmenterrors_lo;
  461. u32 rx_stat_dot3statscarriersenseerrors_hi;
  462. u32 rx_stat_dot3statscarriersenseerrors_lo;
  463. u32 rx_stat_falsecarriererrors_hi;
  464. u32 rx_stat_falsecarriererrors_lo;
  465. u32 rx_stat_etherstatsundersizepkts_hi;
  466. u32 rx_stat_etherstatsundersizepkts_lo;
  467. u32 rx_stat_dot3statsframestoolong_hi;
  468. u32 rx_stat_dot3statsframestoolong_lo;
  469. u32 rx_stat_etherstatsfragments_hi;
  470. u32 rx_stat_etherstatsfragments_lo;
  471. u32 rx_stat_etherstatsjabbers_hi;
  472. u32 rx_stat_etherstatsjabbers_lo;
  473. u32 rx_stat_maccontrolframesreceived_hi;
  474. u32 rx_stat_maccontrolframesreceived_lo;
  475. u32 rx_stat_bmac_xpf_hi;
  476. u32 rx_stat_bmac_xpf_lo;
  477. u32 rx_stat_bmac_xcf_hi;
  478. u32 rx_stat_bmac_xcf_lo;
  479. u32 rx_stat_xoffstateentered_hi;
  480. u32 rx_stat_xoffstateentered_lo;
  481. u32 rx_stat_xonpauseframesreceived_hi;
  482. u32 rx_stat_xonpauseframesreceived_lo;
  483. u32 rx_stat_xoffpauseframesreceived_hi;
  484. u32 rx_stat_xoffpauseframesreceived_lo;
  485. u32 tx_stat_outxonsent_hi;
  486. u32 tx_stat_outxonsent_lo;
  487. u32 tx_stat_outxoffsent_hi;
  488. u32 tx_stat_outxoffsent_lo;
  489. u32 tx_stat_flowcontroldone_hi;
  490. u32 tx_stat_flowcontroldone_lo;
  491. u32 tx_stat_etherstatscollisions_hi;
  492. u32 tx_stat_etherstatscollisions_lo;
  493. u32 tx_stat_dot3statssinglecollisionframes_hi;
  494. u32 tx_stat_dot3statssinglecollisionframes_lo;
  495. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  496. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  497. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  498. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  499. u32 tx_stat_dot3statsexcessivecollisions_hi;
  500. u32 tx_stat_dot3statsexcessivecollisions_lo;
  501. u32 tx_stat_dot3statslatecollisions_hi;
  502. u32 tx_stat_dot3statslatecollisions_lo;
  503. u32 tx_stat_etherstatspkts64octets_hi;
  504. u32 tx_stat_etherstatspkts64octets_lo;
  505. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  506. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  507. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  508. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  509. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  510. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  511. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  512. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  513. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  514. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  515. u32 tx_stat_etherstatspktsover1522octets_hi;
  516. u32 tx_stat_etherstatspktsover1522octets_lo;
  517. u32 tx_stat_bmac_2047_hi;
  518. u32 tx_stat_bmac_2047_lo;
  519. u32 tx_stat_bmac_4095_hi;
  520. u32 tx_stat_bmac_4095_lo;
  521. u32 tx_stat_bmac_9216_hi;
  522. u32 tx_stat_bmac_9216_lo;
  523. u32 tx_stat_bmac_16383_hi;
  524. u32 tx_stat_bmac_16383_lo;
  525. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  526. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  527. u32 tx_stat_bmac_ufl_hi;
  528. u32 tx_stat_bmac_ufl_lo;
  529. u32 brb_drop_hi;
  530. u32 brb_drop_lo;
  531. u32 brb_truncate_hi;
  532. u32 brb_truncate_lo;
  533. u32 jabber_packets_received;
  534. u32 etherstatspkts1024octetsto1522octets_hi;
  535. u32 etherstatspkts1024octetsto1522octets_lo;
  536. u32 etherstatspktsover1522octets_hi;
  537. u32 etherstatspktsover1522octets_lo;
  538. u32 no_buff_discard;
  539. u32 mac_filter_discard;
  540. u32 xxoverflow_discard;
  541. u32 brb_truncate_discard;
  542. u32 mac_discard;
  543. u32 driver_xoff;
  544. u32 rx_err_discard_pkt;
  545. u32 rx_skb_alloc_failed;
  546. u32 hw_csum_err;
  547. };
  548. #define STATS_OFFSET32(stat_name) \
  549. (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
  550. #ifdef BNX2X_MULTI
  551. #define MAX_CONTEXT 16
  552. #else
  553. #define MAX_CONTEXT 1
  554. #endif
  555. union cdu_context {
  556. struct eth_context eth;
  557. char pad[1024];
  558. };
  559. #define MAX_DMAE_C 8
  560. /* DMA memory not used in fastpath */
  561. struct bnx2x_slowpath {
  562. union cdu_context context[MAX_CONTEXT];
  563. struct eth_stats_query fw_stats;
  564. struct mac_configuration_cmd mac_config;
  565. struct mac_configuration_cmd mcast_config;
  566. /* used by dmae command executer */
  567. struct dmae_command dmae[MAX_DMAE_C];
  568. u32 stats_comp;
  569. union mac_stats mac_stats;
  570. struct nig_stats nig_stats;
  571. struct host_port_stats port_stats;
  572. struct host_func_stats func_stats;
  573. u32 wb_comp;
  574. u32 wb_data[4];
  575. };
  576. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  577. #define bnx2x_sp_mapping(bp, var) \
  578. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  579. /* attn group wiring */
  580. #define MAX_DYNAMIC_ATTN_GRPS 8
  581. struct attn_route {
  582. u32 sig[4];
  583. };
  584. struct bnx2x {
  585. /* Fields used in the tx and intr/napi performance paths
  586. * are grouped together in the beginning of the structure
  587. */
  588. struct bnx2x_fastpath fp[MAX_CONTEXT];
  589. void __iomem *regview;
  590. void __iomem *doorbells;
  591. #define BNX2X_DB_SIZE (16*2048)
  592. struct net_device *dev;
  593. struct pci_dev *pdev;
  594. atomic_t intr_sem;
  595. struct msix_entry msix_table[MAX_CONTEXT+1];
  596. int tx_ring_size;
  597. #ifdef BCM_VLAN
  598. struct vlan_group *vlgrp;
  599. #endif
  600. u32 rx_csum;
  601. u32 rx_offset;
  602. u32 rx_buf_use_size; /* useable size */
  603. u32 rx_buf_size; /* with alignment */
  604. #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
  605. #define ETH_MIN_PACKET_SIZE 60
  606. #define ETH_MAX_PACKET_SIZE 1500
  607. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  608. struct host_def_status_block *def_status_blk;
  609. #define DEF_SB_ID 16
  610. u16 def_c_idx;
  611. u16 def_u_idx;
  612. u16 def_x_idx;
  613. u16 def_t_idx;
  614. u16 def_att_idx;
  615. u32 attn_state;
  616. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  617. u32 nig_mask;
  618. /* slow path ring */
  619. struct eth_spe *spq;
  620. dma_addr_t spq_mapping;
  621. u16 spq_prod_idx;
  622. struct eth_spe *spq_prod_bd;
  623. struct eth_spe *spq_last_bd;
  624. u16 *dsb_sp_prod;
  625. u16 spq_left; /* serialize spq */
  626. /* used to synchronize spq accesses */
  627. spinlock_t spq_lock;
  628. /* Flags for marking that there is a STAT_QUERY or
  629. SET_MAC ramrod pending */
  630. u8 stats_pending;
  631. u8 set_mac_pending;
  632. /* End of fileds used in the performance code paths */
  633. int panic;
  634. int msglevel;
  635. u32 flags;
  636. #define PCIX_FLAG 1
  637. #define PCI_32BIT_FLAG 2
  638. #define ONE_TDMA_FLAG 4 /* no longer used */
  639. #define NO_WOL_FLAG 8
  640. #define USING_DAC_FLAG 0x10
  641. #define USING_MSIX_FLAG 0x20
  642. #define ASF_ENABLE_FLAG 0x40
  643. #define TPA_ENABLE_FLAG 0x80
  644. #define NO_MCP_FLAG 0x100
  645. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  646. int func;
  647. #define BP_PORT(bp) (bp->func % PORT_MAX)
  648. #define BP_FUNC(bp) (bp->func)
  649. #define BP_E1HVN(bp) (bp->func >> 1)
  650. #define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
  651. /* assorted E1HVN */
  652. #define IS_E1HMF(bp) (bp->e1hmf != 0)
  653. #define BP_MAX_QUEUES(bp) (IS_E1HMF(bp) ? 4 : 16)
  654. int pm_cap;
  655. int pcie_cap;
  656. struct work_struct sp_task;
  657. struct work_struct reset_task;
  658. struct timer_list timer;
  659. int timer_interval;
  660. int current_interval;
  661. u16 fw_seq;
  662. u16 fw_drv_pulse_wr_seq;
  663. u32 func_stx;
  664. struct link_params link_params;
  665. struct link_vars link_vars;
  666. struct bnx2x_common common;
  667. struct bnx2x_port port;
  668. u32 mf_config;
  669. u16 e1hov;
  670. u8 e1hmf;
  671. u8 wol;
  672. int rx_ring_size;
  673. u16 tx_quick_cons_trip_int;
  674. u16 tx_quick_cons_trip;
  675. u16 tx_ticks_int;
  676. u16 tx_ticks;
  677. u16 rx_quick_cons_trip_int;
  678. u16 rx_quick_cons_trip;
  679. u16 rx_ticks_int;
  680. u16 rx_ticks;
  681. u32 lin_cnt;
  682. int state;
  683. #define BNX2X_STATE_CLOSED 0x0
  684. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  685. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  686. #define BNX2X_STATE_OPEN 0x3000
  687. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  688. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  689. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  690. #define BNX2X_STATE_DISABLED 0xd000
  691. #define BNX2X_STATE_DIAG 0xe000
  692. #define BNX2X_STATE_ERROR 0xf000
  693. int num_queues;
  694. u32 rx_mode;
  695. #define BNX2X_RX_MODE_NONE 0
  696. #define BNX2X_RX_MODE_NORMAL 1
  697. #define BNX2X_RX_MODE_ALLMULTI 2
  698. #define BNX2X_RX_MODE_PROMISC 3
  699. #define BNX2X_MAX_MULTICAST 64
  700. #define BNX2X_MAX_EMUL_MULTI 16
  701. dma_addr_t def_status_blk_mapping;
  702. struct bnx2x_slowpath *slowpath;
  703. dma_addr_t slowpath_mapping;
  704. #ifdef BCM_ISCSI
  705. void *t1;
  706. dma_addr_t t1_mapping;
  707. void *t2;
  708. dma_addr_t t2_mapping;
  709. void *timers;
  710. dma_addr_t timers_mapping;
  711. void *qm;
  712. dma_addr_t qm_mapping;
  713. #endif
  714. int dmae_ready;
  715. /* used to synchronize dmae accesses */
  716. struct mutex dmae_mutex;
  717. struct dmae_command init_dmae;
  718. /* used to synchronize stats collecting */
  719. int stats_state;
  720. /* used by dmae command loader */
  721. struct dmae_command stats_dmae;
  722. int executer_idx;
  723. u16 stats_counter;
  724. struct tstorm_per_client_stats old_tclient;
  725. struct xstorm_per_client_stats old_xclient;
  726. struct bnx2x_eth_stats eth_stats;
  727. struct z_stream_s *strm;
  728. void *gunzip_buf;
  729. dma_addr_t gunzip_mapping;
  730. int gunzip_outlen;
  731. #define FW_BUF_SIZE 0x8000
  732. };
  733. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  734. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  735. u32 len32);
  736. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  737. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  738. int wait)
  739. {
  740. u32 val;
  741. do {
  742. val = REG_RD(bp, reg);
  743. if (val == expected)
  744. break;
  745. ms -= wait;
  746. msleep(wait);
  747. } while (ms > 0);
  748. return val;
  749. }
  750. /* load/unload mode */
  751. #define LOAD_NORMAL 0
  752. #define LOAD_OPEN 1
  753. #define LOAD_DIAG 2
  754. #define UNLOAD_NORMAL 0
  755. #define UNLOAD_CLOSE 1
  756. /* DMAE command defines */
  757. #define DMAE_CMD_SRC_PCI 0
  758. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  759. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  760. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  761. #define DMAE_CMD_C_DST_PCI 0
  762. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  763. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  764. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  765. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  766. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  767. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  768. #define DMAE_CMD_PORT_0 0
  769. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  770. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  771. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  772. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  773. #define DMAE_LEN32_RD_MAX 0x80
  774. #define DMAE_LEN32_WR_MAX 0x400
  775. #define DMAE_COMP_VAL 0xe0d0d0ae
  776. #define MAX_DMAE_C_PER_PORT 8
  777. #define INIT_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  778. BP_E1HVN(bp))
  779. #define PMF_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  780. E1HVN_MAX)
  781. /* PCIE link and speed */
  782. #define PCICFG_LINK_WIDTH 0x1f00000
  783. #define PCICFG_LINK_WIDTH_SHIFT 20
  784. #define PCICFG_LINK_SPEED 0xf0000
  785. #define PCICFG_LINK_SPEED_SHIFT 16
  786. #define BNX2X_NUM_STATS 42
  787. #define BNX2X_NUM_TESTS 8
  788. #define BNX2X_MAC_LOOPBACK 0
  789. #define BNX2X_PHY_LOOPBACK 1
  790. #define BNX2X_MAC_LOOPBACK_FAILED 1
  791. #define BNX2X_PHY_LOOPBACK_FAILED 2
  792. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  793. BNX2X_PHY_LOOPBACK_FAILED)
  794. #define STROM_ASSERT_ARRAY_SIZE 50
  795. /* must be used on a CID before placing it on a HW ring */
  796. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | (BP_E1HVN(bp) << 17) | x)
  797. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  798. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  799. #define BNX2X_BTR 3
  800. #define MAX_SPQ_PENDING 8
  801. /* CMNG constants
  802. derived from lab experiments, and not from system spec calculations !!! */
  803. #define DEF_MIN_RATE 100
  804. /* resolution of the rate shaping timer - 100 usec */
  805. #define RS_PERIODIC_TIMEOUT_USEC 100
  806. /* resolution of fairness algorithm in usecs -
  807. coefficient for clauclating the actuall t fair */
  808. #define T_FAIR_COEF 10000000
  809. /* number of bytes in single QM arbitration cycle -
  810. coeffiecnt for calculating the fairness timer */
  811. #define QM_ARB_BYTES 40000
  812. #define FAIR_MEM 2
  813. #define ATTN_NIG_FOR_FUNC (1L << 8)
  814. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  815. #define GPIO_2_FUNC (1L << 10)
  816. #define GPIO_3_FUNC (1L << 11)
  817. #define GPIO_4_FUNC (1L << 12)
  818. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  819. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  820. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  821. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  822. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  823. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  824. #define ATTN_HARD_WIRED_MASK 0xff00
  825. #define ATTENTION_ID 4
  826. /* stuff added to make the code fit 80Col */
  827. #define BNX2X_PMF_LINK_ASSERT \
  828. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  829. #define BNX2X_MC_ASSERT_BITS \
  830. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  831. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  832. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  833. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  834. #define BNX2X_MCP_ASSERT \
  835. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  836. #define BNX2X_DOORQ_ASSERT \
  837. AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT
  838. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  839. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  840. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  841. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  842. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  843. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  844. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  845. #define HW_INTERRUT_ASSERT_SET_0 \
  846. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  847. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  848. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  849. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  850. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  851. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  852. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  853. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  854. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  855. #define HW_INTERRUT_ASSERT_SET_1 \
  856. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  857. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  858. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  859. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  860. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  861. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  862. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  863. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  864. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  865. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  866. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  867. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  868. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  869. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  870. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  871. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  872. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  873. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  874. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  875. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  876. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  877. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  878. #define HW_INTERRUT_ASSERT_SET_2 \
  879. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  880. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  881. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  882. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  883. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  884. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  885. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  886. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  887. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  888. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  889. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  890. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  891. #define MULTI_FLAGS \
  892. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  893. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  894. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  895. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  896. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_ENABLE)
  897. #define MULTI_MASK 0x7f
  898. #define DEF_USB_FUNC_OFF (2 + 2*HC_USTORM_DEF_SB_NUM_INDICES)
  899. #define DEF_CSB_FUNC_OFF (2 + 2*HC_CSTORM_DEF_SB_NUM_INDICES)
  900. #define DEF_XSB_FUNC_OFF (2 + 2*HC_XSTORM_DEF_SB_NUM_INDICES)
  901. #define DEF_TSB_FUNC_OFF (2 + 2*HC_TSTORM_DEF_SB_NUM_INDICES)
  902. #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
  903. #define BNX2X_SP_DSB_INDEX \
  904. (&bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX])
  905. #define CAM_IS_INVALID(x) \
  906. (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  907. #define CAM_INVALIDATE(x) \
  908. (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  909. /* Number of u32 elements in MC hash array */
  910. #define MC_HASH_SIZE 8
  911. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  912. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  913. #ifndef PXP2_REG_PXP2_INT_STS
  914. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  915. #endif
  916. /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
  917. #endif /* bnx2x.h */