misc_64.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626
  1. /*
  2. * This file contains miscellaneous low-level functions.
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. *
  5. * Largely rewritten by Cort Dougan (cort@cs.nmt.edu)
  6. * and Paul Mackerras.
  7. * Adapted for iSeries by Mike Corrigan (mikejc@us.ibm.com)
  8. * PPC64 updates by Dave Engebretsen (engebret@us.ibm.com)
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. *
  15. */
  16. #include <linux/sys.h>
  17. #include <asm/unistd.h>
  18. #include <asm/errno.h>
  19. #include <asm/processor.h>
  20. #include <asm/page.h>
  21. #include <asm/cache.h>
  22. #include <asm/ppc_asm.h>
  23. #include <asm/asm-offsets.h>
  24. #include <asm/cputable.h>
  25. #include <asm/thread_info.h>
  26. #include <asm/kexec.h>
  27. #include <asm/ptrace.h>
  28. .text
  29. _GLOBAL(call_do_softirq)
  30. mflr r0
  31. std r0,16(r1)
  32. stdu r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r3)
  33. mr r1,r3
  34. bl .__do_softirq
  35. ld r1,0(r1)
  36. ld r0,16(r1)
  37. mtlr r0
  38. blr
  39. _GLOBAL(call_do_irq)
  40. mflr r0
  41. std r0,16(r1)
  42. stdu r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r4)
  43. mr r1,r4
  44. bl .__do_irq
  45. ld r1,0(r1)
  46. ld r0,16(r1)
  47. mtlr r0
  48. blr
  49. .section ".toc","aw"
  50. PPC64_CACHES:
  51. .tc ppc64_caches[TC],ppc64_caches
  52. .section ".text"
  53. /*
  54. * Write any modified data cache blocks out to memory
  55. * and invalidate the corresponding instruction cache blocks.
  56. *
  57. * flush_icache_range(unsigned long start, unsigned long stop)
  58. *
  59. * flush all bytes from start through stop-1 inclusive
  60. */
  61. _KPROBE(flush_icache_range)
  62. BEGIN_FTR_SECTION
  63. blr
  64. END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
  65. /*
  66. * Flush the data cache to memory
  67. *
  68. * Different systems have different cache line sizes
  69. * and in some cases i-cache and d-cache line sizes differ from
  70. * each other.
  71. */
  72. ld r10,PPC64_CACHES@toc(r2)
  73. lwz r7,DCACHEL1LINESIZE(r10)/* Get cache line size */
  74. addi r5,r7,-1
  75. andc r6,r3,r5 /* round low to line bdy */
  76. subf r8,r6,r4 /* compute length */
  77. add r8,r8,r5 /* ensure we get enough */
  78. lwz r9,DCACHEL1LOGLINESIZE(r10) /* Get log-2 of cache line size */
  79. srw. r8,r8,r9 /* compute line count */
  80. beqlr /* nothing to do? */
  81. mtctr r8
  82. 1: dcbst 0,r6
  83. add r6,r6,r7
  84. bdnz 1b
  85. sync
  86. /* Now invalidate the instruction cache */
  87. lwz r7,ICACHEL1LINESIZE(r10) /* Get Icache line size */
  88. addi r5,r7,-1
  89. andc r6,r3,r5 /* round low to line bdy */
  90. subf r8,r6,r4 /* compute length */
  91. add r8,r8,r5
  92. lwz r9,ICACHEL1LOGLINESIZE(r10) /* Get log-2 of Icache line size */
  93. srw. r8,r8,r9 /* compute line count */
  94. beqlr /* nothing to do? */
  95. mtctr r8
  96. 2: icbi 0,r6
  97. add r6,r6,r7
  98. bdnz 2b
  99. isync
  100. blr
  101. .previous .text
  102. /*
  103. * Like above, but only do the D-cache.
  104. *
  105. * flush_dcache_range(unsigned long start, unsigned long stop)
  106. *
  107. * flush all bytes from start to stop-1 inclusive
  108. */
  109. _GLOBAL(flush_dcache_range)
  110. /*
  111. * Flush the data cache to memory
  112. *
  113. * Different systems have different cache line sizes
  114. */
  115. ld r10,PPC64_CACHES@toc(r2)
  116. lwz r7,DCACHEL1LINESIZE(r10) /* Get dcache line size */
  117. addi r5,r7,-1
  118. andc r6,r3,r5 /* round low to line bdy */
  119. subf r8,r6,r4 /* compute length */
  120. add r8,r8,r5 /* ensure we get enough */
  121. lwz r9,DCACHEL1LOGLINESIZE(r10) /* Get log-2 of dcache line size */
  122. srw. r8,r8,r9 /* compute line count */
  123. beqlr /* nothing to do? */
  124. mtctr r8
  125. 0: dcbst 0,r6
  126. add r6,r6,r7
  127. bdnz 0b
  128. sync
  129. blr
  130. /*
  131. * Like above, but works on non-mapped physical addresses.
  132. * Use only for non-LPAR setups ! It also assumes real mode
  133. * is cacheable. Used for flushing out the DART before using
  134. * it as uncacheable memory
  135. *
  136. * flush_dcache_phys_range(unsigned long start, unsigned long stop)
  137. *
  138. * flush all bytes from start to stop-1 inclusive
  139. */
  140. _GLOBAL(flush_dcache_phys_range)
  141. ld r10,PPC64_CACHES@toc(r2)
  142. lwz r7,DCACHEL1LINESIZE(r10) /* Get dcache line size */
  143. addi r5,r7,-1
  144. andc r6,r3,r5 /* round low to line bdy */
  145. subf r8,r6,r4 /* compute length */
  146. add r8,r8,r5 /* ensure we get enough */
  147. lwz r9,DCACHEL1LOGLINESIZE(r10) /* Get log-2 of dcache line size */
  148. srw. r8,r8,r9 /* compute line count */
  149. beqlr /* nothing to do? */
  150. mfmsr r5 /* Disable MMU Data Relocation */
  151. ori r0,r5,MSR_DR
  152. xori r0,r0,MSR_DR
  153. sync
  154. mtmsr r0
  155. sync
  156. isync
  157. mtctr r8
  158. 0: dcbst 0,r6
  159. add r6,r6,r7
  160. bdnz 0b
  161. sync
  162. isync
  163. mtmsr r5 /* Re-enable MMU Data Relocation */
  164. sync
  165. isync
  166. blr
  167. _GLOBAL(flush_inval_dcache_range)
  168. ld r10,PPC64_CACHES@toc(r2)
  169. lwz r7,DCACHEL1LINESIZE(r10) /* Get dcache line size */
  170. addi r5,r7,-1
  171. andc r6,r3,r5 /* round low to line bdy */
  172. subf r8,r6,r4 /* compute length */
  173. add r8,r8,r5 /* ensure we get enough */
  174. lwz r9,DCACHEL1LOGLINESIZE(r10)/* Get log-2 of dcache line size */
  175. srw. r8,r8,r9 /* compute line count */
  176. beqlr /* nothing to do? */
  177. sync
  178. isync
  179. mtctr r8
  180. 0: dcbf 0,r6
  181. add r6,r6,r7
  182. bdnz 0b
  183. sync
  184. isync
  185. blr
  186. /*
  187. * Flush a particular page from the data cache to RAM.
  188. * Note: this is necessary because the instruction cache does *not*
  189. * snoop from the data cache.
  190. *
  191. * void __flush_dcache_icache(void *page)
  192. */
  193. _GLOBAL(__flush_dcache_icache)
  194. /*
  195. * Flush the data cache to memory
  196. *
  197. * Different systems have different cache line sizes
  198. */
  199. /* Flush the dcache */
  200. ld r7,PPC64_CACHES@toc(r2)
  201. clrrdi r3,r3,PAGE_SHIFT /* Page align */
  202. lwz r4,DCACHEL1LINESPERPAGE(r7) /* Get # dcache lines per page */
  203. lwz r5,DCACHEL1LINESIZE(r7) /* Get dcache line size */
  204. mr r6,r3
  205. mtctr r4
  206. 0: dcbst 0,r6
  207. add r6,r6,r5
  208. bdnz 0b
  209. sync
  210. /* Now invalidate the icache */
  211. lwz r4,ICACHEL1LINESPERPAGE(r7) /* Get # icache lines per page */
  212. lwz r5,ICACHEL1LINESIZE(r7) /* Get icache line size */
  213. mtctr r4
  214. 1: icbi 0,r3
  215. add r3,r3,r5
  216. bdnz 1b
  217. isync
  218. blr
  219. _GLOBAL(__bswapdi2)
  220. srdi r8,r3,32
  221. rlwinm r7,r3,8,0xffffffff
  222. rlwimi r7,r3,24,0,7
  223. rlwinm r9,r8,8,0xffffffff
  224. rlwimi r7,r3,24,16,23
  225. rlwimi r9,r8,24,0,7
  226. rlwimi r9,r8,24,16,23
  227. sldi r7,r7,32
  228. or r3,r7,r9
  229. blr
  230. #ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX
  231. _GLOBAL(rmci_on)
  232. sync
  233. isync
  234. li r3,0x100
  235. rldicl r3,r3,32,0
  236. mfspr r5,SPRN_HID4
  237. or r5,r5,r3
  238. sync
  239. mtspr SPRN_HID4,r5
  240. isync
  241. slbia
  242. isync
  243. sync
  244. blr
  245. _GLOBAL(rmci_off)
  246. sync
  247. isync
  248. li r3,0x100
  249. rldicl r3,r3,32,0
  250. mfspr r5,SPRN_HID4
  251. andc r5,r5,r3
  252. sync
  253. mtspr SPRN_HID4,r5
  254. isync
  255. slbia
  256. isync
  257. sync
  258. blr
  259. #endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */
  260. #if defined(CONFIG_PPC_PMAC) || defined(CONFIG_PPC_MAPLE)
  261. /*
  262. * Do an IO access in real mode
  263. */
  264. _GLOBAL(real_readb)
  265. mfmsr r7
  266. ori r0,r7,MSR_DR
  267. xori r0,r0,MSR_DR
  268. sync
  269. mtmsrd r0
  270. sync
  271. isync
  272. mfspr r6,SPRN_HID4
  273. rldicl r5,r6,32,0
  274. ori r5,r5,0x100
  275. rldicl r5,r5,32,0
  276. sync
  277. mtspr SPRN_HID4,r5
  278. isync
  279. slbia
  280. isync
  281. lbz r3,0(r3)
  282. sync
  283. mtspr SPRN_HID4,r6
  284. isync
  285. slbia
  286. isync
  287. mtmsrd r7
  288. sync
  289. isync
  290. blr
  291. /*
  292. * Do an IO access in real mode
  293. */
  294. _GLOBAL(real_writeb)
  295. mfmsr r7
  296. ori r0,r7,MSR_DR
  297. xori r0,r0,MSR_DR
  298. sync
  299. mtmsrd r0
  300. sync
  301. isync
  302. mfspr r6,SPRN_HID4
  303. rldicl r5,r6,32,0
  304. ori r5,r5,0x100
  305. rldicl r5,r5,32,0
  306. sync
  307. mtspr SPRN_HID4,r5
  308. isync
  309. slbia
  310. isync
  311. stb r3,0(r4)
  312. sync
  313. mtspr SPRN_HID4,r6
  314. isync
  315. slbia
  316. isync
  317. mtmsrd r7
  318. sync
  319. isync
  320. blr
  321. #endif /* defined(CONFIG_PPC_PMAC) || defined(CONFIG_PPC_MAPLE) */
  322. #ifdef CONFIG_PPC_PASEMI
  323. _GLOBAL(real_205_readb)
  324. mfmsr r7
  325. ori r0,r7,MSR_DR
  326. xori r0,r0,MSR_DR
  327. sync
  328. mtmsrd r0
  329. sync
  330. isync
  331. LBZCIX(R3,R0,R3)
  332. isync
  333. mtmsrd r7
  334. sync
  335. isync
  336. blr
  337. _GLOBAL(real_205_writeb)
  338. mfmsr r7
  339. ori r0,r7,MSR_DR
  340. xori r0,r0,MSR_DR
  341. sync
  342. mtmsrd r0
  343. sync
  344. isync
  345. STBCIX(R3,R0,R4)
  346. isync
  347. mtmsrd r7
  348. sync
  349. isync
  350. blr
  351. #endif /* CONFIG_PPC_PASEMI */
  352. #if defined(CONFIG_CPU_FREQ_PMAC64) || defined(CONFIG_CPU_FREQ_MAPLE)
  353. /*
  354. * SCOM access functions for 970 (FX only for now)
  355. *
  356. * unsigned long scom970_read(unsigned int address);
  357. * void scom970_write(unsigned int address, unsigned long value);
  358. *
  359. * The address passed in is the 24 bits register address. This code
  360. * is 970 specific and will not check the status bits, so you should
  361. * know what you are doing.
  362. */
  363. _GLOBAL(scom970_read)
  364. /* interrupts off */
  365. mfmsr r4
  366. ori r0,r4,MSR_EE
  367. xori r0,r0,MSR_EE
  368. mtmsrd r0,1
  369. /* rotate 24 bits SCOM address 8 bits left and mask out it's low 8 bits
  370. * (including parity). On current CPUs they must be 0'd,
  371. * and finally or in RW bit
  372. */
  373. rlwinm r3,r3,8,0,15
  374. ori r3,r3,0x8000
  375. /* do the actual scom read */
  376. sync
  377. mtspr SPRN_SCOMC,r3
  378. isync
  379. mfspr r3,SPRN_SCOMD
  380. isync
  381. mfspr r0,SPRN_SCOMC
  382. isync
  383. /* XXX: fixup result on some buggy 970's (ouch ! we lost a bit, bah
  384. * that's the best we can do). Not implemented yet as we don't use
  385. * the scom on any of the bogus CPUs yet, but may have to be done
  386. * ultimately
  387. */
  388. /* restore interrupts */
  389. mtmsrd r4,1
  390. blr
  391. _GLOBAL(scom970_write)
  392. /* interrupts off */
  393. mfmsr r5
  394. ori r0,r5,MSR_EE
  395. xori r0,r0,MSR_EE
  396. mtmsrd r0,1
  397. /* rotate 24 bits SCOM address 8 bits left and mask out it's low 8 bits
  398. * (including parity). On current CPUs they must be 0'd.
  399. */
  400. rlwinm r3,r3,8,0,15
  401. sync
  402. mtspr SPRN_SCOMD,r4 /* write data */
  403. isync
  404. mtspr SPRN_SCOMC,r3 /* write command */
  405. isync
  406. mfspr 3,SPRN_SCOMC
  407. isync
  408. /* restore interrupts */
  409. mtmsrd r5,1
  410. blr
  411. #endif /* CONFIG_CPU_FREQ_PMAC64 || CONFIG_CPU_FREQ_MAPLE */
  412. /* kexec_wait(phys_cpu)
  413. *
  414. * wait for the flag to change, indicating this kernel is going away but
  415. * the slave code for the next one is at addresses 0 to 100.
  416. *
  417. * This is used by all slaves, even those that did not find a matching
  418. * paca in the secondary startup code.
  419. *
  420. * Physical (hardware) cpu id should be in r3.
  421. */
  422. _GLOBAL(kexec_wait)
  423. bl 1f
  424. 1: mflr r5
  425. addi r5,r5,kexec_flag-1b
  426. 99: HMT_LOW
  427. #ifdef CONFIG_KEXEC /* use no memory without kexec */
  428. lwz r4,0(r5)
  429. cmpwi 0,r4,0
  430. bnea 0x60
  431. #endif
  432. b 99b
  433. /* this can be in text because we won't change it until we are
  434. * running in real anyways
  435. */
  436. kexec_flag:
  437. .long 0
  438. #ifdef CONFIG_KEXEC
  439. /* kexec_smp_wait(void)
  440. *
  441. * call with interrupts off
  442. * note: this is a terminal routine, it does not save lr
  443. *
  444. * get phys id from paca
  445. * switch to real mode
  446. * mark the paca as no longer used
  447. * join other cpus in kexec_wait(phys_id)
  448. */
  449. _GLOBAL(kexec_smp_wait)
  450. lhz r3,PACAHWCPUID(r13)
  451. bl real_mode
  452. li r4,KEXEC_STATE_REAL_MODE
  453. stb r4,PACAKEXECSTATE(r13)
  454. SYNC
  455. b .kexec_wait
  456. /*
  457. * switch to real mode (turn mmu off)
  458. * we use the early kernel trick that the hardware ignores bits
  459. * 0 and 1 (big endian) of the effective address in real mode
  460. *
  461. * don't overwrite r3 here, it is live for kexec_wait above.
  462. */
  463. real_mode: /* assume normal blr return */
  464. 1: li r9,MSR_RI
  465. li r10,MSR_DR|MSR_IR
  466. mflr r11 /* return address to SRR0 */
  467. mfmsr r12
  468. andc r9,r12,r9
  469. andc r10,r12,r10
  470. mtmsrd r9,1
  471. mtspr SPRN_SRR1,r10
  472. mtspr SPRN_SRR0,r11
  473. rfid
  474. /*
  475. * kexec_sequence(newstack, start, image, control, clear_all())
  476. *
  477. * does the grungy work with stack switching and real mode switches
  478. * also does simple calls to other code
  479. */
  480. _GLOBAL(kexec_sequence)
  481. mflr r0
  482. std r0,16(r1)
  483. /* switch stacks to newstack -- &kexec_stack.stack */
  484. stdu r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r3)
  485. mr r1,r3
  486. li r0,0
  487. std r0,16(r1)
  488. /* save regs for local vars on new stack.
  489. * yes, we won't go back, but ...
  490. */
  491. std r31,-8(r1)
  492. std r30,-16(r1)
  493. std r29,-24(r1)
  494. std r28,-32(r1)
  495. std r27,-40(r1)
  496. std r26,-48(r1)
  497. std r25,-56(r1)
  498. stdu r1,-STACK_FRAME_OVERHEAD-64(r1)
  499. /* save args into preserved regs */
  500. mr r31,r3 /* newstack (both) */
  501. mr r30,r4 /* start (real) */
  502. mr r29,r5 /* image (virt) */
  503. mr r28,r6 /* control, unused */
  504. mr r27,r7 /* clear_all() fn desc */
  505. mr r26,r8 /* spare */
  506. lhz r25,PACAHWCPUID(r13) /* get our phys cpu from paca */
  507. /* disable interrupts, we are overwriting kernel data next */
  508. mfmsr r3
  509. rlwinm r3,r3,0,17,15
  510. mtmsrd r3,1
  511. /* copy dest pages, flush whole dest image */
  512. mr r3,r29
  513. bl .kexec_copy_flush /* (image) */
  514. /* turn off mmu */
  515. bl real_mode
  516. /* copy 0x100 bytes starting at start to 0 */
  517. li r3,0
  518. mr r4,r30 /* start, aka phys mem offset */
  519. li r5,0x100
  520. li r6,0
  521. bl .copy_and_flush /* (dest, src, copy limit, start offset) */
  522. 1: /* assume normal blr return */
  523. /* release other cpus to the new kernel secondary start at 0x60 */
  524. mflr r5
  525. li r6,1
  526. stw r6,kexec_flag-1b(5)
  527. /* clear out hardware hash page table and tlb */
  528. ld r5,0(r27) /* deref function descriptor */
  529. mtctr r5
  530. bctrl /* ppc_md.hpte_clear_all(void); */
  531. /*
  532. * kexec image calling is:
  533. * the first 0x100 bytes of the entry point are copied to 0
  534. *
  535. * all slaves branch to slave = 0x60 (absolute)
  536. * slave(phys_cpu_id);
  537. *
  538. * master goes to start = entry point
  539. * start(phys_cpu_id, start, 0);
  540. *
  541. *
  542. * a wrapper is needed to call existing kernels, here is an approximate
  543. * description of one method:
  544. *
  545. * v2: (2.6.10)
  546. * start will be near the boot_block (maybe 0x100 bytes before it?)
  547. * it will have a 0x60, which will b to boot_block, where it will wait
  548. * and 0 will store phys into struct boot-block and load r3 from there,
  549. * copy kernel 0-0x100 and tell slaves to back down to 0x60 again
  550. *
  551. * v1: (2.6.9)
  552. * boot block will have all cpus scanning device tree to see if they
  553. * are the boot cpu ?????
  554. * other device tree differences (prop sizes, va vs pa, etc)...
  555. */
  556. mr r3,r25 # my phys cpu
  557. mr r4,r30 # start, aka phys mem offset
  558. mtlr 4
  559. li r5,0
  560. blr /* image->start(physid, image->start, 0); */
  561. #endif /* CONFIG_KEXEC */