devs.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646
  1. /* linux/arch/arm/plat-samsung/devs.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Base SAMSUNG platform device definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/timer.h>
  17. #include <linux/init.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/string.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/fb.h>
  25. #include <linux/gfp.h>
  26. #include <linux/mtd/mtd.h>
  27. #include <linux/mtd/onenand.h>
  28. #include <linux/mtd/partitions.h>
  29. #include <linux/mmc/host.h>
  30. #include <linux/ioport.h>
  31. #include <linux/platform_data/s3c-hsudc.h>
  32. #include <linux/platform_data/s3c-hsotg.h>
  33. #include <media/s5p_hdmi.h>
  34. #include <asm/irq.h>
  35. #include <asm/pmu.h>
  36. #include <asm/mach/arch.h>
  37. #include <asm/mach/map.h>
  38. #include <asm/mach/irq.h>
  39. #include <mach/hardware.h>
  40. #include <mach/dma.h>
  41. #include <mach/irqs.h>
  42. #include <mach/map.h>
  43. #include <plat/cpu.h>
  44. #include <plat/devs.h>
  45. #include <plat/adc.h>
  46. #include <plat/ata.h>
  47. #include <plat/ehci.h>
  48. #include <plat/fb.h>
  49. #include <plat/fb-s3c2410.h>
  50. #include <plat/hwmon.h>
  51. #include <plat/iic.h>
  52. #include <plat/keypad.h>
  53. #include <plat/mci.h>
  54. #include <plat/nand.h>
  55. #include <plat/sdhci.h>
  56. #include <plat/ts.h>
  57. #include <plat/udc.h>
  58. #include <plat/usb-control.h>
  59. #include <plat/usb-phy.h>
  60. #include <plat/regs-iic.h>
  61. #include <plat/regs-serial.h>
  62. #include <plat/regs-spi.h>
  63. #include <plat/s3c64xx-spi.h>
  64. static u64 samsung_device_dma_mask = DMA_BIT_MASK(32);
  65. /* AC97 */
  66. #ifdef CONFIG_CPU_S3C2440
  67. static struct resource s3c_ac97_resource[] = {
  68. [0] = DEFINE_RES_MEM(S3C2440_PA_AC97, S3C2440_SZ_AC97),
  69. [1] = DEFINE_RES_IRQ(IRQ_S3C244X_AC97),
  70. [2] = DEFINE_RES_DMA_NAMED(DMACH_PCM_OUT, "PCM out"),
  71. [3] = DEFINE_RES_DMA_NAMED(DMACH_PCM_IN, "PCM in"),
  72. [4] = DEFINE_RES_DMA_NAMED(DMACH_MIC_IN, "Mic in"),
  73. };
  74. struct platform_device s3c_device_ac97 = {
  75. .name = "samsung-ac97",
  76. .id = -1,
  77. .num_resources = ARRAY_SIZE(s3c_ac97_resource),
  78. .resource = s3c_ac97_resource,
  79. .dev = {
  80. .dma_mask = &samsung_device_dma_mask,
  81. .coherent_dma_mask = DMA_BIT_MASK(32),
  82. }
  83. };
  84. #endif /* CONFIG_CPU_S3C2440 */
  85. /* ADC */
  86. #ifdef CONFIG_PLAT_S3C24XX
  87. static struct resource s3c_adc_resource[] = {
  88. [0] = DEFINE_RES_MEM(S3C24XX_PA_ADC, S3C24XX_SZ_ADC),
  89. [1] = DEFINE_RES_IRQ(IRQ_TC),
  90. [2] = DEFINE_RES_IRQ(IRQ_ADC),
  91. };
  92. struct platform_device s3c_device_adc = {
  93. .name = "s3c24xx-adc",
  94. .id = -1,
  95. .num_resources = ARRAY_SIZE(s3c_adc_resource),
  96. .resource = s3c_adc_resource,
  97. };
  98. #endif /* CONFIG_PLAT_S3C24XX */
  99. #if defined(CONFIG_SAMSUNG_DEV_ADC)
  100. static struct resource s3c_adc_resource[] = {
  101. [0] = DEFINE_RES_MEM(SAMSUNG_PA_ADC, SZ_256),
  102. [1] = DEFINE_RES_IRQ(IRQ_TC),
  103. [2] = DEFINE_RES_IRQ(IRQ_ADC),
  104. };
  105. struct platform_device s3c_device_adc = {
  106. .name = "samsung-adc",
  107. .id = -1,
  108. .num_resources = ARRAY_SIZE(s3c_adc_resource),
  109. .resource = s3c_adc_resource,
  110. };
  111. #endif /* CONFIG_SAMSUNG_DEV_ADC */
  112. /* Camif Controller */
  113. #ifdef CONFIG_CPU_S3C2440
  114. static struct resource s3c_camif_resource[] = {
  115. [0] = DEFINE_RES_MEM(S3C2440_PA_CAMIF, S3C2440_SZ_CAMIF),
  116. [1] = DEFINE_RES_IRQ(IRQ_S3C2440_CAM_C),
  117. [2] = DEFINE_RES_IRQ(IRQ_S3C2440_CAM_P),
  118. };
  119. struct platform_device s3c_device_camif = {
  120. .name = "s3c2440-camif",
  121. .id = -1,
  122. .num_resources = ARRAY_SIZE(s3c_camif_resource),
  123. .resource = s3c_camif_resource,
  124. .dev = {
  125. .dma_mask = &samsung_device_dma_mask,
  126. .coherent_dma_mask = DMA_BIT_MASK(32),
  127. }
  128. };
  129. #endif /* CONFIG_CPU_S3C2440 */
  130. /* ASOC DMA */
  131. struct platform_device samsung_asoc_dma = {
  132. .name = "samsung-audio",
  133. .id = -1,
  134. .dev = {
  135. .dma_mask = &samsung_device_dma_mask,
  136. .coherent_dma_mask = DMA_BIT_MASK(32),
  137. }
  138. };
  139. struct platform_device samsung_asoc_idma = {
  140. .name = "samsung-idma",
  141. .id = -1,
  142. .dev = {
  143. .dma_mask = &samsung_device_dma_mask,
  144. .coherent_dma_mask = DMA_BIT_MASK(32),
  145. }
  146. };
  147. /* FB */
  148. #ifdef CONFIG_S3C_DEV_FB
  149. static struct resource s3c_fb_resource[] = {
  150. [0] = DEFINE_RES_MEM(S3C_PA_FB, SZ_16K),
  151. [1] = DEFINE_RES_IRQ(IRQ_LCD_VSYNC),
  152. [2] = DEFINE_RES_IRQ(IRQ_LCD_FIFO),
  153. [3] = DEFINE_RES_IRQ(IRQ_LCD_SYSTEM),
  154. };
  155. struct platform_device s3c_device_fb = {
  156. .name = "s3c-fb",
  157. .id = -1,
  158. .num_resources = ARRAY_SIZE(s3c_fb_resource),
  159. .resource = s3c_fb_resource,
  160. .dev = {
  161. .dma_mask = &samsung_device_dma_mask,
  162. .coherent_dma_mask = DMA_BIT_MASK(32),
  163. },
  164. };
  165. void __init s3c_fb_set_platdata(struct s3c_fb_platdata *pd)
  166. {
  167. s3c_set_platdata(pd, sizeof(struct s3c_fb_platdata),
  168. &s3c_device_fb);
  169. }
  170. #endif /* CONFIG_S3C_DEV_FB */
  171. /* FIMC */
  172. #ifdef CONFIG_S5P_DEV_FIMC0
  173. static struct resource s5p_fimc0_resource[] = {
  174. [0] = DEFINE_RES_MEM(S5P_PA_FIMC0, SZ_4K),
  175. [1] = DEFINE_RES_IRQ(IRQ_FIMC0),
  176. };
  177. struct platform_device s5p_device_fimc0 = {
  178. .name = "s5p-fimc",
  179. .id = 0,
  180. .num_resources = ARRAY_SIZE(s5p_fimc0_resource),
  181. .resource = s5p_fimc0_resource,
  182. .dev = {
  183. .dma_mask = &samsung_device_dma_mask,
  184. .coherent_dma_mask = DMA_BIT_MASK(32),
  185. },
  186. };
  187. struct platform_device s5p_device_fimc_md = {
  188. .name = "s5p-fimc-md",
  189. .id = -1,
  190. };
  191. #endif /* CONFIG_S5P_DEV_FIMC0 */
  192. #ifdef CONFIG_S5P_DEV_FIMC1
  193. static struct resource s5p_fimc1_resource[] = {
  194. [0] = DEFINE_RES_MEM(S5P_PA_FIMC1, SZ_4K),
  195. [1] = DEFINE_RES_IRQ(IRQ_FIMC1),
  196. };
  197. struct platform_device s5p_device_fimc1 = {
  198. .name = "s5p-fimc",
  199. .id = 1,
  200. .num_resources = ARRAY_SIZE(s5p_fimc1_resource),
  201. .resource = s5p_fimc1_resource,
  202. .dev = {
  203. .dma_mask = &samsung_device_dma_mask,
  204. .coherent_dma_mask = DMA_BIT_MASK(32),
  205. },
  206. };
  207. #endif /* CONFIG_S5P_DEV_FIMC1 */
  208. #ifdef CONFIG_S5P_DEV_FIMC2
  209. static struct resource s5p_fimc2_resource[] = {
  210. [0] = DEFINE_RES_MEM(S5P_PA_FIMC2, SZ_4K),
  211. [1] = DEFINE_RES_IRQ(IRQ_FIMC2),
  212. };
  213. struct platform_device s5p_device_fimc2 = {
  214. .name = "s5p-fimc",
  215. .id = 2,
  216. .num_resources = ARRAY_SIZE(s5p_fimc2_resource),
  217. .resource = s5p_fimc2_resource,
  218. .dev = {
  219. .dma_mask = &samsung_device_dma_mask,
  220. .coherent_dma_mask = DMA_BIT_MASK(32),
  221. },
  222. };
  223. #endif /* CONFIG_S5P_DEV_FIMC2 */
  224. #ifdef CONFIG_S5P_DEV_FIMC3
  225. static struct resource s5p_fimc3_resource[] = {
  226. [0] = DEFINE_RES_MEM(S5P_PA_FIMC3, SZ_4K),
  227. [1] = DEFINE_RES_IRQ(IRQ_FIMC3),
  228. };
  229. struct platform_device s5p_device_fimc3 = {
  230. .name = "s5p-fimc",
  231. .id = 3,
  232. .num_resources = ARRAY_SIZE(s5p_fimc3_resource),
  233. .resource = s5p_fimc3_resource,
  234. .dev = {
  235. .dma_mask = &samsung_device_dma_mask,
  236. .coherent_dma_mask = DMA_BIT_MASK(32),
  237. },
  238. };
  239. #endif /* CONFIG_S5P_DEV_FIMC3 */
  240. /* G2D */
  241. #ifdef CONFIG_S5P_DEV_G2D
  242. static struct resource s5p_g2d_resource[] = {
  243. [0] = DEFINE_RES_MEM(S5P_PA_G2D, SZ_4K),
  244. [1] = DEFINE_RES_IRQ(IRQ_2D),
  245. };
  246. struct platform_device s5p_device_g2d = {
  247. .name = "s5p-g2d",
  248. .id = 0,
  249. .num_resources = ARRAY_SIZE(s5p_g2d_resource),
  250. .resource = s5p_g2d_resource,
  251. .dev = {
  252. .dma_mask = &samsung_device_dma_mask,
  253. .coherent_dma_mask = DMA_BIT_MASK(32),
  254. },
  255. };
  256. #endif /* CONFIG_S5P_DEV_G2D */
  257. #ifdef CONFIG_S5P_DEV_JPEG
  258. static struct resource s5p_jpeg_resource[] = {
  259. [0] = DEFINE_RES_MEM(S5P_PA_JPEG, SZ_4K),
  260. [1] = DEFINE_RES_IRQ(IRQ_JPEG),
  261. };
  262. struct platform_device s5p_device_jpeg = {
  263. .name = "s5p-jpeg",
  264. .id = 0,
  265. .num_resources = ARRAY_SIZE(s5p_jpeg_resource),
  266. .resource = s5p_jpeg_resource,
  267. .dev = {
  268. .dma_mask = &samsung_device_dma_mask,
  269. .coherent_dma_mask = DMA_BIT_MASK(32),
  270. },
  271. };
  272. #endif /* CONFIG_S5P_DEV_JPEG */
  273. /* FIMD0 */
  274. #ifdef CONFIG_S5P_DEV_FIMD0
  275. static struct resource s5p_fimd0_resource[] = {
  276. [0] = DEFINE_RES_MEM(S5P_PA_FIMD0, SZ_32K),
  277. [1] = DEFINE_RES_IRQ(IRQ_FIMD0_VSYNC),
  278. [2] = DEFINE_RES_IRQ(IRQ_FIMD0_FIFO),
  279. [3] = DEFINE_RES_IRQ(IRQ_FIMD0_SYSTEM),
  280. };
  281. struct platform_device s5p_device_fimd0 = {
  282. .name = "s5p-fb",
  283. .id = 0,
  284. .num_resources = ARRAY_SIZE(s5p_fimd0_resource),
  285. .resource = s5p_fimd0_resource,
  286. .dev = {
  287. .dma_mask = &samsung_device_dma_mask,
  288. .coherent_dma_mask = DMA_BIT_MASK(32),
  289. },
  290. };
  291. void __init s5p_fimd0_set_platdata(struct s3c_fb_platdata *pd)
  292. {
  293. s3c_set_platdata(pd, sizeof(struct s3c_fb_platdata),
  294. &s5p_device_fimd0);
  295. }
  296. #endif /* CONFIG_S5P_DEV_FIMD0 */
  297. /* HWMON */
  298. #ifdef CONFIG_S3C_DEV_HWMON
  299. struct platform_device s3c_device_hwmon = {
  300. .name = "s3c-hwmon",
  301. .id = -1,
  302. .dev.parent = &s3c_device_adc.dev,
  303. };
  304. void __init s3c_hwmon_set_platdata(struct s3c_hwmon_pdata *pd)
  305. {
  306. s3c_set_platdata(pd, sizeof(struct s3c_hwmon_pdata),
  307. &s3c_device_hwmon);
  308. }
  309. #endif /* CONFIG_S3C_DEV_HWMON */
  310. /* HSMMC */
  311. #ifdef CONFIG_S3C_DEV_HSMMC
  312. static struct resource s3c_hsmmc_resource[] = {
  313. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC0, SZ_4K),
  314. [1] = DEFINE_RES_IRQ(IRQ_HSMMC0),
  315. };
  316. struct s3c_sdhci_platdata s3c_hsmmc0_def_platdata = {
  317. .max_width = 4,
  318. .host_caps = (MMC_CAP_4_BIT_DATA |
  319. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  320. };
  321. struct platform_device s3c_device_hsmmc0 = {
  322. .name = "s3c-sdhci",
  323. .id = 0,
  324. .num_resources = ARRAY_SIZE(s3c_hsmmc_resource),
  325. .resource = s3c_hsmmc_resource,
  326. .dev = {
  327. .dma_mask = &samsung_device_dma_mask,
  328. .coherent_dma_mask = DMA_BIT_MASK(32),
  329. .platform_data = &s3c_hsmmc0_def_platdata,
  330. },
  331. };
  332. void s3c_sdhci0_set_platdata(struct s3c_sdhci_platdata *pd)
  333. {
  334. s3c_sdhci_set_platdata(pd, &s3c_hsmmc0_def_platdata);
  335. }
  336. #endif /* CONFIG_S3C_DEV_HSMMC */
  337. #ifdef CONFIG_S3C_DEV_HSMMC1
  338. static struct resource s3c_hsmmc1_resource[] = {
  339. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC1, SZ_4K),
  340. [1] = DEFINE_RES_IRQ(IRQ_HSMMC1),
  341. };
  342. struct s3c_sdhci_platdata s3c_hsmmc1_def_platdata = {
  343. .max_width = 4,
  344. .host_caps = (MMC_CAP_4_BIT_DATA |
  345. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  346. };
  347. struct platform_device s3c_device_hsmmc1 = {
  348. .name = "s3c-sdhci",
  349. .id = 1,
  350. .num_resources = ARRAY_SIZE(s3c_hsmmc1_resource),
  351. .resource = s3c_hsmmc1_resource,
  352. .dev = {
  353. .dma_mask = &samsung_device_dma_mask,
  354. .coherent_dma_mask = DMA_BIT_MASK(32),
  355. .platform_data = &s3c_hsmmc1_def_platdata,
  356. },
  357. };
  358. void s3c_sdhci1_set_platdata(struct s3c_sdhci_platdata *pd)
  359. {
  360. s3c_sdhci_set_platdata(pd, &s3c_hsmmc1_def_platdata);
  361. }
  362. #endif /* CONFIG_S3C_DEV_HSMMC1 */
  363. /* HSMMC2 */
  364. #ifdef CONFIG_S3C_DEV_HSMMC2
  365. static struct resource s3c_hsmmc2_resource[] = {
  366. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC2, SZ_4K),
  367. [1] = DEFINE_RES_IRQ(IRQ_HSMMC2),
  368. };
  369. struct s3c_sdhci_platdata s3c_hsmmc2_def_platdata = {
  370. .max_width = 4,
  371. .host_caps = (MMC_CAP_4_BIT_DATA |
  372. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  373. };
  374. struct platform_device s3c_device_hsmmc2 = {
  375. .name = "s3c-sdhci",
  376. .id = 2,
  377. .num_resources = ARRAY_SIZE(s3c_hsmmc2_resource),
  378. .resource = s3c_hsmmc2_resource,
  379. .dev = {
  380. .dma_mask = &samsung_device_dma_mask,
  381. .coherent_dma_mask = DMA_BIT_MASK(32),
  382. .platform_data = &s3c_hsmmc2_def_platdata,
  383. },
  384. };
  385. void s3c_sdhci2_set_platdata(struct s3c_sdhci_platdata *pd)
  386. {
  387. s3c_sdhci_set_platdata(pd, &s3c_hsmmc2_def_platdata);
  388. }
  389. #endif /* CONFIG_S3C_DEV_HSMMC2 */
  390. #ifdef CONFIG_S3C_DEV_HSMMC3
  391. static struct resource s3c_hsmmc3_resource[] = {
  392. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC3, SZ_4K),
  393. [1] = DEFINE_RES_IRQ(IRQ_HSMMC3),
  394. };
  395. struct s3c_sdhci_platdata s3c_hsmmc3_def_platdata = {
  396. .max_width = 4,
  397. .host_caps = (MMC_CAP_4_BIT_DATA |
  398. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  399. };
  400. struct platform_device s3c_device_hsmmc3 = {
  401. .name = "s3c-sdhci",
  402. .id = 3,
  403. .num_resources = ARRAY_SIZE(s3c_hsmmc3_resource),
  404. .resource = s3c_hsmmc3_resource,
  405. .dev = {
  406. .dma_mask = &samsung_device_dma_mask,
  407. .coherent_dma_mask = DMA_BIT_MASK(32),
  408. .platform_data = &s3c_hsmmc3_def_platdata,
  409. },
  410. };
  411. void s3c_sdhci3_set_platdata(struct s3c_sdhci_platdata *pd)
  412. {
  413. s3c_sdhci_set_platdata(pd, &s3c_hsmmc3_def_platdata);
  414. }
  415. #endif /* CONFIG_S3C_DEV_HSMMC3 */
  416. /* I2C */
  417. static struct resource s3c_i2c0_resource[] = {
  418. [0] = DEFINE_RES_MEM(S3C_PA_IIC, SZ_4K),
  419. [1] = DEFINE_RES_IRQ(IRQ_IIC),
  420. };
  421. struct platform_device s3c_device_i2c0 = {
  422. .name = "s3c2410-i2c",
  423. #ifdef CONFIG_S3C_DEV_I2C1
  424. .id = 0,
  425. #else
  426. .id = -1,
  427. #endif
  428. .num_resources = ARRAY_SIZE(s3c_i2c0_resource),
  429. .resource = s3c_i2c0_resource,
  430. };
  431. struct s3c2410_platform_i2c default_i2c_data __initdata = {
  432. .flags = 0,
  433. .slave_addr = 0x10,
  434. .frequency = 100*1000,
  435. .sda_delay = 100,
  436. };
  437. void __init s3c_i2c0_set_platdata(struct s3c2410_platform_i2c *pd)
  438. {
  439. struct s3c2410_platform_i2c *npd;
  440. if (!pd) {
  441. pd = &default_i2c_data;
  442. pd->bus_num = 0;
  443. }
  444. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  445. &s3c_device_i2c0);
  446. if (!npd->cfg_gpio)
  447. npd->cfg_gpio = s3c_i2c0_cfg_gpio;
  448. }
  449. #ifdef CONFIG_S3C_DEV_I2C1
  450. static struct resource s3c_i2c1_resource[] = {
  451. [0] = DEFINE_RES_MEM(S3C_PA_IIC1, SZ_4K),
  452. [1] = DEFINE_RES_IRQ(IRQ_IIC1),
  453. };
  454. struct platform_device s3c_device_i2c1 = {
  455. .name = "s3c2410-i2c",
  456. .id = 1,
  457. .num_resources = ARRAY_SIZE(s3c_i2c1_resource),
  458. .resource = s3c_i2c1_resource,
  459. };
  460. void __init s3c_i2c1_set_platdata(struct s3c2410_platform_i2c *pd)
  461. {
  462. struct s3c2410_platform_i2c *npd;
  463. if (!pd) {
  464. pd = &default_i2c_data;
  465. pd->bus_num = 1;
  466. }
  467. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  468. &s3c_device_i2c1);
  469. if (!npd->cfg_gpio)
  470. npd->cfg_gpio = s3c_i2c1_cfg_gpio;
  471. }
  472. #endif /* CONFIG_S3C_DEV_I2C1 */
  473. #ifdef CONFIG_S3C_DEV_I2C2
  474. static struct resource s3c_i2c2_resource[] = {
  475. [0] = DEFINE_RES_MEM(S3C_PA_IIC2, SZ_4K),
  476. [1] = DEFINE_RES_IRQ(IRQ_IIC2),
  477. };
  478. struct platform_device s3c_device_i2c2 = {
  479. .name = "s3c2410-i2c",
  480. .id = 2,
  481. .num_resources = ARRAY_SIZE(s3c_i2c2_resource),
  482. .resource = s3c_i2c2_resource,
  483. };
  484. void __init s3c_i2c2_set_platdata(struct s3c2410_platform_i2c *pd)
  485. {
  486. struct s3c2410_platform_i2c *npd;
  487. if (!pd) {
  488. pd = &default_i2c_data;
  489. pd->bus_num = 2;
  490. }
  491. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  492. &s3c_device_i2c2);
  493. if (!npd->cfg_gpio)
  494. npd->cfg_gpio = s3c_i2c2_cfg_gpio;
  495. }
  496. #endif /* CONFIG_S3C_DEV_I2C2 */
  497. #ifdef CONFIG_S3C_DEV_I2C3
  498. static struct resource s3c_i2c3_resource[] = {
  499. [0] = DEFINE_RES_MEM(S3C_PA_IIC3, SZ_4K),
  500. [1] = DEFINE_RES_IRQ(IRQ_IIC3),
  501. };
  502. struct platform_device s3c_device_i2c3 = {
  503. .name = "s3c2440-i2c",
  504. .id = 3,
  505. .num_resources = ARRAY_SIZE(s3c_i2c3_resource),
  506. .resource = s3c_i2c3_resource,
  507. };
  508. void __init s3c_i2c3_set_platdata(struct s3c2410_platform_i2c *pd)
  509. {
  510. struct s3c2410_platform_i2c *npd;
  511. if (!pd) {
  512. pd = &default_i2c_data;
  513. pd->bus_num = 3;
  514. }
  515. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  516. &s3c_device_i2c3);
  517. if (!npd->cfg_gpio)
  518. npd->cfg_gpio = s3c_i2c3_cfg_gpio;
  519. }
  520. #endif /*CONFIG_S3C_DEV_I2C3 */
  521. #ifdef CONFIG_S3C_DEV_I2C4
  522. static struct resource s3c_i2c4_resource[] = {
  523. [0] = DEFINE_RES_MEM(S3C_PA_IIC4, SZ_4K),
  524. [1] = DEFINE_RES_IRQ(IRQ_IIC4),
  525. };
  526. struct platform_device s3c_device_i2c4 = {
  527. .name = "s3c2440-i2c",
  528. .id = 4,
  529. .num_resources = ARRAY_SIZE(s3c_i2c4_resource),
  530. .resource = s3c_i2c4_resource,
  531. };
  532. void __init s3c_i2c4_set_platdata(struct s3c2410_platform_i2c *pd)
  533. {
  534. struct s3c2410_platform_i2c *npd;
  535. if (!pd) {
  536. pd = &default_i2c_data;
  537. pd->bus_num = 4;
  538. }
  539. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  540. &s3c_device_i2c4);
  541. if (!npd->cfg_gpio)
  542. npd->cfg_gpio = s3c_i2c4_cfg_gpio;
  543. }
  544. #endif /*CONFIG_S3C_DEV_I2C4 */
  545. #ifdef CONFIG_S3C_DEV_I2C5
  546. static struct resource s3c_i2c5_resource[] = {
  547. [0] = DEFINE_RES_MEM(S3C_PA_IIC5, SZ_4K),
  548. [1] = DEFINE_RES_IRQ(IRQ_IIC5),
  549. };
  550. struct platform_device s3c_device_i2c5 = {
  551. .name = "s3c2440-i2c",
  552. .id = 5,
  553. .num_resources = ARRAY_SIZE(s3c_i2c5_resource),
  554. .resource = s3c_i2c5_resource,
  555. };
  556. void __init s3c_i2c5_set_platdata(struct s3c2410_platform_i2c *pd)
  557. {
  558. struct s3c2410_platform_i2c *npd;
  559. if (!pd) {
  560. pd = &default_i2c_data;
  561. pd->bus_num = 5;
  562. }
  563. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  564. &s3c_device_i2c5);
  565. if (!npd->cfg_gpio)
  566. npd->cfg_gpio = s3c_i2c5_cfg_gpio;
  567. }
  568. #endif /*CONFIG_S3C_DEV_I2C5 */
  569. #ifdef CONFIG_S3C_DEV_I2C6
  570. static struct resource s3c_i2c6_resource[] = {
  571. [0] = DEFINE_RES_MEM(S3C_PA_IIC6, SZ_4K),
  572. [1] = DEFINE_RES_IRQ(IRQ_IIC6),
  573. };
  574. struct platform_device s3c_device_i2c6 = {
  575. .name = "s3c2440-i2c",
  576. .id = 6,
  577. .num_resources = ARRAY_SIZE(s3c_i2c6_resource),
  578. .resource = s3c_i2c6_resource,
  579. };
  580. void __init s3c_i2c6_set_platdata(struct s3c2410_platform_i2c *pd)
  581. {
  582. struct s3c2410_platform_i2c *npd;
  583. if (!pd) {
  584. pd = &default_i2c_data;
  585. pd->bus_num = 6;
  586. }
  587. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  588. &s3c_device_i2c6);
  589. if (!npd->cfg_gpio)
  590. npd->cfg_gpio = s3c_i2c6_cfg_gpio;
  591. }
  592. #endif /* CONFIG_S3C_DEV_I2C6 */
  593. #ifdef CONFIG_S3C_DEV_I2C7
  594. static struct resource s3c_i2c7_resource[] = {
  595. [0] = DEFINE_RES_MEM(S3C_PA_IIC7, SZ_4K),
  596. [1] = DEFINE_RES_IRQ(IRQ_IIC7),
  597. };
  598. struct platform_device s3c_device_i2c7 = {
  599. .name = "s3c2440-i2c",
  600. .id = 7,
  601. .num_resources = ARRAY_SIZE(s3c_i2c7_resource),
  602. .resource = s3c_i2c7_resource,
  603. };
  604. void __init s3c_i2c7_set_platdata(struct s3c2410_platform_i2c *pd)
  605. {
  606. struct s3c2410_platform_i2c *npd;
  607. if (!pd) {
  608. pd = &default_i2c_data;
  609. pd->bus_num = 7;
  610. }
  611. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  612. &s3c_device_i2c7);
  613. if (!npd->cfg_gpio)
  614. npd->cfg_gpio = s3c_i2c7_cfg_gpio;
  615. }
  616. #endif /* CONFIG_S3C_DEV_I2C7 */
  617. /* I2C HDMIPHY */
  618. #ifdef CONFIG_S5P_DEV_I2C_HDMIPHY
  619. static struct resource s5p_i2c_resource[] = {
  620. [0] = DEFINE_RES_MEM(S5P_PA_IIC_HDMIPHY, SZ_4K),
  621. [1] = DEFINE_RES_IRQ(IRQ_IIC_HDMIPHY),
  622. };
  623. struct platform_device s5p_device_i2c_hdmiphy = {
  624. .name = "s3c2440-hdmiphy-i2c",
  625. .id = -1,
  626. .num_resources = ARRAY_SIZE(s5p_i2c_resource),
  627. .resource = s5p_i2c_resource,
  628. };
  629. void __init s5p_i2c_hdmiphy_set_platdata(struct s3c2410_platform_i2c *pd)
  630. {
  631. struct s3c2410_platform_i2c *npd;
  632. if (!pd) {
  633. pd = &default_i2c_data;
  634. if (soc_is_exynos4210() ||
  635. soc_is_exynos4212() || soc_is_exynos4412())
  636. pd->bus_num = 8;
  637. else if (soc_is_s5pv210())
  638. pd->bus_num = 3;
  639. else
  640. pd->bus_num = 0;
  641. }
  642. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  643. &s5p_device_i2c_hdmiphy);
  644. }
  645. struct s5p_hdmi_platform_data s5p_hdmi_def_platdata;
  646. void __init s5p_hdmi_set_platdata(struct i2c_board_info *hdmiphy_info,
  647. struct i2c_board_info *mhl_info, int mhl_bus)
  648. {
  649. struct s5p_hdmi_platform_data *pd = &s5p_hdmi_def_platdata;
  650. if (soc_is_exynos4210() ||
  651. soc_is_exynos4212() || soc_is_exynos4412())
  652. pd->hdmiphy_bus = 8;
  653. else if (soc_is_s5pv210())
  654. pd->hdmiphy_bus = 3;
  655. else
  656. pd->hdmiphy_bus = 0;
  657. pd->hdmiphy_info = hdmiphy_info;
  658. pd->mhl_info = mhl_info;
  659. pd->mhl_bus = mhl_bus;
  660. s3c_set_platdata(pd, sizeof(struct s5p_hdmi_platform_data),
  661. &s5p_device_hdmi);
  662. }
  663. #endif /* CONFIG_S5P_DEV_I2C_HDMIPHY */
  664. /* I2S */
  665. #ifdef CONFIG_PLAT_S3C24XX
  666. static struct resource s3c_iis_resource[] = {
  667. [0] = DEFINE_RES_MEM(S3C24XX_PA_IIS, S3C24XX_SZ_IIS),
  668. };
  669. struct platform_device s3c_device_iis = {
  670. .name = "s3c24xx-iis",
  671. .id = -1,
  672. .num_resources = ARRAY_SIZE(s3c_iis_resource),
  673. .resource = s3c_iis_resource,
  674. .dev = {
  675. .dma_mask = &samsung_device_dma_mask,
  676. .coherent_dma_mask = DMA_BIT_MASK(32),
  677. }
  678. };
  679. #endif /* CONFIG_PLAT_S3C24XX */
  680. /* IDE CFCON */
  681. #ifdef CONFIG_SAMSUNG_DEV_IDE
  682. static struct resource s3c_cfcon_resource[] = {
  683. [0] = DEFINE_RES_MEM(SAMSUNG_PA_CFCON, SZ_16K),
  684. [1] = DEFINE_RES_IRQ(IRQ_CFCON),
  685. };
  686. struct platform_device s3c_device_cfcon = {
  687. .id = 0,
  688. .num_resources = ARRAY_SIZE(s3c_cfcon_resource),
  689. .resource = s3c_cfcon_resource,
  690. };
  691. void __init s3c_ide_set_platdata(struct s3c_ide_platdata *pdata)
  692. {
  693. s3c_set_platdata(pdata, sizeof(struct s3c_ide_platdata),
  694. &s3c_device_cfcon);
  695. }
  696. #endif /* CONFIG_SAMSUNG_DEV_IDE */
  697. /* KEYPAD */
  698. #ifdef CONFIG_SAMSUNG_DEV_KEYPAD
  699. static struct resource samsung_keypad_resources[] = {
  700. [0] = DEFINE_RES_MEM(SAMSUNG_PA_KEYPAD, SZ_32),
  701. [1] = DEFINE_RES_IRQ(IRQ_KEYPAD),
  702. };
  703. struct platform_device samsung_device_keypad = {
  704. .name = "samsung-keypad",
  705. .id = -1,
  706. .num_resources = ARRAY_SIZE(samsung_keypad_resources),
  707. .resource = samsung_keypad_resources,
  708. };
  709. void __init samsung_keypad_set_platdata(struct samsung_keypad_platdata *pd)
  710. {
  711. struct samsung_keypad_platdata *npd;
  712. npd = s3c_set_platdata(pd, sizeof(struct samsung_keypad_platdata),
  713. &samsung_device_keypad);
  714. if (!npd->cfg_gpio)
  715. npd->cfg_gpio = samsung_keypad_cfg_gpio;
  716. }
  717. #endif /* CONFIG_SAMSUNG_DEV_KEYPAD */
  718. /* LCD Controller */
  719. #ifdef CONFIG_PLAT_S3C24XX
  720. static struct resource s3c_lcd_resource[] = {
  721. [0] = DEFINE_RES_MEM(S3C24XX_PA_LCD, S3C24XX_SZ_LCD),
  722. [1] = DEFINE_RES_IRQ(IRQ_LCD),
  723. };
  724. struct platform_device s3c_device_lcd = {
  725. .name = "s3c2410-lcd",
  726. .id = -1,
  727. .num_resources = ARRAY_SIZE(s3c_lcd_resource),
  728. .resource = s3c_lcd_resource,
  729. .dev = {
  730. .dma_mask = &samsung_device_dma_mask,
  731. .coherent_dma_mask = DMA_BIT_MASK(32),
  732. }
  733. };
  734. void __init s3c24xx_fb_set_platdata(struct s3c2410fb_mach_info *pd)
  735. {
  736. struct s3c2410fb_mach_info *npd;
  737. npd = s3c_set_platdata(pd, sizeof(*npd), &s3c_device_lcd);
  738. if (npd) {
  739. npd->displays = kmemdup(pd->displays,
  740. sizeof(struct s3c2410fb_display) * npd->num_displays,
  741. GFP_KERNEL);
  742. if (!npd->displays)
  743. printk(KERN_ERR "no memory for LCD display data\n");
  744. } else {
  745. printk(KERN_ERR "no memory for LCD platform data\n");
  746. }
  747. }
  748. #endif /* CONFIG_PLAT_S3C24XX */
  749. /* MFC */
  750. #ifdef CONFIG_S5P_DEV_MFC
  751. static struct resource s5p_mfc_resource[] = {
  752. [0] = DEFINE_RES_MEM(S5P_PA_MFC, SZ_64K),
  753. [1] = DEFINE_RES_IRQ(IRQ_MFC),
  754. };
  755. struct platform_device s5p_device_mfc = {
  756. .name = "s5p-mfc",
  757. .id = -1,
  758. .num_resources = ARRAY_SIZE(s5p_mfc_resource),
  759. .resource = s5p_mfc_resource,
  760. };
  761. /*
  762. * MFC hardware has 2 memory interfaces which are modelled as two separate
  763. * platform devices to let dma-mapping distinguish between them.
  764. *
  765. * MFC parent device (s5p_device_mfc) must be registered before memory
  766. * interface specific devices (s5p_device_mfc_l and s5p_device_mfc_r).
  767. */
  768. struct platform_device s5p_device_mfc_l = {
  769. .name = "s5p-mfc-l",
  770. .id = -1,
  771. .dev = {
  772. .parent = &s5p_device_mfc.dev,
  773. .dma_mask = &samsung_device_dma_mask,
  774. .coherent_dma_mask = DMA_BIT_MASK(32),
  775. },
  776. };
  777. struct platform_device s5p_device_mfc_r = {
  778. .name = "s5p-mfc-r",
  779. .id = -1,
  780. .dev = {
  781. .parent = &s5p_device_mfc.dev,
  782. .dma_mask = &samsung_device_dma_mask,
  783. .coherent_dma_mask = DMA_BIT_MASK(32),
  784. },
  785. };
  786. #endif /* CONFIG_S5P_DEV_MFC */
  787. /* MIPI CSIS */
  788. #ifdef CONFIG_S5P_DEV_CSIS0
  789. static struct resource s5p_mipi_csis0_resource[] = {
  790. [0] = DEFINE_RES_MEM(S5P_PA_MIPI_CSIS0, SZ_16K),
  791. [1] = DEFINE_RES_IRQ(IRQ_MIPI_CSIS0),
  792. };
  793. struct platform_device s5p_device_mipi_csis0 = {
  794. .name = "s5p-mipi-csis",
  795. .id = 0,
  796. .num_resources = ARRAY_SIZE(s5p_mipi_csis0_resource),
  797. .resource = s5p_mipi_csis0_resource,
  798. };
  799. #endif /* CONFIG_S5P_DEV_CSIS0 */
  800. #ifdef CONFIG_S5P_DEV_CSIS1
  801. static struct resource s5p_mipi_csis1_resource[] = {
  802. [0] = DEFINE_RES_MEM(S5P_PA_MIPI_CSIS1, SZ_16K),
  803. [1] = DEFINE_RES_IRQ(IRQ_MIPI_CSIS1),
  804. };
  805. struct platform_device s5p_device_mipi_csis1 = {
  806. .name = "s5p-mipi-csis",
  807. .id = 1,
  808. .num_resources = ARRAY_SIZE(s5p_mipi_csis1_resource),
  809. .resource = s5p_mipi_csis1_resource,
  810. };
  811. #endif
  812. /* NAND */
  813. #ifdef CONFIG_S3C_DEV_NAND
  814. static struct resource s3c_nand_resource[] = {
  815. [0] = DEFINE_RES_MEM(S3C_PA_NAND, SZ_1M),
  816. };
  817. struct platform_device s3c_device_nand = {
  818. .name = "s3c2410-nand",
  819. .id = -1,
  820. .num_resources = ARRAY_SIZE(s3c_nand_resource),
  821. .resource = s3c_nand_resource,
  822. };
  823. /*
  824. * s3c_nand_copy_set() - copy nand set data
  825. * @set: The new structure, directly copied from the old.
  826. *
  827. * Copy all the fields from the NAND set field from what is probably __initdata
  828. * to new kernel memory. The code returns 0 if the copy happened correctly or
  829. * an error code for the calling function to display.
  830. *
  831. * Note, we currently do not try and look to see if we've already copied the
  832. * data in a previous set.
  833. */
  834. static int __init s3c_nand_copy_set(struct s3c2410_nand_set *set)
  835. {
  836. void *ptr;
  837. int size;
  838. size = sizeof(struct mtd_partition) * set->nr_partitions;
  839. if (size) {
  840. ptr = kmemdup(set->partitions, size, GFP_KERNEL);
  841. set->partitions = ptr;
  842. if (!ptr)
  843. return -ENOMEM;
  844. }
  845. if (set->nr_map && set->nr_chips) {
  846. size = sizeof(int) * set->nr_chips;
  847. ptr = kmemdup(set->nr_map, size, GFP_KERNEL);
  848. set->nr_map = ptr;
  849. if (!ptr)
  850. return -ENOMEM;
  851. }
  852. if (set->ecc_layout) {
  853. ptr = kmemdup(set->ecc_layout,
  854. sizeof(struct nand_ecclayout), GFP_KERNEL);
  855. set->ecc_layout = ptr;
  856. if (!ptr)
  857. return -ENOMEM;
  858. }
  859. return 0;
  860. }
  861. void __init s3c_nand_set_platdata(struct s3c2410_platform_nand *nand)
  862. {
  863. struct s3c2410_platform_nand *npd;
  864. int size;
  865. int ret;
  866. /* note, if we get a failure in allocation, we simply drop out of the
  867. * function. If there is so little memory available at initialisation
  868. * time then there is little chance the system is going to run.
  869. */
  870. npd = s3c_set_platdata(nand, sizeof(struct s3c2410_platform_nand),
  871. &s3c_device_nand);
  872. if (!npd)
  873. return;
  874. /* now see if we need to copy any of the nand set data */
  875. size = sizeof(struct s3c2410_nand_set) * npd->nr_sets;
  876. if (size) {
  877. struct s3c2410_nand_set *from = npd->sets;
  878. struct s3c2410_nand_set *to;
  879. int i;
  880. to = kmemdup(from, size, GFP_KERNEL);
  881. npd->sets = to; /* set, even if we failed */
  882. if (!to) {
  883. printk(KERN_ERR "%s: no memory for sets\n", __func__);
  884. return;
  885. }
  886. for (i = 0; i < npd->nr_sets; i++) {
  887. ret = s3c_nand_copy_set(to);
  888. if (ret) {
  889. printk(KERN_ERR "%s: failed to copy set %d\n",
  890. __func__, i);
  891. return;
  892. }
  893. to++;
  894. }
  895. }
  896. }
  897. #endif /* CONFIG_S3C_DEV_NAND */
  898. /* ONENAND */
  899. #ifdef CONFIG_S3C_DEV_ONENAND
  900. static struct resource s3c_onenand_resources[] = {
  901. [0] = DEFINE_RES_MEM(S3C_PA_ONENAND, SZ_1K),
  902. [1] = DEFINE_RES_MEM(S3C_PA_ONENAND_BUF, S3C_SZ_ONENAND_BUF),
  903. [2] = DEFINE_RES_IRQ(IRQ_ONENAND),
  904. };
  905. struct platform_device s3c_device_onenand = {
  906. .name = "samsung-onenand",
  907. .id = 0,
  908. .num_resources = ARRAY_SIZE(s3c_onenand_resources),
  909. .resource = s3c_onenand_resources,
  910. };
  911. #endif /* CONFIG_S3C_DEV_ONENAND */
  912. #ifdef CONFIG_S3C64XX_DEV_ONENAND1
  913. static struct resource s3c64xx_onenand1_resources[] = {
  914. [0] = DEFINE_RES_MEM(S3C64XX_PA_ONENAND1, SZ_1K),
  915. [1] = DEFINE_RES_MEM(S3C64XX_PA_ONENAND1_BUF, S3C64XX_SZ_ONENAND1_BUF),
  916. [2] = DEFINE_RES_IRQ(IRQ_ONENAND1),
  917. };
  918. struct platform_device s3c64xx_device_onenand1 = {
  919. .name = "samsung-onenand",
  920. .id = 1,
  921. .num_resources = ARRAY_SIZE(s3c64xx_onenand1_resources),
  922. .resource = s3c64xx_onenand1_resources,
  923. };
  924. void __init s3c64xx_onenand1_set_platdata(struct onenand_platform_data *pdata)
  925. {
  926. s3c_set_platdata(pdata, sizeof(struct onenand_platform_data),
  927. &s3c64xx_device_onenand1);
  928. }
  929. #endif /* CONFIG_S3C64XX_DEV_ONENAND1 */
  930. #ifdef CONFIG_S5P_DEV_ONENAND
  931. static struct resource s5p_onenand_resources[] = {
  932. [0] = DEFINE_RES_MEM(S5P_PA_ONENAND, SZ_128K),
  933. [1] = DEFINE_RES_MEM(S5P_PA_ONENAND_DMA, SZ_8K),
  934. [2] = DEFINE_RES_IRQ(IRQ_ONENAND_AUDI),
  935. };
  936. struct platform_device s5p_device_onenand = {
  937. .name = "s5pc110-onenand",
  938. .id = -1,
  939. .num_resources = ARRAY_SIZE(s5p_onenand_resources),
  940. .resource = s5p_onenand_resources,
  941. };
  942. #endif /* CONFIG_S5P_DEV_ONENAND */
  943. /* PMU */
  944. #ifdef CONFIG_PLAT_S5P
  945. static struct resource s5p_pmu_resource[] = {
  946. DEFINE_RES_IRQ(IRQ_PMU)
  947. };
  948. static struct platform_device s5p_device_pmu = {
  949. .name = "arm-pmu",
  950. .id = ARM_PMU_DEVICE_CPU,
  951. .num_resources = ARRAY_SIZE(s5p_pmu_resource),
  952. .resource = s5p_pmu_resource,
  953. };
  954. static int __init s5p_pmu_init(void)
  955. {
  956. platform_device_register(&s5p_device_pmu);
  957. return 0;
  958. }
  959. arch_initcall(s5p_pmu_init);
  960. #endif /* CONFIG_PLAT_S5P */
  961. /* PWM Timer */
  962. #ifdef CONFIG_SAMSUNG_DEV_PWM
  963. #define TIMER_RESOURCE_SIZE (1)
  964. #define TIMER_RESOURCE(_tmr, _irq) \
  965. (struct resource [TIMER_RESOURCE_SIZE]) { \
  966. [0] = { \
  967. .start = _irq, \
  968. .end = _irq, \
  969. .flags = IORESOURCE_IRQ \
  970. } \
  971. }
  972. #define DEFINE_S3C_TIMER(_tmr_no, _irq) \
  973. .name = "s3c24xx-pwm", \
  974. .id = _tmr_no, \
  975. .num_resources = TIMER_RESOURCE_SIZE, \
  976. .resource = TIMER_RESOURCE(_tmr_no, _irq), \
  977. /*
  978. * since we already have an static mapping for the timer,
  979. * we do not bother setting any IO resource for the base.
  980. */
  981. struct platform_device s3c_device_timer[] = {
  982. [0] = { DEFINE_S3C_TIMER(0, IRQ_TIMER0) },
  983. [1] = { DEFINE_S3C_TIMER(1, IRQ_TIMER1) },
  984. [2] = { DEFINE_S3C_TIMER(2, IRQ_TIMER2) },
  985. [3] = { DEFINE_S3C_TIMER(3, IRQ_TIMER3) },
  986. [4] = { DEFINE_S3C_TIMER(4, IRQ_TIMER4) },
  987. };
  988. #endif /* CONFIG_SAMSUNG_DEV_PWM */
  989. /* RTC */
  990. #ifdef CONFIG_PLAT_S3C24XX
  991. static struct resource s3c_rtc_resource[] = {
  992. [0] = DEFINE_RES_MEM(S3C24XX_PA_RTC, SZ_256),
  993. [1] = DEFINE_RES_IRQ(IRQ_RTC),
  994. [2] = DEFINE_RES_IRQ(IRQ_TICK),
  995. };
  996. struct platform_device s3c_device_rtc = {
  997. .name = "s3c2410-rtc",
  998. .id = -1,
  999. .num_resources = ARRAY_SIZE(s3c_rtc_resource),
  1000. .resource = s3c_rtc_resource,
  1001. };
  1002. #endif /* CONFIG_PLAT_S3C24XX */
  1003. #ifdef CONFIG_S3C_DEV_RTC
  1004. static struct resource s3c_rtc_resource[] = {
  1005. [0] = DEFINE_RES_MEM(S3C_PA_RTC, SZ_256),
  1006. [1] = DEFINE_RES_IRQ(IRQ_RTC_ALARM),
  1007. [2] = DEFINE_RES_IRQ(IRQ_RTC_TIC),
  1008. };
  1009. struct platform_device s3c_device_rtc = {
  1010. .name = "s3c64xx-rtc",
  1011. .id = -1,
  1012. .num_resources = ARRAY_SIZE(s3c_rtc_resource),
  1013. .resource = s3c_rtc_resource,
  1014. };
  1015. #endif /* CONFIG_S3C_DEV_RTC */
  1016. /* SDI */
  1017. #ifdef CONFIG_PLAT_S3C24XX
  1018. static struct resource s3c_sdi_resource[] = {
  1019. [0] = DEFINE_RES_MEM(S3C24XX_PA_SDI, S3C24XX_SZ_SDI),
  1020. [1] = DEFINE_RES_IRQ(IRQ_SDI),
  1021. };
  1022. struct platform_device s3c_device_sdi = {
  1023. .name = "s3c2410-sdi",
  1024. .id = -1,
  1025. .num_resources = ARRAY_SIZE(s3c_sdi_resource),
  1026. .resource = s3c_sdi_resource,
  1027. };
  1028. void __init s3c24xx_mci_set_platdata(struct s3c24xx_mci_pdata *pdata)
  1029. {
  1030. s3c_set_platdata(pdata, sizeof(struct s3c24xx_mci_pdata),
  1031. &s3c_device_sdi);
  1032. }
  1033. #endif /* CONFIG_PLAT_S3C24XX */
  1034. /* SPI */
  1035. #ifdef CONFIG_PLAT_S3C24XX
  1036. static struct resource s3c_spi0_resource[] = {
  1037. [0] = DEFINE_RES_MEM(S3C24XX_PA_SPI, SZ_32),
  1038. [1] = DEFINE_RES_IRQ(IRQ_SPI0),
  1039. };
  1040. struct platform_device s3c_device_spi0 = {
  1041. .name = "s3c2410-spi",
  1042. .id = 0,
  1043. .num_resources = ARRAY_SIZE(s3c_spi0_resource),
  1044. .resource = s3c_spi0_resource,
  1045. .dev = {
  1046. .dma_mask = &samsung_device_dma_mask,
  1047. .coherent_dma_mask = DMA_BIT_MASK(32),
  1048. }
  1049. };
  1050. static struct resource s3c_spi1_resource[] = {
  1051. [0] = DEFINE_RES_MEM(S3C24XX_PA_SPI1, SZ_32),
  1052. [1] = DEFINE_RES_IRQ(IRQ_SPI1),
  1053. };
  1054. struct platform_device s3c_device_spi1 = {
  1055. .name = "s3c2410-spi",
  1056. .id = 1,
  1057. .num_resources = ARRAY_SIZE(s3c_spi1_resource),
  1058. .resource = s3c_spi1_resource,
  1059. .dev = {
  1060. .dma_mask = &samsung_device_dma_mask,
  1061. .coherent_dma_mask = DMA_BIT_MASK(32),
  1062. }
  1063. };
  1064. #endif /* CONFIG_PLAT_S3C24XX */
  1065. /* Touchscreen */
  1066. #ifdef CONFIG_PLAT_S3C24XX
  1067. static struct resource s3c_ts_resource[] = {
  1068. [0] = DEFINE_RES_MEM(S3C24XX_PA_ADC, S3C24XX_SZ_ADC),
  1069. [1] = DEFINE_RES_IRQ(IRQ_TC),
  1070. };
  1071. struct platform_device s3c_device_ts = {
  1072. .name = "s3c2410-ts",
  1073. .id = -1,
  1074. .dev.parent = &s3c_device_adc.dev,
  1075. .num_resources = ARRAY_SIZE(s3c_ts_resource),
  1076. .resource = s3c_ts_resource,
  1077. };
  1078. void __init s3c24xx_ts_set_platdata(struct s3c2410_ts_mach_info *hard_s3c2410ts_info)
  1079. {
  1080. s3c_set_platdata(hard_s3c2410ts_info,
  1081. sizeof(struct s3c2410_ts_mach_info), &s3c_device_ts);
  1082. }
  1083. #endif /* CONFIG_PLAT_S3C24XX */
  1084. #ifdef CONFIG_SAMSUNG_DEV_TS
  1085. static struct resource s3c_ts_resource[] = {
  1086. [0] = DEFINE_RES_MEM(SAMSUNG_PA_ADC, SZ_256),
  1087. [1] = DEFINE_RES_IRQ(IRQ_TC),
  1088. };
  1089. static struct s3c2410_ts_mach_info default_ts_data __initdata = {
  1090. .delay = 10000,
  1091. .presc = 49,
  1092. .oversampling_shift = 2,
  1093. };
  1094. struct platform_device s3c_device_ts = {
  1095. .name = "s3c64xx-ts",
  1096. .id = -1,
  1097. .num_resources = ARRAY_SIZE(s3c_ts_resource),
  1098. .resource = s3c_ts_resource,
  1099. };
  1100. void __init s3c24xx_ts_set_platdata(struct s3c2410_ts_mach_info *pd)
  1101. {
  1102. if (!pd)
  1103. pd = &default_ts_data;
  1104. s3c_set_platdata(pd, sizeof(struct s3c2410_ts_mach_info),
  1105. &s3c_device_ts);
  1106. }
  1107. #endif /* CONFIG_SAMSUNG_DEV_TS */
  1108. /* TV */
  1109. #ifdef CONFIG_S5P_DEV_TV
  1110. static struct resource s5p_hdmi_resources[] = {
  1111. [0] = DEFINE_RES_MEM(S5P_PA_HDMI, SZ_1M),
  1112. [1] = DEFINE_RES_IRQ(IRQ_HDMI),
  1113. };
  1114. struct platform_device s5p_device_hdmi = {
  1115. .name = "s5p-hdmi",
  1116. .id = -1,
  1117. .num_resources = ARRAY_SIZE(s5p_hdmi_resources),
  1118. .resource = s5p_hdmi_resources,
  1119. };
  1120. static struct resource s5p_sdo_resources[] = {
  1121. [0] = DEFINE_RES_MEM(S5P_PA_SDO, SZ_64K),
  1122. [1] = DEFINE_RES_IRQ(IRQ_SDO),
  1123. };
  1124. struct platform_device s5p_device_sdo = {
  1125. .name = "s5p-sdo",
  1126. .id = -1,
  1127. .num_resources = ARRAY_SIZE(s5p_sdo_resources),
  1128. .resource = s5p_sdo_resources,
  1129. };
  1130. static struct resource s5p_mixer_resources[] = {
  1131. [0] = DEFINE_RES_MEM_NAMED(S5P_PA_MIXER, SZ_64K, "mxr"),
  1132. [1] = DEFINE_RES_MEM_NAMED(S5P_PA_VP, SZ_64K, "vp"),
  1133. [2] = DEFINE_RES_IRQ_NAMED(IRQ_MIXER, "irq"),
  1134. };
  1135. struct platform_device s5p_device_mixer = {
  1136. .name = "s5p-mixer",
  1137. .id = -1,
  1138. .num_resources = ARRAY_SIZE(s5p_mixer_resources),
  1139. .resource = s5p_mixer_resources,
  1140. .dev = {
  1141. .dma_mask = &samsung_device_dma_mask,
  1142. .coherent_dma_mask = DMA_BIT_MASK(32),
  1143. }
  1144. };
  1145. #endif /* CONFIG_S5P_DEV_TV */
  1146. /* USB */
  1147. #ifdef CONFIG_S3C_DEV_USB_HOST
  1148. static struct resource s3c_usb_resource[] = {
  1149. [0] = DEFINE_RES_MEM(S3C_PA_USBHOST, SZ_256),
  1150. [1] = DEFINE_RES_IRQ(IRQ_USBH),
  1151. };
  1152. struct platform_device s3c_device_ohci = {
  1153. .name = "s3c2410-ohci",
  1154. .id = -1,
  1155. .num_resources = ARRAY_SIZE(s3c_usb_resource),
  1156. .resource = s3c_usb_resource,
  1157. .dev = {
  1158. .dma_mask = &samsung_device_dma_mask,
  1159. .coherent_dma_mask = DMA_BIT_MASK(32),
  1160. }
  1161. };
  1162. /*
  1163. * s3c_ohci_set_platdata - initialise OHCI device platform data
  1164. * @info: The platform data.
  1165. *
  1166. * This call copies the @info passed in and sets the device .platform_data
  1167. * field to that copy. The @info is copied so that the original can be marked
  1168. * __initdata.
  1169. */
  1170. void __init s3c_ohci_set_platdata(struct s3c2410_hcd_info *info)
  1171. {
  1172. s3c_set_platdata(info, sizeof(struct s3c2410_hcd_info),
  1173. &s3c_device_ohci);
  1174. }
  1175. #endif /* CONFIG_S3C_DEV_USB_HOST */
  1176. /* USB Device (Gadget) */
  1177. #ifdef CONFIG_PLAT_S3C24XX
  1178. static struct resource s3c_usbgadget_resource[] = {
  1179. [0] = DEFINE_RES_MEM(S3C24XX_PA_USBDEV, S3C24XX_SZ_USBDEV),
  1180. [1] = DEFINE_RES_IRQ(IRQ_USBD),
  1181. };
  1182. struct platform_device s3c_device_usbgadget = {
  1183. .name = "s3c2410-usbgadget",
  1184. .id = -1,
  1185. .num_resources = ARRAY_SIZE(s3c_usbgadget_resource),
  1186. .resource = s3c_usbgadget_resource,
  1187. };
  1188. void __init s3c24xx_udc_set_platdata(struct s3c2410_udc_mach_info *pd)
  1189. {
  1190. s3c_set_platdata(pd, sizeof(*pd), &s3c_device_usbgadget);
  1191. }
  1192. #endif /* CONFIG_PLAT_S3C24XX */
  1193. /* USB EHCI Host Controller */
  1194. #ifdef CONFIG_S5P_DEV_USB_EHCI
  1195. static struct resource s5p_ehci_resource[] = {
  1196. [0] = DEFINE_RES_MEM(S5P_PA_EHCI, SZ_256),
  1197. [1] = DEFINE_RES_IRQ(IRQ_USB_HOST),
  1198. };
  1199. struct platform_device s5p_device_ehci = {
  1200. .name = "s5p-ehci",
  1201. .id = -1,
  1202. .num_resources = ARRAY_SIZE(s5p_ehci_resource),
  1203. .resource = s5p_ehci_resource,
  1204. .dev = {
  1205. .dma_mask = &samsung_device_dma_mask,
  1206. .coherent_dma_mask = DMA_BIT_MASK(32),
  1207. }
  1208. };
  1209. void __init s5p_ehci_set_platdata(struct s5p_ehci_platdata *pd)
  1210. {
  1211. struct s5p_ehci_platdata *npd;
  1212. npd = s3c_set_platdata(pd, sizeof(struct s5p_ehci_platdata),
  1213. &s5p_device_ehci);
  1214. if (!npd->phy_init)
  1215. npd->phy_init = s5p_usb_phy_init;
  1216. if (!npd->phy_exit)
  1217. npd->phy_exit = s5p_usb_phy_exit;
  1218. }
  1219. #endif /* CONFIG_S5P_DEV_USB_EHCI */
  1220. /* USB HSOTG */
  1221. #ifdef CONFIG_S3C_DEV_USB_HSOTG
  1222. static struct resource s3c_usb_hsotg_resources[] = {
  1223. [0] = DEFINE_RES_MEM(S3C_PA_USB_HSOTG, SZ_128K),
  1224. [1] = DEFINE_RES_IRQ(IRQ_OTG),
  1225. };
  1226. struct platform_device s3c_device_usb_hsotg = {
  1227. .name = "s3c-hsotg",
  1228. .id = -1,
  1229. .num_resources = ARRAY_SIZE(s3c_usb_hsotg_resources),
  1230. .resource = s3c_usb_hsotg_resources,
  1231. .dev = {
  1232. .dma_mask = &samsung_device_dma_mask,
  1233. .coherent_dma_mask = DMA_BIT_MASK(32),
  1234. },
  1235. };
  1236. void __init s3c_hsotg_set_platdata(struct s3c_hsotg_plat *pd)
  1237. {
  1238. struct s3c_hsotg_plat *npd;
  1239. npd = s3c_set_platdata(pd, sizeof(struct s3c_hsotg_plat),
  1240. &s3c_device_usb_hsotg);
  1241. if (!npd->phy_init)
  1242. npd->phy_init = s5p_usb_phy_init;
  1243. if (!npd->phy_exit)
  1244. npd->phy_exit = s5p_usb_phy_exit;
  1245. }
  1246. #endif /* CONFIG_S3C_DEV_USB_HSOTG */
  1247. /* USB High Spped 2.0 Device (Gadget) */
  1248. #ifdef CONFIG_PLAT_S3C24XX
  1249. static struct resource s3c_hsudc_resource[] = {
  1250. [0] = DEFINE_RES_MEM(S3C2416_PA_HSUDC, S3C2416_SZ_HSUDC),
  1251. [1] = DEFINE_RES_IRQ(IRQ_USBD),
  1252. };
  1253. struct platform_device s3c_device_usb_hsudc = {
  1254. .name = "s3c-hsudc",
  1255. .id = -1,
  1256. .num_resources = ARRAY_SIZE(s3c_hsudc_resource),
  1257. .resource = s3c_hsudc_resource,
  1258. .dev = {
  1259. .dma_mask = &samsung_device_dma_mask,
  1260. .coherent_dma_mask = DMA_BIT_MASK(32),
  1261. },
  1262. };
  1263. void __init s3c24xx_hsudc_set_platdata(struct s3c24xx_hsudc_platdata *pd)
  1264. {
  1265. s3c_set_platdata(pd, sizeof(*pd), &s3c_device_usb_hsudc);
  1266. }
  1267. #endif /* CONFIG_PLAT_S3C24XX */
  1268. /* WDT */
  1269. #ifdef CONFIG_S3C_DEV_WDT
  1270. static struct resource s3c_wdt_resource[] = {
  1271. [0] = DEFINE_RES_MEM(S3C_PA_WDT, SZ_1K),
  1272. [1] = DEFINE_RES_IRQ(IRQ_WDT),
  1273. };
  1274. struct platform_device s3c_device_wdt = {
  1275. .name = "s3c2410-wdt",
  1276. .id = -1,
  1277. .num_resources = ARRAY_SIZE(s3c_wdt_resource),
  1278. .resource = s3c_wdt_resource,
  1279. };
  1280. #endif /* CONFIG_S3C_DEV_WDT */
  1281. #ifdef CONFIG_S3C64XX_DEV_SPI0
  1282. static struct resource s3c64xx_spi0_resource[] = {
  1283. [0] = DEFINE_RES_MEM(S3C_PA_SPI0, SZ_256),
  1284. [1] = DEFINE_RES_DMA(DMACH_SPI0_TX),
  1285. [2] = DEFINE_RES_DMA(DMACH_SPI0_RX),
  1286. [3] = DEFINE_RES_IRQ(IRQ_SPI0),
  1287. };
  1288. struct platform_device s3c64xx_device_spi0 = {
  1289. .name = "s3c6410-spi",
  1290. .id = 0,
  1291. .num_resources = ARRAY_SIZE(s3c64xx_spi0_resource),
  1292. .resource = s3c64xx_spi0_resource,
  1293. .dev = {
  1294. .dma_mask = &samsung_device_dma_mask,
  1295. .coherent_dma_mask = DMA_BIT_MASK(32),
  1296. },
  1297. };
  1298. void __init s3c64xx_spi0_set_platdata(int (*cfg_gpio)(void), int src_clk_nr,
  1299. int num_cs)
  1300. {
  1301. struct s3c64xx_spi_info pd;
  1302. /* Reject invalid configuration */
  1303. if (!num_cs || src_clk_nr < 0) {
  1304. pr_err("%s: Invalid SPI configuration\n", __func__);
  1305. return;
  1306. }
  1307. pd.num_cs = num_cs;
  1308. pd.src_clk_nr = src_clk_nr;
  1309. pd.cfg_gpio = (cfg_gpio) ? cfg_gpio : s3c64xx_spi0_cfg_gpio;
  1310. s3c_set_platdata(&pd, sizeof(pd), &s3c64xx_device_spi0);
  1311. }
  1312. #endif /* CONFIG_S3C64XX_DEV_SPI0 */
  1313. #ifdef CONFIG_S3C64XX_DEV_SPI1
  1314. static struct resource s3c64xx_spi1_resource[] = {
  1315. [0] = DEFINE_RES_MEM(S3C_PA_SPI1, SZ_256),
  1316. [1] = DEFINE_RES_DMA(DMACH_SPI1_TX),
  1317. [2] = DEFINE_RES_DMA(DMACH_SPI1_RX),
  1318. [3] = DEFINE_RES_IRQ(IRQ_SPI1),
  1319. };
  1320. struct platform_device s3c64xx_device_spi1 = {
  1321. .name = "s3c6410-spi",
  1322. .id = 1,
  1323. .num_resources = ARRAY_SIZE(s3c64xx_spi1_resource),
  1324. .resource = s3c64xx_spi1_resource,
  1325. .dev = {
  1326. .dma_mask = &samsung_device_dma_mask,
  1327. .coherent_dma_mask = DMA_BIT_MASK(32),
  1328. },
  1329. };
  1330. void __init s3c64xx_spi1_set_platdata(int (*cfg_gpio)(void), int src_clk_nr,
  1331. int num_cs)
  1332. {
  1333. struct s3c64xx_spi_info pd;
  1334. /* Reject invalid configuration */
  1335. if (!num_cs || src_clk_nr < 0) {
  1336. pr_err("%s: Invalid SPI configuration\n", __func__);
  1337. return;
  1338. }
  1339. pd.num_cs = num_cs;
  1340. pd.src_clk_nr = src_clk_nr;
  1341. pd.cfg_gpio = (cfg_gpio) ? cfg_gpio : s3c64xx_spi1_cfg_gpio;
  1342. s3c_set_platdata(&pd, sizeof(pd), &s3c64xx_device_spi1);
  1343. }
  1344. #endif /* CONFIG_S3C64XX_DEV_SPI1 */
  1345. #ifdef CONFIG_S3C64XX_DEV_SPI2
  1346. static struct resource s3c64xx_spi2_resource[] = {
  1347. [0] = DEFINE_RES_MEM(S3C_PA_SPI2, SZ_256),
  1348. [1] = DEFINE_RES_DMA(DMACH_SPI2_TX),
  1349. [2] = DEFINE_RES_DMA(DMACH_SPI2_RX),
  1350. [3] = DEFINE_RES_IRQ(IRQ_SPI2),
  1351. };
  1352. struct platform_device s3c64xx_device_spi2 = {
  1353. .name = "s3c6410-spi",
  1354. .id = 2,
  1355. .num_resources = ARRAY_SIZE(s3c64xx_spi2_resource),
  1356. .resource = s3c64xx_spi2_resource,
  1357. .dev = {
  1358. .dma_mask = &samsung_device_dma_mask,
  1359. .coherent_dma_mask = DMA_BIT_MASK(32),
  1360. },
  1361. };
  1362. void __init s3c64xx_spi2_set_platdata(int (*cfg_gpio)(void), int src_clk_nr,
  1363. int num_cs)
  1364. {
  1365. struct s3c64xx_spi_info pd;
  1366. /* Reject invalid configuration */
  1367. if (!num_cs || src_clk_nr < 0) {
  1368. pr_err("%s: Invalid SPI configuration\n", __func__);
  1369. return;
  1370. }
  1371. pd.num_cs = num_cs;
  1372. pd.src_clk_nr = src_clk_nr;
  1373. pd.cfg_gpio = (cfg_gpio) ? cfg_gpio : s3c64xx_spi2_cfg_gpio;
  1374. s3c_set_platdata(&pd, sizeof(pd), &s3c64xx_device_spi2);
  1375. }
  1376. #endif /* CONFIG_S3C64XX_DEV_SPI2 */