ath5k.h 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _ATH5K_H
  18. #define _ATH5K_H
  19. /* TODO: Clean up channel debuging -doesn't work anyway- and start
  20. * working on reg. control code using all available eeprom information
  21. * -rev. engineering needed- */
  22. #define CHAN_DEBUG 0
  23. #include <linux/io.h>
  24. #include <linux/types.h>
  25. #include <net/mac80211.h>
  26. /* RX/TX descriptor hw structs
  27. * TODO: Driver part should only see sw structs */
  28. #include "desc.h"
  29. /* EEPROM structs/offsets
  30. * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
  31. * and clean up common bits, then introduce set/get functions in eeprom.c */
  32. #include "eeprom.h"
  33. #include "../ath.h"
  34. /* PCI IDs */
  35. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  36. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  37. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  38. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  39. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  40. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  41. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  42. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  43. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  44. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  45. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  53. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  54. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  58. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  59. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  60. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  61. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  62. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  63. /****************************\
  64. GENERIC DRIVER DEFINITIONS
  65. \****************************/
  66. #define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
  67. #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
  68. printk(_level "ath5k %s: " _fmt, \
  69. ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
  70. ##__VA_ARGS__)
  71. #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
  72. if (net_ratelimit()) \
  73. ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
  74. } while (0)
  75. #define ATH5K_INFO(_sc, _fmt, ...) \
  76. ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
  77. #define ATH5K_WARN(_sc, _fmt, ...) \
  78. ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
  79. #define ATH5K_ERR(_sc, _fmt, ...) \
  80. ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
  81. /*
  82. * AR5K REGISTER ACCESS
  83. */
  84. /* Some macros to read/write fields */
  85. /* First shift, then mask */
  86. #define AR5K_REG_SM(_val, _flags) \
  87. (((_val) << _flags##_S) & (_flags))
  88. /* First mask, then shift */
  89. #define AR5K_REG_MS(_val, _flags) \
  90. (((_val) & (_flags)) >> _flags##_S)
  91. /* Some registers can hold multiple values of interest. For this
  92. * reason when we want to write to these registers we must first
  93. * retrieve the values which we do not want to clear (lets call this
  94. * old_data) and then set the register with this and our new_value:
  95. * ( old_data | new_value) */
  96. #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
  97. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
  98. (((_val) << _flags##_S) & (_flags)), _reg)
  99. #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
  100. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
  101. (_mask)) | (_flags), _reg)
  102. #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
  103. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
  104. #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
  105. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
  106. /* Access to PHY registers */
  107. #define AR5K_PHY_READ(ah, _reg) \
  108. ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
  109. #define AR5K_PHY_WRITE(ah, _reg, _val) \
  110. ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
  111. /* Access QCU registers per queue */
  112. #define AR5K_REG_READ_Q(ah, _reg, _queue) \
  113. (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
  114. #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
  115. ath5k_hw_reg_write(ah, (1 << _queue), _reg)
  116. #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
  117. _reg |= 1 << _queue; \
  118. } while (0)
  119. #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
  120. _reg &= ~(1 << _queue); \
  121. } while (0)
  122. /* Used while writing initvals */
  123. #define AR5K_REG_WAIT(_i) do { \
  124. if (_i % 64) \
  125. udelay(1); \
  126. } while (0)
  127. /* Register dumps are done per operation mode */
  128. #define AR5K_INI_RFGAIN_5GHZ 0
  129. #define AR5K_INI_RFGAIN_2GHZ 1
  130. /* TODO: Clean this up */
  131. #define AR5K_INI_VAL_11A 0
  132. #define AR5K_INI_VAL_11A_TURBO 1
  133. #define AR5K_INI_VAL_11B 2
  134. #define AR5K_INI_VAL_11G 3
  135. #define AR5K_INI_VAL_11G_TURBO 4
  136. #define AR5K_INI_VAL_XR 0
  137. #define AR5K_INI_VAL_MAX 5
  138. /*
  139. * Some tuneable values (these should be changeable by the user)
  140. * TODO: Make use of them and add more options OR use debug/configfs
  141. */
  142. #define AR5K_TUNE_DMA_BEACON_RESP 2
  143. #define AR5K_TUNE_SW_BEACON_RESP 10
  144. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  145. #define AR5K_TUNE_RADAR_ALERT false
  146. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  147. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_LEN / 64) + 1)
  148. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  149. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  150. * be the max value. */
  151. #define AR5K_TUNE_RSSI_THRES 129
  152. /* This must be set when setting the RSSI threshold otherwise it can
  153. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  154. * the BMISS_THRES will be seen as 0, seems harware doesn't keep
  155. * track of it. Max value depends on harware. For AR5210 this is just 7.
  156. * For AR5211+ this seems to be up to 255. */
  157. #define AR5K_TUNE_BMISS_THRES 7
  158. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  159. #define AR5K_TUNE_BEACON_INTERVAL 100
  160. #define AR5K_TUNE_AIFS 2
  161. #define AR5K_TUNE_AIFS_11B 2
  162. #define AR5K_TUNE_AIFS_XR 0
  163. #define AR5K_TUNE_CWMIN 15
  164. #define AR5K_TUNE_CWMIN_11B 31
  165. #define AR5K_TUNE_CWMIN_XR 3
  166. #define AR5K_TUNE_CWMAX 1023
  167. #define AR5K_TUNE_CWMAX_11B 1023
  168. #define AR5K_TUNE_CWMAX_XR 7
  169. #define AR5K_TUNE_NOISE_FLOOR -72
  170. #define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
  171. #define AR5K_TUNE_MAX_TXPOWER 63
  172. #define AR5K_TUNE_DEFAULT_TXPOWER 25
  173. #define AR5K_TUNE_TPC_TXPOWER false
  174. #define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 10000 /* 10 sec */
  175. #define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
  176. #define AR5K_INIT_CARR_SENSE_EN 1
  177. /*Swap RX/TX Descriptor for big endian archs*/
  178. #if defined(__BIG_ENDIAN)
  179. #define AR5K_INIT_CFG ( \
  180. AR5K_CFG_SWTD | AR5K_CFG_SWRD \
  181. )
  182. #else
  183. #define AR5K_INIT_CFG 0x00000000
  184. #endif
  185. /* Initial values */
  186. #define AR5K_INIT_CYCRSSI_THR1 2
  187. #define AR5K_INIT_TX_LATENCY 502
  188. #define AR5K_INIT_USEC 39
  189. #define AR5K_INIT_USEC_TURBO 79
  190. #define AR5K_INIT_USEC_32 31
  191. #define AR5K_INIT_SLOT_TIME 396
  192. #define AR5K_INIT_SLOT_TIME_TURBO 480
  193. #define AR5K_INIT_ACK_CTS_TIMEOUT 1024
  194. #define AR5K_INIT_ACK_CTS_TIMEOUT_TURBO 0x08000800
  195. #define AR5K_INIT_PROG_IFS 920
  196. #define AR5K_INIT_PROG_IFS_TURBO 960
  197. #define AR5K_INIT_EIFS 3440
  198. #define AR5K_INIT_EIFS_TURBO 6880
  199. #define AR5K_INIT_SIFS 560
  200. #define AR5K_INIT_SIFS_TURBO 480
  201. #define AR5K_INIT_SH_RETRY 10
  202. #define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
  203. #define AR5K_INIT_SSH_RETRY 32
  204. #define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
  205. #define AR5K_INIT_TX_RETRY 10
  206. #define AR5K_INIT_TRANSMIT_LATENCY ( \
  207. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  208. (AR5K_INIT_USEC) \
  209. )
  210. #define AR5K_INIT_TRANSMIT_LATENCY_TURBO ( \
  211. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  212. (AR5K_INIT_USEC_TURBO) \
  213. )
  214. #define AR5K_INIT_PROTO_TIME_CNTRL ( \
  215. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS << 12) | \
  216. (AR5K_INIT_PROG_IFS) \
  217. )
  218. #define AR5K_INIT_PROTO_TIME_CNTRL_TURBO ( \
  219. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS_TURBO << 12) | \
  220. (AR5K_INIT_PROG_IFS_TURBO) \
  221. )
  222. /* token to use for aifs, cwmin, cwmax in MadWiFi */
  223. #define AR5K_TXQ_USEDEFAULT ((u32) -1)
  224. /* GENERIC CHIPSET DEFINITIONS */
  225. /* MAC Chips */
  226. enum ath5k_version {
  227. AR5K_AR5210 = 0,
  228. AR5K_AR5211 = 1,
  229. AR5K_AR5212 = 2,
  230. };
  231. /* PHY Chips */
  232. enum ath5k_radio {
  233. AR5K_RF5110 = 0,
  234. AR5K_RF5111 = 1,
  235. AR5K_RF5112 = 2,
  236. AR5K_RF2413 = 3,
  237. AR5K_RF5413 = 4,
  238. AR5K_RF2316 = 5,
  239. AR5K_RF2317 = 6,
  240. AR5K_RF2425 = 7,
  241. };
  242. /*
  243. * Common silicon revision/version values
  244. */
  245. enum ath5k_srev_type {
  246. AR5K_VERSION_MAC,
  247. AR5K_VERSION_RAD,
  248. };
  249. struct ath5k_srev_name {
  250. const char *sr_name;
  251. enum ath5k_srev_type sr_type;
  252. u_int sr_val;
  253. };
  254. #define AR5K_SREV_UNKNOWN 0xffff
  255. #define AR5K_SREV_AR5210 0x00 /* Crete */
  256. #define AR5K_SREV_AR5311 0x10 /* Maui 1 */
  257. #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
  258. #define AR5K_SREV_AR5311B 0x30 /* Spirit */
  259. #define AR5K_SREV_AR5211 0x40 /* Oahu */
  260. #define AR5K_SREV_AR5212 0x50 /* Venice */
  261. #define AR5K_SREV_AR5212_V4 0x54 /* ??? */
  262. #define AR5K_SREV_AR5213 0x55 /* ??? */
  263. #define AR5K_SREV_AR5213A 0x59 /* Hainan */
  264. #define AR5K_SREV_AR2413 0x78 /* Griffin lite */
  265. #define AR5K_SREV_AR2414 0x70 /* Griffin */
  266. #define AR5K_SREV_AR5424 0x90 /* Condor */
  267. #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
  268. #define AR5K_SREV_AR5414 0xa0 /* Eagle */
  269. #define AR5K_SREV_AR2415 0xb0 /* Talon */
  270. #define AR5K_SREV_AR5416 0xc0 /* PCI-E */
  271. #define AR5K_SREV_AR5418 0xca /* PCI-E */
  272. #define AR5K_SREV_AR2425 0xe0 /* Swan */
  273. #define AR5K_SREV_AR2417 0xf0 /* Nala */
  274. #define AR5K_SREV_RAD_5110 0x00
  275. #define AR5K_SREV_RAD_5111 0x10
  276. #define AR5K_SREV_RAD_5111A 0x15
  277. #define AR5K_SREV_RAD_2111 0x20
  278. #define AR5K_SREV_RAD_5112 0x30
  279. #define AR5K_SREV_RAD_5112A 0x35
  280. #define AR5K_SREV_RAD_5112B 0x36
  281. #define AR5K_SREV_RAD_2112 0x40
  282. #define AR5K_SREV_RAD_2112A 0x45
  283. #define AR5K_SREV_RAD_2112B 0x46
  284. #define AR5K_SREV_RAD_2413 0x50
  285. #define AR5K_SREV_RAD_5413 0x60
  286. #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
  287. #define AR5K_SREV_RAD_2317 0x80
  288. #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
  289. #define AR5K_SREV_RAD_2425 0xa2
  290. #define AR5K_SREV_RAD_5133 0xc0
  291. #define AR5K_SREV_PHY_5211 0x30
  292. #define AR5K_SREV_PHY_5212 0x41
  293. #define AR5K_SREV_PHY_5212A 0x42
  294. #define AR5K_SREV_PHY_5212B 0x43
  295. #define AR5K_SREV_PHY_2413 0x45
  296. #define AR5K_SREV_PHY_5413 0x61
  297. #define AR5K_SREV_PHY_2425 0x70
  298. /* IEEE defs */
  299. #define IEEE80211_MAX_LEN 2500
  300. /* TODO add support to mac80211 for vendor-specific rates and modes */
  301. /*
  302. * Some of this information is based on Documentation from:
  303. *
  304. * http://madwifi.org/wiki/ChipsetFeatures/SuperAG
  305. *
  306. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  307. * supposed to double the distance an Atheros client device can keep a
  308. * connection with an Atheros access point. This is achieved by increasing
  309. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  310. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  311. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  312. *
  313. * Please note that can you either use XR or TURBO but you cannot use both,
  314. * they are exclusive.
  315. *
  316. */
  317. #define MODULATION_XR 0x00000200
  318. /*
  319. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  320. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  321. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  322. * channels. To use this feature your Access Point must also suport it.
  323. * There is also a distinction between "static" and "dynamic" turbo modes:
  324. *
  325. * - Static: is the dumb version: devices set to this mode stick to it until
  326. * the mode is turned off.
  327. * - Dynamic: is the intelligent version, the network decides itself if it
  328. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  329. * (which would get used in turbo mode), or when a non-turbo station joins
  330. * the network, turbo mode won't be used until the situation changes again.
  331. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  332. * monitors the used radio band in order to decide whether turbo mode may
  333. * be used or not.
  334. *
  335. * This article claims Super G sticks to bonding of channels 5 and 6 for
  336. * USA:
  337. *
  338. * http://www.pcworld.com/article/id,113428-page,1/article.html
  339. *
  340. * The channel bonding seems to be driver specific though. In addition to
  341. * deciding what channels will be used, these "Turbo" modes are accomplished
  342. * by also enabling the following features:
  343. *
  344. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  345. * after each frame. Bursting is a standards-compliant feature that can be
  346. * used with any Access Point.
  347. * - Fast frames: increases the amount of information that can be sent per
  348. * frame, also resulting in a reduction of transmission overhead. It is a
  349. * proprietary feature that needs to be supported by the Access Point.
  350. * - Compression: data frames are compressed in real time using a Lempel Ziv
  351. * algorithm. This is done transparently. Once this feature is enabled,
  352. * compression and decompression takes place inside the chipset, without
  353. * putting additional load on the host CPU.
  354. *
  355. */
  356. #define MODULATION_TURBO 0x00000080
  357. enum ath5k_driver_mode {
  358. AR5K_MODE_11A = 0,
  359. AR5K_MODE_11A_TURBO = 1,
  360. AR5K_MODE_11B = 2,
  361. AR5K_MODE_11G = 3,
  362. AR5K_MODE_11G_TURBO = 4,
  363. AR5K_MODE_XR = 0,
  364. AR5K_MODE_MAX = 5
  365. };
  366. enum ath5k_ant_mode {
  367. AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
  368. AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
  369. AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
  370. AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
  371. AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
  372. AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
  373. AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
  374. AR5K_ANTMODE_MAX,
  375. };
  376. /****************\
  377. TX DEFINITIONS
  378. \****************/
  379. /*
  380. * TX Status descriptor
  381. */
  382. struct ath5k_tx_status {
  383. u16 ts_seqnum;
  384. u16 ts_tstamp;
  385. u8 ts_status;
  386. u8 ts_rate[4];
  387. u8 ts_retry[4];
  388. u8 ts_final_idx;
  389. s8 ts_rssi;
  390. u8 ts_shortretry;
  391. u8 ts_longretry;
  392. u8 ts_virtcol;
  393. u8 ts_antenna;
  394. };
  395. #define AR5K_TXSTAT_ALTRATE 0x80
  396. #define AR5K_TXERR_XRETRY 0x01
  397. #define AR5K_TXERR_FILT 0x02
  398. #define AR5K_TXERR_FIFO 0x04
  399. /**
  400. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  401. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  402. * @AR5K_TX_QUEUE_DATA: A normal data queue
  403. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  404. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  405. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  406. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  407. */
  408. enum ath5k_tx_queue {
  409. AR5K_TX_QUEUE_INACTIVE = 0,
  410. AR5K_TX_QUEUE_DATA,
  411. AR5K_TX_QUEUE_XR_DATA,
  412. AR5K_TX_QUEUE_BEACON,
  413. AR5K_TX_QUEUE_CAB,
  414. AR5K_TX_QUEUE_UAPSD,
  415. };
  416. #define AR5K_NUM_TX_QUEUES 10
  417. #define AR5K_NUM_TX_QUEUES_NOQCU 2
  418. /*
  419. * Queue syb-types to classify normal data queues.
  420. * These are the 4 Access Categories as defined in
  421. * WME spec. 0 is the lowest priority and 4 is the
  422. * highest. Normal data that hasn't been classified
  423. * goes to the Best Effort AC.
  424. */
  425. enum ath5k_tx_queue_subtype {
  426. AR5K_WME_AC_BK = 0, /*Background traffic*/
  427. AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
  428. AR5K_WME_AC_VI, /*Video traffic*/
  429. AR5K_WME_AC_VO, /*Voice traffic*/
  430. };
  431. /*
  432. * Queue ID numbers as returned by the hw functions, each number
  433. * represents a hw queue. If hw does not support hw queues
  434. * (eg 5210) all data goes in one queue. These match
  435. * d80211 definitions (net80211/MadWiFi don't use them).
  436. */
  437. enum ath5k_tx_queue_id {
  438. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  439. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  440. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  441. AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
  442. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  443. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  444. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  445. AR5K_TX_QUEUE_ID_UAPSD = 8,
  446. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  447. };
  448. /*
  449. * Flags to set hw queue's parameters...
  450. */
  451. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  452. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  453. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  454. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  455. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  456. #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
  457. #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
  458. #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
  459. #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
  460. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
  461. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
  462. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
  463. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
  464. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
  465. /*
  466. * A struct to hold tx queue's parameters
  467. */
  468. struct ath5k_txq_info {
  469. enum ath5k_tx_queue tqi_type;
  470. enum ath5k_tx_queue_subtype tqi_subtype;
  471. u16 tqi_flags; /* Tx queue flags (see above) */
  472. u32 tqi_aifs; /* Arbitrated Interframe Space */
  473. s32 tqi_cw_min; /* Minimum Contention Window */
  474. s32 tqi_cw_max; /* Maximum Contention Window */
  475. u32 tqi_cbr_period; /* Constant bit rate period */
  476. u32 tqi_cbr_overflow_limit;
  477. u32 tqi_burst_time;
  478. u32 tqi_ready_time; /* Time queue waits after an event */
  479. };
  480. /*
  481. * Transmit packet types.
  482. * used on tx control descriptor
  483. */
  484. enum ath5k_pkt_type {
  485. AR5K_PKT_TYPE_NORMAL = 0,
  486. AR5K_PKT_TYPE_ATIM = 1,
  487. AR5K_PKT_TYPE_PSPOLL = 2,
  488. AR5K_PKT_TYPE_BEACON = 3,
  489. AR5K_PKT_TYPE_PROBE_RESP = 4,
  490. AR5K_PKT_TYPE_PIFS = 5,
  491. };
  492. /*
  493. * TX power and TPC settings
  494. */
  495. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  496. ((0 & 1) << ((_v) + 6)) | \
  497. (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
  498. )
  499. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  500. (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
  501. )
  502. /*
  503. * DMA size definitions (2^n+2)
  504. */
  505. enum ath5k_dmasize {
  506. AR5K_DMASIZE_4B = 0,
  507. AR5K_DMASIZE_8B,
  508. AR5K_DMASIZE_16B,
  509. AR5K_DMASIZE_32B,
  510. AR5K_DMASIZE_64B,
  511. AR5K_DMASIZE_128B,
  512. AR5K_DMASIZE_256B,
  513. AR5K_DMASIZE_512B
  514. };
  515. /****************\
  516. RX DEFINITIONS
  517. \****************/
  518. /*
  519. * RX Status descriptor
  520. */
  521. struct ath5k_rx_status {
  522. u16 rs_datalen;
  523. u16 rs_tstamp;
  524. u8 rs_status;
  525. u8 rs_phyerr;
  526. s8 rs_rssi;
  527. u8 rs_keyix;
  528. u8 rs_rate;
  529. u8 rs_antenna;
  530. u8 rs_more;
  531. };
  532. #define AR5K_RXERR_CRC 0x01
  533. #define AR5K_RXERR_PHY 0x02
  534. #define AR5K_RXERR_FIFO 0x04
  535. #define AR5K_RXERR_DECRYPT 0x08
  536. #define AR5K_RXERR_MIC 0x10
  537. #define AR5K_RXKEYIX_INVALID ((u8) - 1)
  538. #define AR5K_TXKEYIX_INVALID ((u32) - 1)
  539. /**************************\
  540. BEACON TIMERS DEFINITIONS
  541. \**************************/
  542. #define AR5K_BEACON_PERIOD 0x0000ffff
  543. #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
  544. #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
  545. /*
  546. * TSF to TU conversion:
  547. *
  548. * TSF is a 64bit value in usec (microseconds).
  549. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  550. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  551. */
  552. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  553. /*******************************\
  554. GAIN OPTIMIZATION DEFINITIONS
  555. \*******************************/
  556. enum ath5k_rfgain {
  557. AR5K_RFGAIN_INACTIVE = 0,
  558. AR5K_RFGAIN_ACTIVE,
  559. AR5K_RFGAIN_READ_REQUESTED,
  560. AR5K_RFGAIN_NEED_CHANGE,
  561. };
  562. struct ath5k_gain {
  563. u8 g_step_idx;
  564. u8 g_current;
  565. u8 g_target;
  566. u8 g_low;
  567. u8 g_high;
  568. u8 g_f_corr;
  569. u8 g_state;
  570. };
  571. /********************\
  572. COMMON DEFINITIONS
  573. \********************/
  574. #define AR5K_SLOT_TIME_9 396
  575. #define AR5K_SLOT_TIME_20 880
  576. #define AR5K_SLOT_TIME_MAX 0xffff
  577. /* channel_flags */
  578. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  579. #define CHANNEL_TURBO 0x0010 /* Turbo Channel */
  580. #define CHANNEL_CCK 0x0020 /* CCK channel */
  581. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  582. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  583. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  584. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  585. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  586. #define CHANNEL_XR 0x0800 /* XR channel */
  587. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  588. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  589. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  590. #define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  591. #define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  592. #define CHANNEL_108A CHANNEL_T
  593. #define CHANNEL_108G CHANNEL_TG
  594. #define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
  595. #define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
  596. CHANNEL_TURBO)
  597. #define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
  598. #define CHANNEL_MODES CHANNEL_ALL
  599. /*
  600. * Used internaly for reset_tx_queue).
  601. * Also see struct struct ieee80211_channel.
  602. */
  603. #define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
  604. #define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
  605. /*
  606. * The following structure is used to map 2GHz channels to
  607. * 5GHz Atheros channels.
  608. * TODO: Clean up
  609. */
  610. struct ath5k_athchan_2ghz {
  611. u32 a2_flags;
  612. u16 a2_athchan;
  613. };
  614. /******************\
  615. RATE DEFINITIONS
  616. \******************/
  617. /**
  618. * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
  619. *
  620. * The rate code is used to get the RX rate or set the TX rate on the
  621. * hardware descriptors. It is also used for internal modulation control
  622. * and settings.
  623. *
  624. * This is the hardware rate map we are aware of:
  625. *
  626. * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
  627. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  628. *
  629. * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
  630. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  631. *
  632. * rate_code 17 18 19 20 21 22 23 24
  633. * rate_kbps ? ? ? ? ? ? ? 11000
  634. *
  635. * rate_code 25 26 27 28 29 30 31 32
  636. * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
  637. *
  638. * "S" indicates CCK rates with short preamble.
  639. *
  640. * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
  641. * lowest 4 bits, so they are the same as below with a 0xF mask.
  642. * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
  643. * We handle this in ath5k_setup_bands().
  644. */
  645. #define AR5K_MAX_RATES 32
  646. /* B */
  647. #define ATH5K_RATE_CODE_1M 0x1B
  648. #define ATH5K_RATE_CODE_2M 0x1A
  649. #define ATH5K_RATE_CODE_5_5M 0x19
  650. #define ATH5K_RATE_CODE_11M 0x18
  651. /* A and G */
  652. #define ATH5K_RATE_CODE_6M 0x0B
  653. #define ATH5K_RATE_CODE_9M 0x0F
  654. #define ATH5K_RATE_CODE_12M 0x0A
  655. #define ATH5K_RATE_CODE_18M 0x0E
  656. #define ATH5K_RATE_CODE_24M 0x09
  657. #define ATH5K_RATE_CODE_36M 0x0D
  658. #define ATH5K_RATE_CODE_48M 0x08
  659. #define ATH5K_RATE_CODE_54M 0x0C
  660. /* XR */
  661. #define ATH5K_RATE_CODE_XR_500K 0x07
  662. #define ATH5K_RATE_CODE_XR_1M 0x02
  663. #define ATH5K_RATE_CODE_XR_2M 0x06
  664. #define ATH5K_RATE_CODE_XR_3M 0x01
  665. /* adding this flag to rate_code enables short preamble */
  666. #define AR5K_SET_SHORT_PREAMBLE 0x04
  667. /*
  668. * Crypto definitions
  669. */
  670. #define AR5K_KEYCACHE_SIZE 8
  671. /***********************\
  672. HW RELATED DEFINITIONS
  673. \***********************/
  674. /*
  675. * Misc definitions
  676. */
  677. #define AR5K_RSSI_EP_MULTIPLIER (1<<7)
  678. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  679. if (_e >= _s) \
  680. return (false); \
  681. } while (0)
  682. /*
  683. * Hardware interrupt abstraction
  684. */
  685. /**
  686. * enum ath5k_int - Hardware interrupt masks helpers
  687. *
  688. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  689. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  690. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  691. * @AR5K_INT_RXNOFRM: No frame received (?)
  692. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  693. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  694. * LinkPtr is NULL. For more details, refer to:
  695. * http://www.freepatentsonline.com/20030225739.html
  696. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  697. * Note that Rx overrun is not always fatal, on some chips we can continue
  698. * operation without reseting the card, that's why int_fatal is not
  699. * common for all chips.
  700. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  701. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  702. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  703. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  704. * We currently do increments on interrupt by
  705. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  706. * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
  707. * one of the PHY error counters reached the maximum value and should be
  708. * read and cleared.
  709. * @AR5K_INT_RXPHY: RX PHY Error
  710. * @AR5K_INT_RXKCM: RX Key cache miss
  711. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  712. * beacon that must be handled in software. The alternative is if you
  713. * have VEOL support, in that case you let the hardware deal with things.
  714. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  715. * beacons from the AP have associated with, we should probably try to
  716. * reassociate. When in IBSS mode this might mean we have not received
  717. * any beacons from any local stations. Note that every station in an
  718. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  719. * (TBTT) with a random backoff.
  720. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  721. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  722. * until properly handled
  723. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  724. * errors. These types of errors we can enable seem to be of type
  725. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  726. * @AR5K_INT_GLOBAL: Used to clear and set the IER
  727. * @AR5K_INT_NOCARD: signals the card has been removed
  728. * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
  729. * bit value
  730. *
  731. * These are mapped to take advantage of some common bits
  732. * between the MACs, to be able to set intr properties
  733. * easier. Some of them are not used yet inside hw.c. Most map
  734. * to the respective hw interrupt value as they are common amogst different
  735. * MACs.
  736. */
  737. enum ath5k_int {
  738. AR5K_INT_RXOK = 0x00000001,
  739. AR5K_INT_RXDESC = 0x00000002,
  740. AR5K_INT_RXERR = 0x00000004,
  741. AR5K_INT_RXNOFRM = 0x00000008,
  742. AR5K_INT_RXEOL = 0x00000010,
  743. AR5K_INT_RXORN = 0x00000020,
  744. AR5K_INT_TXOK = 0x00000040,
  745. AR5K_INT_TXDESC = 0x00000080,
  746. AR5K_INT_TXERR = 0x00000100,
  747. AR5K_INT_TXNOFRM = 0x00000200,
  748. AR5K_INT_TXEOL = 0x00000400,
  749. AR5K_INT_TXURN = 0x00000800,
  750. AR5K_INT_MIB = 0x00001000,
  751. AR5K_INT_SWI = 0x00002000,
  752. AR5K_INT_RXPHY = 0x00004000,
  753. AR5K_INT_RXKCM = 0x00008000,
  754. AR5K_INT_SWBA = 0x00010000,
  755. AR5K_INT_BRSSI = 0x00020000,
  756. AR5K_INT_BMISS = 0x00040000,
  757. AR5K_INT_FATAL = 0x00080000, /* Non common */
  758. AR5K_INT_BNR = 0x00100000, /* Non common */
  759. AR5K_INT_TIM = 0x00200000, /* Non common */
  760. AR5K_INT_DTIM = 0x00400000, /* Non common */
  761. AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
  762. AR5K_INT_GPIO = 0x01000000,
  763. AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
  764. AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
  765. AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
  766. AR5K_INT_QCBRORN = 0x10000000, /* Non common */
  767. AR5K_INT_QCBRURN = 0x20000000, /* Non common */
  768. AR5K_INT_QTRIG = 0x40000000, /* Non common */
  769. AR5K_INT_GLOBAL = 0x80000000,
  770. AR5K_INT_COMMON = AR5K_INT_RXOK
  771. | AR5K_INT_RXDESC
  772. | AR5K_INT_RXERR
  773. | AR5K_INT_RXNOFRM
  774. | AR5K_INT_RXEOL
  775. | AR5K_INT_RXORN
  776. | AR5K_INT_TXOK
  777. | AR5K_INT_TXDESC
  778. | AR5K_INT_TXERR
  779. | AR5K_INT_TXNOFRM
  780. | AR5K_INT_TXEOL
  781. | AR5K_INT_TXURN
  782. | AR5K_INT_MIB
  783. | AR5K_INT_SWI
  784. | AR5K_INT_RXPHY
  785. | AR5K_INT_RXKCM
  786. | AR5K_INT_SWBA
  787. | AR5K_INT_BRSSI
  788. | AR5K_INT_BMISS
  789. | AR5K_INT_GPIO
  790. | AR5K_INT_GLOBAL,
  791. AR5K_INT_NOCARD = 0xffffffff
  792. };
  793. /* mask which calibration is active at the moment */
  794. enum ath5k_calibration_mask {
  795. AR5K_CALIBRATION_FULL = 0x01,
  796. AR5K_CALIBRATION_SHORT = 0x02,
  797. AR5K_CALIBRATION_ANI = 0x04,
  798. };
  799. /*
  800. * Power management
  801. */
  802. enum ath5k_power_mode {
  803. AR5K_PM_UNDEFINED = 0,
  804. AR5K_PM_AUTO,
  805. AR5K_PM_AWAKE,
  806. AR5K_PM_FULL_SLEEP,
  807. AR5K_PM_NETWORK_SLEEP,
  808. };
  809. /*
  810. * These match net80211 definitions (not used in
  811. * mac80211).
  812. * TODO: Clean this up
  813. */
  814. #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
  815. #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
  816. #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
  817. #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
  818. #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
  819. /* GPIO-controlled software LED */
  820. #define AR5K_SOFTLED_PIN 0
  821. #define AR5K_SOFTLED_ON 0
  822. #define AR5K_SOFTLED_OFF 1
  823. /*
  824. * Chipset capabilities -see ath5k_hw_get_capability-
  825. * get_capability function is not yet fully implemented
  826. * in ath5k so most of these don't work yet...
  827. * TODO: Implement these & merge with _TUNE_ stuff above
  828. */
  829. enum ath5k_capability_type {
  830. AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
  831. AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
  832. AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
  833. AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
  834. AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
  835. AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
  836. AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
  837. AR5K_CAP_COMPRESSION = 8, /* Supports compression */
  838. AR5K_CAP_BURST = 9, /* Supports packet bursting */
  839. AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
  840. AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
  841. AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
  842. AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
  843. AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
  844. AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
  845. AR5K_CAP_XR = 16, /* Supports XR mode */
  846. AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
  847. AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
  848. AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
  849. AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
  850. };
  851. /* XXX: we *may* move cap_range stuff to struct wiphy */
  852. struct ath5k_capabilities {
  853. /*
  854. * Supported PHY modes
  855. * (ie. CHANNEL_A, CHANNEL_B, ...)
  856. */
  857. DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
  858. /*
  859. * Frequency range (without regulation restrictions)
  860. */
  861. struct {
  862. u16 range_2ghz_min;
  863. u16 range_2ghz_max;
  864. u16 range_5ghz_min;
  865. u16 range_5ghz_max;
  866. } cap_range;
  867. /*
  868. * Values stored in the EEPROM (some of them...)
  869. */
  870. struct ath5k_eeprom_info cap_eeprom;
  871. /*
  872. * Queue information
  873. */
  874. struct {
  875. u8 q_tx_num;
  876. } cap_queues;
  877. bool cap_has_phyerr_counters;
  878. };
  879. /* size of noise floor history (keep it a power of two) */
  880. #define ATH5K_NF_CAL_HIST_MAX 8
  881. struct ath5k_nfcal_hist
  882. {
  883. s16 index; /* current index into nfval */
  884. s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
  885. };
  886. /**
  887. * struct avg_val - Helper structure for average calculation
  888. * @avg: contains the actual average value
  889. * @avg_weight: is used internally during calculation to prevent rounding errors
  890. */
  891. struct ath5k_avg_val {
  892. int avg;
  893. int avg_weight;
  894. };
  895. /***************************************\
  896. HARDWARE ABSTRACTION LAYER STRUCTURE
  897. \***************************************/
  898. /*
  899. * Misc defines
  900. */
  901. #define AR5K_MAX_GPIO 10
  902. #define AR5K_MAX_RF_BANKS 8
  903. /* TODO: Clean up and merge with ath5k_softc */
  904. struct ath5k_hw {
  905. struct ath_common common;
  906. struct ath5k_softc *ah_sc;
  907. void __iomem *ah_iobase;
  908. enum ath5k_int ah_imr;
  909. struct ieee80211_channel *ah_current_channel;
  910. bool ah_turbo;
  911. bool ah_calibration;
  912. bool ah_single_chip;
  913. bool ah_aes_support;
  914. bool ah_combined_mic;
  915. enum ath5k_version ah_version;
  916. enum ath5k_radio ah_radio;
  917. u32 ah_phy;
  918. u32 ah_mac_srev;
  919. u16 ah_mac_version;
  920. u16 ah_phy_revision;
  921. u16 ah_radio_5ghz_revision;
  922. u16 ah_radio_2ghz_revision;
  923. #define ah_modes ah_capabilities.cap_mode
  924. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  925. u32 ah_atim_window;
  926. u32 ah_aifs;
  927. u32 ah_cw_min;
  928. u32 ah_cw_max;
  929. u32 ah_limit_tx_retries;
  930. u8 ah_coverage_class;
  931. /* Antenna Control */
  932. u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  933. u8 ah_ant_mode;
  934. u8 ah_tx_ant;
  935. u8 ah_def_ant;
  936. bool ah_software_retry;
  937. struct ath5k_capabilities ah_capabilities;
  938. struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
  939. u32 ah_txq_status;
  940. u32 ah_txq_imr_txok;
  941. u32 ah_txq_imr_txerr;
  942. u32 ah_txq_imr_txurn;
  943. u32 ah_txq_imr_txdesc;
  944. u32 ah_txq_imr_txeol;
  945. u32 ah_txq_imr_cbrorn;
  946. u32 ah_txq_imr_cbrurn;
  947. u32 ah_txq_imr_qtrig;
  948. u32 ah_txq_imr_nofrm;
  949. u32 ah_txq_isr;
  950. u32 *ah_rf_banks;
  951. size_t ah_rf_banks_size;
  952. size_t ah_rf_regs_count;
  953. struct ath5k_gain ah_gain;
  954. u8 ah_offset[AR5K_MAX_RF_BANKS];
  955. struct {
  956. /* Temporary tables used for interpolation */
  957. u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
  958. [AR5K_EEPROM_POWER_TABLE_SIZE];
  959. u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
  960. [AR5K_EEPROM_POWER_TABLE_SIZE];
  961. u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
  962. u16 txp_rates_power_table[AR5K_MAX_RATES];
  963. u8 txp_min_idx;
  964. bool txp_tpc;
  965. /* Values in 0.25dB units */
  966. s16 txp_min_pwr;
  967. s16 txp_max_pwr;
  968. /* Values in 0.5dB units */
  969. s16 txp_offset;
  970. s16 txp_ofdm;
  971. s16 txp_cck_ofdm_gainf_delta;
  972. /* Value in dB units */
  973. s16 txp_cck_ofdm_pwr_delta;
  974. } ah_txpower;
  975. struct {
  976. bool r_enabled;
  977. int r_last_alert;
  978. struct ieee80211_channel r_last_channel;
  979. } ah_radar;
  980. struct ath5k_nfcal_hist ah_nfcal_hist;
  981. /* average beacon RSSI in our BSS (used by ANI) */
  982. struct ath5k_avg_val ah_beacon_rssi_avg;
  983. /* noise floor from last periodic calibration */
  984. s32 ah_noise_floor;
  985. /* Calibration timestamp */
  986. unsigned long ah_cal_next_full;
  987. unsigned long ah_cal_next_ani;
  988. /* Calibration mask */
  989. u8 ah_cal_mask;
  990. /*
  991. * Function pointers
  992. */
  993. int (*ah_setup_rx_desc)(struct ath5k_hw *ah, struct ath5k_desc *desc,
  994. u32 size, unsigned int flags);
  995. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  996. unsigned int, unsigned int, int, enum ath5k_pkt_type,
  997. unsigned int, unsigned int, unsigned int, unsigned int,
  998. unsigned int, unsigned int, unsigned int, unsigned int);
  999. int (*ah_setup_mrr_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1000. unsigned int, unsigned int, unsigned int, unsigned int,
  1001. unsigned int, unsigned int);
  1002. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1003. struct ath5k_tx_status *);
  1004. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1005. struct ath5k_rx_status *);
  1006. };
  1007. /*
  1008. * Prototypes
  1009. */
  1010. /* Attach/Detach Functions */
  1011. int ath5k_hw_attach(struct ath5k_softc *sc);
  1012. void ath5k_hw_detach(struct ath5k_hw *ah);
  1013. /* LED functions */
  1014. int ath5k_init_leds(struct ath5k_softc *sc);
  1015. void ath5k_led_enable(struct ath5k_softc *sc);
  1016. void ath5k_led_off(struct ath5k_softc *sc);
  1017. void ath5k_unregister_leds(struct ath5k_softc *sc);
  1018. /* Reset Functions */
  1019. int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
  1020. int ath5k_hw_on_hold(struct ath5k_hw *ah);
  1021. int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
  1022. struct ieee80211_channel *channel, bool change_channel);
  1023. int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
  1024. bool is_set);
  1025. /* Power management functions */
  1026. /* DMA Related Functions */
  1027. void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
  1028. int ath5k_hw_stop_rx_dma(struct ath5k_hw *ah);
  1029. u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
  1030. void ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
  1031. int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1032. int ath5k_hw_stop_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1033. u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
  1034. int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
  1035. u32 phys_addr);
  1036. int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
  1037. /* Interrupt handling */
  1038. bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  1039. int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  1040. enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
  1041. void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
  1042. /* EEPROM access functions */
  1043. int ath5k_eeprom_init(struct ath5k_hw *ah);
  1044. void ath5k_eeprom_detach(struct ath5k_hw *ah);
  1045. int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
  1046. /* Protocol Control Unit Functions */
  1047. extern int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
  1048. void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
  1049. /* BSSID Functions */
  1050. int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  1051. void ath5k_hw_set_associd(struct ath5k_hw *ah);
  1052. void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  1053. /* Receive start/stop functions */
  1054. void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  1055. void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
  1056. /* RX Filter functions */
  1057. void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  1058. u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  1059. void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  1060. /* Beacon control functions */
  1061. u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
  1062. void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
  1063. void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
  1064. void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
  1065. /* ACK bit rate */
  1066. void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, bool high);
  1067. /* Clock rate related functions */
  1068. unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
  1069. unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
  1070. unsigned int ath5k_hw_get_clockrate(struct ath5k_hw *ah);
  1071. /* Key table (WEP) functions */
  1072. int ath5k_hw_reset_key(struct ath5k_hw *ah, u16 entry);
  1073. int ath5k_hw_set_key(struct ath5k_hw *ah, u16 entry,
  1074. const struct ieee80211_key_conf *key, const u8 *mac);
  1075. int ath5k_hw_set_key_lladdr(struct ath5k_hw *ah, u16 entry, const u8 *mac);
  1076. /* Queue Control Unit, DFS Control Unit Functions */
  1077. int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
  1078. struct ath5k_txq_info *queue_info);
  1079. int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
  1080. const struct ath5k_txq_info *queue_info);
  1081. int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
  1082. enum ath5k_tx_queue queue_type,
  1083. struct ath5k_txq_info *queue_info);
  1084. u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
  1085. void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1086. int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1087. int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
  1088. /* Hardware Descriptor Functions */
  1089. int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
  1090. /* GPIO Functions */
  1091. void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
  1092. int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1093. int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1094. u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1095. int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1096. void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
  1097. u32 interrupt_level);
  1098. /* rfkill Functions */
  1099. void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
  1100. void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
  1101. /* Misc functions */
  1102. int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
  1103. int ath5k_hw_get_capability(struct ath5k_hw *ah,
  1104. enum ath5k_capability_type cap_type, u32 capability,
  1105. u32 *result);
  1106. int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
  1107. int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
  1108. /* Initial register settings functions */
  1109. int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
  1110. /* Initialize RF */
  1111. int ath5k_hw_rfregs_init(struct ath5k_hw *ah,
  1112. struct ieee80211_channel *channel,
  1113. unsigned int mode);
  1114. int ath5k_hw_rfgain_init(struct ath5k_hw *ah, unsigned int freq);
  1115. enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
  1116. int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
  1117. /* PHY/RF channel functions */
  1118. bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1119. int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1120. /* PHY calibration */
  1121. void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
  1122. int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
  1123. struct ieee80211_channel *channel);
  1124. /* Spur mitigation */
  1125. bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
  1126. struct ieee80211_channel *channel);
  1127. void ath5k_hw_set_spur_mitigation_filter(struct ath5k_hw *ah,
  1128. struct ieee80211_channel *channel);
  1129. /* Misc PHY functions */
  1130. u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1131. int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1132. /* Antenna control */
  1133. void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
  1134. /* TX power setup */
  1135. int ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  1136. u8 ee_mode, u8 txpower);
  1137. int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
  1138. /*
  1139. * Functions used internaly
  1140. */
  1141. static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
  1142. {
  1143. return &ah->common;
  1144. }
  1145. static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
  1146. {
  1147. return &(ath5k_hw_common(ah)->regulatory);
  1148. }
  1149. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1150. {
  1151. return ioread32(ah->ah_iobase + reg);
  1152. }
  1153. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1154. {
  1155. iowrite32(val, ah->ah_iobase + reg);
  1156. }
  1157. static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
  1158. {
  1159. u32 retval = 0, bit, i;
  1160. for (i = 0; i < bits; i++) {
  1161. bit = (val >> i) & 1;
  1162. retval = (retval << 1) | bit;
  1163. }
  1164. return retval;
  1165. }
  1166. #define AVG_SAMPLES 8
  1167. #define AVG_FACTOR 1000
  1168. /**
  1169. * ath5k_moving_average - Exponentially weighted moving average
  1170. * @avg: average structure
  1171. * @val: current value
  1172. *
  1173. * This implementation make use of a struct ath5k_avg_val to prevent rounding
  1174. * errors.
  1175. */
  1176. static inline struct ath5k_avg_val
  1177. ath5k_moving_average(const struct ath5k_avg_val avg, const int val)
  1178. {
  1179. struct ath5k_avg_val new;
  1180. new.avg_weight = avg.avg_weight ?
  1181. (((avg.avg_weight * ((AVG_SAMPLES) - 1)) +
  1182. (val * (AVG_FACTOR))) / (AVG_SAMPLES)) :
  1183. (val * (AVG_FACTOR));
  1184. new.avg = new.avg_weight / (AVG_FACTOR);
  1185. return new;
  1186. }
  1187. #endif