nmi.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * linux/arch/i386/nmi.c
  3. *
  4. * NMI watchdog support on APIC systems
  5. *
  6. * Started by Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes:
  9. * Mikael Pettersson : AMD K7 support for local APIC NMI watchdog.
  10. * Mikael Pettersson : Power Management for local APIC NMI watchdog.
  11. * Mikael Pettersson : Pentium 4 support for local APIC NMI watchdog.
  12. * Pavel Machek and
  13. * Mikael Pettersson : PM converted to driver model. Disable/enable API.
  14. */
  15. #include <linux/config.h>
  16. #include <linux/delay.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/module.h>
  19. #include <linux/nmi.h>
  20. #include <linux/sysdev.h>
  21. #include <linux/sysctl.h>
  22. #include <linux/percpu.h>
  23. #include <asm/smp.h>
  24. #include <asm/nmi.h>
  25. #include "mach_traps.h"
  26. unsigned int nmi_watchdog = NMI_NONE;
  27. extern int unknown_nmi_panic;
  28. static unsigned int nmi_hz = HZ;
  29. static unsigned int nmi_perfctr_msr; /* the MSR to reset in NMI handler */
  30. static unsigned int nmi_p4_cccr_val;
  31. extern void show_registers(struct pt_regs *regs);
  32. /*
  33. * lapic_nmi_owner tracks the ownership of the lapic NMI hardware:
  34. * - it may be reserved by some other driver, or not
  35. * - when not reserved by some other driver, it may be used for
  36. * the NMI watchdog, or not
  37. *
  38. * This is maintained separately from nmi_active because the NMI
  39. * watchdog may also be driven from the I/O APIC timer.
  40. */
  41. static DEFINE_SPINLOCK(lapic_nmi_owner_lock);
  42. static unsigned int lapic_nmi_owner;
  43. #define LAPIC_NMI_WATCHDOG (1<<0)
  44. #define LAPIC_NMI_RESERVED (1<<1)
  45. /* nmi_active:
  46. * +1: the lapic NMI watchdog is active, but can be disabled
  47. * 0: the lapic NMI watchdog has not been set up, and cannot
  48. * be enabled
  49. * -1: the lapic NMI watchdog is disabled, but can be enabled
  50. */
  51. int nmi_active;
  52. #define K7_EVNTSEL_ENABLE (1 << 22)
  53. #define K7_EVNTSEL_INT (1 << 20)
  54. #define K7_EVNTSEL_OS (1 << 17)
  55. #define K7_EVNTSEL_USR (1 << 16)
  56. #define K7_EVENT_CYCLES_PROCESSOR_IS_RUNNING 0x76
  57. #define K7_NMI_EVENT K7_EVENT_CYCLES_PROCESSOR_IS_RUNNING
  58. #define P6_EVNTSEL0_ENABLE (1 << 22)
  59. #define P6_EVNTSEL_INT (1 << 20)
  60. #define P6_EVNTSEL_OS (1 << 17)
  61. #define P6_EVNTSEL_USR (1 << 16)
  62. #define P6_EVENT_CPU_CLOCKS_NOT_HALTED 0x79
  63. #define P6_NMI_EVENT P6_EVENT_CPU_CLOCKS_NOT_HALTED
  64. #define MSR_P4_MISC_ENABLE 0x1A0
  65. #define MSR_P4_MISC_ENABLE_PERF_AVAIL (1<<7)
  66. #define MSR_P4_MISC_ENABLE_PEBS_UNAVAIL (1<<12)
  67. #define MSR_P4_PERFCTR0 0x300
  68. #define MSR_P4_CCCR0 0x360
  69. #define P4_ESCR_EVENT_SELECT(N) ((N)<<25)
  70. #define P4_ESCR_OS (1<<3)
  71. #define P4_ESCR_USR (1<<2)
  72. #define P4_CCCR_OVF_PMI0 (1<<26)
  73. #define P4_CCCR_OVF_PMI1 (1<<27)
  74. #define P4_CCCR_THRESHOLD(N) ((N)<<20)
  75. #define P4_CCCR_COMPLEMENT (1<<19)
  76. #define P4_CCCR_COMPARE (1<<18)
  77. #define P4_CCCR_REQUIRED (3<<16)
  78. #define P4_CCCR_ESCR_SELECT(N) ((N)<<13)
  79. #define P4_CCCR_ENABLE (1<<12)
  80. /* Set up IQ_COUNTER0 to behave like a clock, by having IQ_CCCR0 filter
  81. CRU_ESCR0 (with any non-null event selector) through a complemented
  82. max threshold. [IA32-Vol3, Section 14.9.9] */
  83. #define MSR_P4_IQ_COUNTER0 0x30C
  84. #define P4_NMI_CRU_ESCR0 (P4_ESCR_EVENT_SELECT(0x3F)|P4_ESCR_OS|P4_ESCR_USR)
  85. #define P4_NMI_IQ_CCCR0 \
  86. (P4_CCCR_OVF_PMI0|P4_CCCR_THRESHOLD(15)|P4_CCCR_COMPLEMENT| \
  87. P4_CCCR_COMPARE|P4_CCCR_REQUIRED|P4_CCCR_ESCR_SELECT(4)|P4_CCCR_ENABLE)
  88. #ifdef CONFIG_SMP
  89. /* The performance counters used by NMI_LOCAL_APIC don't trigger when
  90. * the CPU is idle. To make sure the NMI watchdog really ticks on all
  91. * CPUs during the test make them busy.
  92. */
  93. static __init void nmi_cpu_busy(void *data)
  94. {
  95. volatile int *endflag = data;
  96. local_irq_enable();
  97. /* Intentionally don't use cpu_relax here. This is
  98. to make sure that the performance counter really ticks,
  99. even if there is a simulator or similar that catches the
  100. pause instruction. On a real HT machine this is fine because
  101. all other CPUs are busy with "useless" delay loops and don't
  102. care if they get somewhat less cycles. */
  103. while (*endflag == 0)
  104. barrier();
  105. }
  106. #endif
  107. static int __init check_nmi_watchdog(void)
  108. {
  109. volatile int endflag = 0;
  110. unsigned int *prev_nmi_count;
  111. int cpu;
  112. if (nmi_watchdog == NMI_NONE)
  113. return 0;
  114. prev_nmi_count = kmalloc(NR_CPUS * sizeof(int), GFP_KERNEL);
  115. if (!prev_nmi_count)
  116. return -1;
  117. printk(KERN_INFO "Testing NMI watchdog ... ");
  118. if (nmi_watchdog == NMI_LOCAL_APIC)
  119. smp_call_function(nmi_cpu_busy, (void *)&endflag, 0, 0);
  120. for_each_possible_cpu(cpu)
  121. prev_nmi_count[cpu] = per_cpu(irq_stat, cpu).__nmi_count;
  122. local_irq_enable();
  123. mdelay((10*1000)/nmi_hz); // wait 10 ticks
  124. for_each_possible_cpu(cpu) {
  125. #ifdef CONFIG_SMP
  126. /* Check cpu_callin_map here because that is set
  127. after the timer is started. */
  128. if (!cpu_isset(cpu, cpu_callin_map))
  129. continue;
  130. #endif
  131. if (nmi_count(cpu) - prev_nmi_count[cpu] <= 5) {
  132. endflag = 1;
  133. printk("CPU#%d: NMI appears to be stuck (%d->%d)!\n",
  134. cpu,
  135. prev_nmi_count[cpu],
  136. nmi_count(cpu));
  137. nmi_active = 0;
  138. lapic_nmi_owner &= ~LAPIC_NMI_WATCHDOG;
  139. kfree(prev_nmi_count);
  140. return -1;
  141. }
  142. }
  143. endflag = 1;
  144. printk("OK.\n");
  145. /* now that we know it works we can reduce NMI frequency to
  146. something more reasonable; makes a difference in some configs */
  147. if (nmi_watchdog == NMI_LOCAL_APIC)
  148. nmi_hz = 1;
  149. kfree(prev_nmi_count);
  150. return 0;
  151. }
  152. /* This needs to happen later in boot so counters are working */
  153. late_initcall(check_nmi_watchdog);
  154. static int __init setup_nmi_watchdog(char *str)
  155. {
  156. int nmi;
  157. get_option(&str, &nmi);
  158. if (nmi >= NMI_INVALID)
  159. return 0;
  160. if (nmi == NMI_NONE)
  161. nmi_watchdog = nmi;
  162. /*
  163. * If any other x86 CPU has a local APIC, then
  164. * please test the NMI stuff there and send me the
  165. * missing bits. Right now Intel P6/P4 and AMD K7 only.
  166. */
  167. if ((nmi == NMI_LOCAL_APIC) &&
  168. (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  169. (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15))
  170. nmi_watchdog = nmi;
  171. if ((nmi == NMI_LOCAL_APIC) &&
  172. (boot_cpu_data.x86_vendor == X86_VENDOR_AMD) &&
  173. (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15))
  174. nmi_watchdog = nmi;
  175. /*
  176. * We can enable the IO-APIC watchdog
  177. * unconditionally.
  178. */
  179. if (nmi == NMI_IO_APIC) {
  180. nmi_active = 1;
  181. nmi_watchdog = nmi;
  182. }
  183. return 1;
  184. }
  185. __setup("nmi_watchdog=", setup_nmi_watchdog);
  186. static void disable_lapic_nmi_watchdog(void)
  187. {
  188. if (nmi_active <= 0)
  189. return;
  190. switch (boot_cpu_data.x86_vendor) {
  191. case X86_VENDOR_AMD:
  192. wrmsr(MSR_K7_EVNTSEL0, 0, 0);
  193. break;
  194. case X86_VENDOR_INTEL:
  195. switch (boot_cpu_data.x86) {
  196. case 6:
  197. if (boot_cpu_data.x86_model > 0xd)
  198. break;
  199. wrmsr(MSR_P6_EVNTSEL0, 0, 0);
  200. break;
  201. case 15:
  202. if (boot_cpu_data.x86_model > 0x4)
  203. break;
  204. wrmsr(MSR_P4_IQ_CCCR0, 0, 0);
  205. wrmsr(MSR_P4_CRU_ESCR0, 0, 0);
  206. break;
  207. }
  208. break;
  209. }
  210. nmi_active = -1;
  211. /* tell do_nmi() and others that we're not active any more */
  212. nmi_watchdog = 0;
  213. }
  214. static void enable_lapic_nmi_watchdog(void)
  215. {
  216. if (nmi_active < 0) {
  217. nmi_watchdog = NMI_LOCAL_APIC;
  218. setup_apic_nmi_watchdog();
  219. }
  220. }
  221. int reserve_lapic_nmi(void)
  222. {
  223. unsigned int old_owner;
  224. spin_lock(&lapic_nmi_owner_lock);
  225. old_owner = lapic_nmi_owner;
  226. lapic_nmi_owner |= LAPIC_NMI_RESERVED;
  227. spin_unlock(&lapic_nmi_owner_lock);
  228. if (old_owner & LAPIC_NMI_RESERVED)
  229. return -EBUSY;
  230. if (old_owner & LAPIC_NMI_WATCHDOG)
  231. disable_lapic_nmi_watchdog();
  232. return 0;
  233. }
  234. void release_lapic_nmi(void)
  235. {
  236. unsigned int new_owner;
  237. spin_lock(&lapic_nmi_owner_lock);
  238. new_owner = lapic_nmi_owner & ~LAPIC_NMI_RESERVED;
  239. lapic_nmi_owner = new_owner;
  240. spin_unlock(&lapic_nmi_owner_lock);
  241. if (new_owner & LAPIC_NMI_WATCHDOG)
  242. enable_lapic_nmi_watchdog();
  243. }
  244. void disable_timer_nmi_watchdog(void)
  245. {
  246. if ((nmi_watchdog != NMI_IO_APIC) || (nmi_active <= 0))
  247. return;
  248. unset_nmi_callback();
  249. nmi_active = -1;
  250. nmi_watchdog = NMI_NONE;
  251. }
  252. void enable_timer_nmi_watchdog(void)
  253. {
  254. if (nmi_active < 0) {
  255. nmi_watchdog = NMI_IO_APIC;
  256. touch_nmi_watchdog();
  257. nmi_active = 1;
  258. }
  259. }
  260. #ifdef CONFIG_PM
  261. static int nmi_pm_active; /* nmi_active before suspend */
  262. static int lapic_nmi_suspend(struct sys_device *dev, pm_message_t state)
  263. {
  264. nmi_pm_active = nmi_active;
  265. disable_lapic_nmi_watchdog();
  266. return 0;
  267. }
  268. static int lapic_nmi_resume(struct sys_device *dev)
  269. {
  270. if (nmi_pm_active > 0)
  271. enable_lapic_nmi_watchdog();
  272. return 0;
  273. }
  274. static struct sysdev_class nmi_sysclass = {
  275. set_kset_name("lapic_nmi"),
  276. .resume = lapic_nmi_resume,
  277. .suspend = lapic_nmi_suspend,
  278. };
  279. static struct sys_device device_lapic_nmi = {
  280. .id = 0,
  281. .cls = &nmi_sysclass,
  282. };
  283. static int __init init_lapic_nmi_sysfs(void)
  284. {
  285. int error;
  286. if (nmi_active == 0 || nmi_watchdog != NMI_LOCAL_APIC)
  287. return 0;
  288. error = sysdev_class_register(&nmi_sysclass);
  289. if (!error)
  290. error = sysdev_register(&device_lapic_nmi);
  291. return error;
  292. }
  293. /* must come after the local APIC's device_initcall() */
  294. late_initcall(init_lapic_nmi_sysfs);
  295. #endif /* CONFIG_PM */
  296. /*
  297. * Activate the NMI watchdog via the local APIC.
  298. * Original code written by Keith Owens.
  299. */
  300. static void clear_msr_range(unsigned int base, unsigned int n)
  301. {
  302. unsigned int i;
  303. for(i = 0; i < n; ++i)
  304. wrmsr(base+i, 0, 0);
  305. }
  306. static void write_watchdog_counter(const char *descr)
  307. {
  308. u64 count = (u64)cpu_khz * 1000;
  309. do_div(count, nmi_hz);
  310. if(descr)
  311. Dprintk("setting %s to -0x%08Lx\n", descr, count);
  312. wrmsrl(nmi_perfctr_msr, 0 - count);
  313. }
  314. static void setup_k7_watchdog(void)
  315. {
  316. unsigned int evntsel;
  317. nmi_perfctr_msr = MSR_K7_PERFCTR0;
  318. clear_msr_range(MSR_K7_EVNTSEL0, 4);
  319. clear_msr_range(MSR_K7_PERFCTR0, 4);
  320. evntsel = K7_EVNTSEL_INT
  321. | K7_EVNTSEL_OS
  322. | K7_EVNTSEL_USR
  323. | K7_NMI_EVENT;
  324. wrmsr(MSR_K7_EVNTSEL0, evntsel, 0);
  325. write_watchdog_counter("K7_PERFCTR0");
  326. apic_write(APIC_LVTPC, APIC_DM_NMI);
  327. evntsel |= K7_EVNTSEL_ENABLE;
  328. wrmsr(MSR_K7_EVNTSEL0, evntsel, 0);
  329. }
  330. static void setup_p6_watchdog(void)
  331. {
  332. unsigned int evntsel;
  333. nmi_perfctr_msr = MSR_P6_PERFCTR0;
  334. clear_msr_range(MSR_P6_EVNTSEL0, 2);
  335. clear_msr_range(MSR_P6_PERFCTR0, 2);
  336. evntsel = P6_EVNTSEL_INT
  337. | P6_EVNTSEL_OS
  338. | P6_EVNTSEL_USR
  339. | P6_NMI_EVENT;
  340. wrmsr(MSR_P6_EVNTSEL0, evntsel, 0);
  341. write_watchdog_counter("P6_PERFCTR0");
  342. apic_write(APIC_LVTPC, APIC_DM_NMI);
  343. evntsel |= P6_EVNTSEL0_ENABLE;
  344. wrmsr(MSR_P6_EVNTSEL0, evntsel, 0);
  345. }
  346. static int setup_p4_watchdog(void)
  347. {
  348. unsigned int misc_enable, dummy;
  349. rdmsr(MSR_P4_MISC_ENABLE, misc_enable, dummy);
  350. if (!(misc_enable & MSR_P4_MISC_ENABLE_PERF_AVAIL))
  351. return 0;
  352. nmi_perfctr_msr = MSR_P4_IQ_COUNTER0;
  353. nmi_p4_cccr_val = P4_NMI_IQ_CCCR0;
  354. #ifdef CONFIG_SMP
  355. if (smp_num_siblings == 2)
  356. nmi_p4_cccr_val |= P4_CCCR_OVF_PMI1;
  357. #endif
  358. if (!(misc_enable & MSR_P4_MISC_ENABLE_PEBS_UNAVAIL))
  359. clear_msr_range(0x3F1, 2);
  360. /* MSR 0x3F0 seems to have a default value of 0xFC00, but current
  361. docs doesn't fully define it, so leave it alone for now. */
  362. if (boot_cpu_data.x86_model >= 0x3) {
  363. /* MSR_P4_IQ_ESCR0/1 (0x3ba/0x3bb) removed */
  364. clear_msr_range(0x3A0, 26);
  365. clear_msr_range(0x3BC, 3);
  366. } else {
  367. clear_msr_range(0x3A0, 31);
  368. }
  369. clear_msr_range(0x3C0, 6);
  370. clear_msr_range(0x3C8, 6);
  371. clear_msr_range(0x3E0, 2);
  372. clear_msr_range(MSR_P4_CCCR0, 18);
  373. clear_msr_range(MSR_P4_PERFCTR0, 18);
  374. wrmsr(MSR_P4_CRU_ESCR0, P4_NMI_CRU_ESCR0, 0);
  375. wrmsr(MSR_P4_IQ_CCCR0, P4_NMI_IQ_CCCR0 & ~P4_CCCR_ENABLE, 0);
  376. write_watchdog_counter("P4_IQ_COUNTER0");
  377. apic_write(APIC_LVTPC, APIC_DM_NMI);
  378. wrmsr(MSR_P4_IQ_CCCR0, nmi_p4_cccr_val, 0);
  379. return 1;
  380. }
  381. void setup_apic_nmi_watchdog (void)
  382. {
  383. switch (boot_cpu_data.x86_vendor) {
  384. case X86_VENDOR_AMD:
  385. if (boot_cpu_data.x86 != 6 && boot_cpu_data.x86 != 15)
  386. return;
  387. setup_k7_watchdog();
  388. break;
  389. case X86_VENDOR_INTEL:
  390. switch (boot_cpu_data.x86) {
  391. case 6:
  392. if (boot_cpu_data.x86_model > 0xd)
  393. return;
  394. setup_p6_watchdog();
  395. break;
  396. case 15:
  397. if (boot_cpu_data.x86_model > 0x4)
  398. return;
  399. if (!setup_p4_watchdog())
  400. return;
  401. break;
  402. default:
  403. return;
  404. }
  405. break;
  406. default:
  407. return;
  408. }
  409. lapic_nmi_owner = LAPIC_NMI_WATCHDOG;
  410. nmi_active = 1;
  411. }
  412. /*
  413. * the best way to detect whether a CPU has a 'hard lockup' problem
  414. * is to check it's local APIC timer IRQ counts. If they are not
  415. * changing then that CPU has some problem.
  416. *
  417. * as these watchdog NMI IRQs are generated on every CPU, we only
  418. * have to check the current processor.
  419. *
  420. * since NMIs don't listen to _any_ locks, we have to be extremely
  421. * careful not to rely on unsafe variables. The printk might lock
  422. * up though, so we have to break up any console locks first ...
  423. * [when there will be more tty-related locks, break them up
  424. * here too!]
  425. */
  426. static unsigned int
  427. last_irq_sums [NR_CPUS],
  428. alert_counter [NR_CPUS];
  429. void touch_nmi_watchdog (void)
  430. {
  431. int i;
  432. /*
  433. * Just reset the alert counters, (other CPUs might be
  434. * spinning on locks we hold):
  435. */
  436. for_each_possible_cpu(i)
  437. alert_counter[i] = 0;
  438. /*
  439. * Tickle the softlockup detector too:
  440. */
  441. touch_softlockup_watchdog();
  442. }
  443. extern void die_nmi(struct pt_regs *, const char *msg);
  444. void nmi_watchdog_tick (struct pt_regs * regs)
  445. {
  446. /*
  447. * Since current_thread_info()-> is always on the stack, and we
  448. * always switch the stack NMI-atomically, it's safe to use
  449. * smp_processor_id().
  450. */
  451. unsigned int sum;
  452. int cpu = smp_processor_id();
  453. sum = per_cpu(irq_stat, cpu).apic_timer_irqs;
  454. if (last_irq_sums[cpu] == sum) {
  455. /*
  456. * Ayiee, looks like this CPU is stuck ...
  457. * wait a few IRQs (5 seconds) before doing the oops ...
  458. */
  459. alert_counter[cpu]++;
  460. if (alert_counter[cpu] == 5*nmi_hz)
  461. /*
  462. * die_nmi will return ONLY if NOTIFY_STOP happens..
  463. */
  464. die_nmi(regs, "BUG: NMI Watchdog detected LOCKUP");
  465. } else {
  466. last_irq_sums[cpu] = sum;
  467. alert_counter[cpu] = 0;
  468. }
  469. if (nmi_perfctr_msr) {
  470. if (nmi_perfctr_msr == MSR_P4_IQ_COUNTER0) {
  471. /*
  472. * P4 quirks:
  473. * - An overflown perfctr will assert its interrupt
  474. * until the OVF flag in its CCCR is cleared.
  475. * - LVTPC is masked on interrupt and must be
  476. * unmasked by the LVTPC handler.
  477. */
  478. wrmsr(MSR_P4_IQ_CCCR0, nmi_p4_cccr_val, 0);
  479. apic_write(APIC_LVTPC, APIC_DM_NMI);
  480. }
  481. else if (nmi_perfctr_msr == MSR_P6_PERFCTR0) {
  482. /* Only P6 based Pentium M need to re-unmask
  483. * the apic vector but it doesn't hurt
  484. * other P6 variant */
  485. apic_write(APIC_LVTPC, APIC_DM_NMI);
  486. }
  487. write_watchdog_counter(NULL);
  488. }
  489. }
  490. #ifdef CONFIG_SYSCTL
  491. static int unknown_nmi_panic_callback(struct pt_regs *regs, int cpu)
  492. {
  493. unsigned char reason = get_nmi_reason();
  494. char buf[64];
  495. if (!(reason & 0xc0)) {
  496. sprintf(buf, "NMI received for unknown reason %02x\n", reason);
  497. die_nmi(regs, buf);
  498. }
  499. return 0;
  500. }
  501. /*
  502. * proc handler for /proc/sys/kernel/unknown_nmi_panic
  503. */
  504. int proc_unknown_nmi_panic(ctl_table *table, int write, struct file *file,
  505. void __user *buffer, size_t *length, loff_t *ppos)
  506. {
  507. int old_state;
  508. old_state = unknown_nmi_panic;
  509. proc_dointvec(table, write, file, buffer, length, ppos);
  510. if (!!old_state == !!unknown_nmi_panic)
  511. return 0;
  512. if (unknown_nmi_panic) {
  513. if (reserve_lapic_nmi() < 0) {
  514. unknown_nmi_panic = 0;
  515. return -EBUSY;
  516. } else {
  517. set_nmi_callback(unknown_nmi_panic_callback);
  518. }
  519. } else {
  520. release_lapic_nmi();
  521. unset_nmi_callback();
  522. }
  523. return 0;
  524. }
  525. #endif
  526. EXPORT_SYMBOL(nmi_active);
  527. EXPORT_SYMBOL(nmi_watchdog);
  528. EXPORT_SYMBOL(reserve_lapic_nmi);
  529. EXPORT_SYMBOL(release_lapic_nmi);
  530. EXPORT_SYMBOL(disable_timer_nmi_watchdog);
  531. EXPORT_SYMBOL(enable_timer_nmi_watchdog);