isp.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * isp.h
  3. *
  4. * TI OMAP3 ISP - Core
  5. *
  6. * Copyright (C) 2009-2010 Nokia Corporation
  7. * Copyright (C) 2009 Texas Instruments, Inc.
  8. *
  9. * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  10. * Sakari Ailus <sakari.ailus@iki.fi>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  24. * 02110-1301 USA
  25. */
  26. #ifndef OMAP3_ISP_CORE_H
  27. #define OMAP3_ISP_CORE_H
  28. #include <media/v4l2-device.h>
  29. #include <linux/device.h>
  30. #include <linux/io.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/wait.h>
  33. #include <plat/iommu.h>
  34. #include <plat/iovmm.h>
  35. #include "ispstat.h"
  36. #include "ispccdc.h"
  37. #include "ispreg.h"
  38. #include "ispresizer.h"
  39. #include "isppreview.h"
  40. #include "ispcsiphy.h"
  41. #include "ispcsi2.h"
  42. #include "ispccp2.h"
  43. #define IOMMU_FLAG (IOVMF_ENDIAN_LITTLE | IOVMF_ELSZ_8)
  44. #define ISP_TOK_TERM 0xFFFFFFFF /*
  45. * terminating token for ISP
  46. * modules reg list
  47. */
  48. #define to_isp_device(ptr_module) \
  49. container_of(ptr_module, struct isp_device, isp_##ptr_module)
  50. #define to_device(ptr_module) \
  51. (to_isp_device(ptr_module)->dev)
  52. enum isp_mem_resources {
  53. OMAP3_ISP_IOMEM_MAIN,
  54. OMAP3_ISP_IOMEM_CCP2,
  55. OMAP3_ISP_IOMEM_CCDC,
  56. OMAP3_ISP_IOMEM_HIST,
  57. OMAP3_ISP_IOMEM_H3A,
  58. OMAP3_ISP_IOMEM_PREV,
  59. OMAP3_ISP_IOMEM_RESZ,
  60. OMAP3_ISP_IOMEM_SBL,
  61. OMAP3_ISP_IOMEM_CSI2A_REGS1,
  62. OMAP3_ISP_IOMEM_CSIPHY2,
  63. OMAP3_ISP_IOMEM_CSI2A_REGS2,
  64. OMAP3_ISP_IOMEM_CSI2C_REGS1,
  65. OMAP3_ISP_IOMEM_CSIPHY1,
  66. OMAP3_ISP_IOMEM_CSI2C_REGS2,
  67. OMAP3_ISP_IOMEM_LAST
  68. };
  69. enum isp_sbl_resource {
  70. OMAP3_ISP_SBL_CSI1_READ = 0x1,
  71. OMAP3_ISP_SBL_CSI1_WRITE = 0x2,
  72. OMAP3_ISP_SBL_CSI2A_WRITE = 0x4,
  73. OMAP3_ISP_SBL_CSI2C_WRITE = 0x8,
  74. OMAP3_ISP_SBL_CCDC_LSC_READ = 0x10,
  75. OMAP3_ISP_SBL_CCDC_WRITE = 0x20,
  76. OMAP3_ISP_SBL_PREVIEW_READ = 0x40,
  77. OMAP3_ISP_SBL_PREVIEW_WRITE = 0x80,
  78. OMAP3_ISP_SBL_RESIZER_READ = 0x100,
  79. OMAP3_ISP_SBL_RESIZER_WRITE = 0x200,
  80. };
  81. enum isp_subclk_resource {
  82. OMAP3_ISP_SUBCLK_CCDC = (1 << 0),
  83. OMAP3_ISP_SUBCLK_H3A = (1 << 1),
  84. OMAP3_ISP_SUBCLK_HIST = (1 << 2),
  85. OMAP3_ISP_SUBCLK_PREVIEW = (1 << 3),
  86. OMAP3_ISP_SUBCLK_RESIZER = (1 << 4),
  87. };
  88. enum isp_interface_type {
  89. ISP_INTERFACE_PARALLEL,
  90. ISP_INTERFACE_CSI2A_PHY2,
  91. ISP_INTERFACE_CCP2B_PHY1,
  92. ISP_INTERFACE_CCP2B_PHY2,
  93. ISP_INTERFACE_CSI2C_PHY1,
  94. };
  95. /* ISP: OMAP 34xx ES 1.0 */
  96. #define ISP_REVISION_1_0 0x10
  97. /* ISP2: OMAP 34xx ES 2.0, 2.1 and 3.0 */
  98. #define ISP_REVISION_2_0 0x20
  99. /* ISP2P: OMAP 36xx */
  100. #define ISP_REVISION_15_0 0xF0
  101. /*
  102. * struct isp_res_mapping - Map ISP io resources to ISP revision.
  103. * @isp_rev: ISP_REVISION_x_x
  104. * @map: bitmap for enum isp_mem_resources
  105. */
  106. struct isp_res_mapping {
  107. u32 isp_rev;
  108. u32 map;
  109. };
  110. /*
  111. * struct isp_reg - Structure for ISP register values.
  112. * @reg: 32-bit Register address.
  113. * @val: 32-bit Register value.
  114. */
  115. struct isp_reg {
  116. enum isp_mem_resources mmio_range;
  117. u32 reg;
  118. u32 val;
  119. };
  120. /**
  121. * struct isp_parallel_platform_data - Parallel interface platform data
  122. * @data_lane_shift: Data lane shifter
  123. * 0 - CAMEXT[13:0] -> CAM[13:0]
  124. * 1 - CAMEXT[13:2] -> CAM[11:0]
  125. * 2 - CAMEXT[13:4] -> CAM[9:0]
  126. * 3 - CAMEXT[13:6] -> CAM[7:0]
  127. * @clk_pol: Pixel clock polarity
  128. * 0 - Non Inverted, 1 - Inverted
  129. * @hs_pol: Horizontal synchronization polarity
  130. * 0 - Active high, 1 - Active low
  131. * @vs_pol: Vertical synchronization polarity
  132. * 0 - Active high, 1 - Active low
  133. * @bridge: CCDC Bridge input control
  134. * ISPCTRL_PAR_BRIDGE_DISABLE - Disable
  135. * ISPCTRL_PAR_BRIDGE_LENDIAN - Little endian
  136. * ISPCTRL_PAR_BRIDGE_BENDIAN - Big endian
  137. */
  138. struct isp_parallel_platform_data {
  139. unsigned int data_lane_shift:2;
  140. unsigned int clk_pol:1;
  141. unsigned int hs_pol:1;
  142. unsigned int vs_pol:1;
  143. unsigned int bridge:4;
  144. };
  145. /**
  146. * struct isp_ccp2_platform_data - CCP2 interface platform data
  147. * @strobe_clk_pol: Strobe/clock polarity
  148. * 0 - Non Inverted, 1 - Inverted
  149. * @crc: Enable the cyclic redundancy check
  150. * @ccp2_mode: Enable CCP2 compatibility mode
  151. * 0 - MIPI-CSI1 mode, 1 - CCP2 mode
  152. * @phy_layer: Physical layer selection
  153. * ISPCCP2_CTRL_PHY_SEL_CLOCK - Data/clock physical layer
  154. * ISPCCP2_CTRL_PHY_SEL_STROBE - Data/strobe physical layer
  155. * @vpclk_div: Video port output clock control
  156. */
  157. struct isp_ccp2_platform_data {
  158. unsigned int strobe_clk_pol:1;
  159. unsigned int crc:1;
  160. unsigned int ccp2_mode:1;
  161. unsigned int phy_layer:1;
  162. unsigned int vpclk_div:2;
  163. };
  164. /**
  165. * struct isp_csi2_platform_data - CSI2 interface platform data
  166. * @crc: Enable the cyclic redundancy check
  167. * @vpclk_div: Video port output clock control
  168. */
  169. struct isp_csi2_platform_data {
  170. unsigned crc:1;
  171. unsigned vpclk_div:2;
  172. };
  173. struct isp_subdev_i2c_board_info {
  174. struct i2c_board_info *board_info;
  175. int i2c_adapter_id;
  176. };
  177. struct isp_v4l2_subdevs_group {
  178. struct isp_subdev_i2c_board_info *subdevs;
  179. enum isp_interface_type interface;
  180. union {
  181. struct isp_parallel_platform_data parallel;
  182. struct isp_ccp2_platform_data ccp2;
  183. struct isp_csi2_platform_data csi2;
  184. } bus; /* gcc < 4.6.0 chokes on anonymous union initializers */
  185. };
  186. struct isp_platform_data {
  187. struct isp_v4l2_subdevs_group *subdevs;
  188. void (*set_constraints)(struct isp_device *isp, bool enable);
  189. };
  190. struct isp_platform_callback {
  191. u32 (*set_xclk)(struct isp_device *isp, u32 xclk, u8 xclksel);
  192. int (*csiphy_config)(struct isp_csiphy *phy,
  193. struct isp_csiphy_dphy_cfg *dphy,
  194. struct isp_csiphy_lanes_cfg *lanes);
  195. void (*set_pixel_clock)(struct isp_device *isp, unsigned int pixelclk);
  196. };
  197. /*
  198. * struct isp_device - ISP device structure.
  199. * @dev: Device pointer specific to the OMAP3 ISP.
  200. * @revision: Stores current ISP module revision.
  201. * @irq_num: Currently used IRQ number.
  202. * @mmio_base: Array with kernel base addresses for ioremapped ISP register
  203. * regions.
  204. * @mmio_base_phys: Array with physical L4 bus addresses for ISP register
  205. * regions.
  206. * @mmio_size: Array with ISP register regions size in bytes.
  207. * @raw_dmamask: Raw DMA mask
  208. * @stat_lock: Spinlock for handling statistics
  209. * @isp_mutex: Mutex for serializing requests to ISP.
  210. * @has_context: Context has been saved at least once and can be restored.
  211. * @ref_count: Reference count for handling multiple ISP requests.
  212. * @cam_ick: Pointer to camera interface clock structure.
  213. * @cam_mclk: Pointer to camera functional clock structure.
  214. * @dpll4_m5_ck: Pointer to DPLL4 M5 clock structure.
  215. * @csi2_fck: Pointer to camera CSI2 complexIO clock structure.
  216. * @l3_ick: Pointer to OMAP3 L3 bus interface clock.
  217. * @irq: Currently attached ISP ISR callbacks information structure.
  218. * @isp_af: Pointer to current settings for ISP AutoFocus SCM.
  219. * @isp_hist: Pointer to current settings for ISP Histogram SCM.
  220. * @isp_h3a: Pointer to current settings for ISP Auto Exposure and
  221. * White Balance SCM.
  222. * @isp_res: Pointer to current settings for ISP Resizer.
  223. * @isp_prev: Pointer to current settings for ISP Preview.
  224. * @isp_ccdc: Pointer to current settings for ISP CCDC.
  225. * @iommu: Pointer to requested IOMMU instance for ISP.
  226. * @platform_cb: ISP driver callback function pointers for platform code
  227. *
  228. * This structure is used to store the OMAP ISP Information.
  229. */
  230. struct isp_device {
  231. struct v4l2_device v4l2_dev;
  232. struct media_device media_dev;
  233. struct device *dev;
  234. u32 revision;
  235. /* platform HW resources */
  236. struct isp_platform_data *pdata;
  237. unsigned int irq_num;
  238. void __iomem *mmio_base[OMAP3_ISP_IOMEM_LAST];
  239. unsigned long mmio_base_phys[OMAP3_ISP_IOMEM_LAST];
  240. resource_size_t mmio_size[OMAP3_ISP_IOMEM_LAST];
  241. u64 raw_dmamask;
  242. /* ISP Obj */
  243. spinlock_t stat_lock; /* common lock for statistic drivers */
  244. struct mutex isp_mutex; /* For handling ref_count field */
  245. bool needs_reset;
  246. int has_context;
  247. int ref_count;
  248. unsigned int autoidle;
  249. u32 xclk_divisor[2]; /* Two clocks, a and b. */
  250. #define ISP_CLK_CAM_ICK 0
  251. #define ISP_CLK_CAM_MCLK 1
  252. #define ISP_CLK_DPLL4_M5_CK 2
  253. #define ISP_CLK_CSI2_FCK 3
  254. #define ISP_CLK_L3_ICK 4
  255. struct clk *clock[5];
  256. /* ISP modules */
  257. struct ispstat isp_af;
  258. struct ispstat isp_aewb;
  259. struct ispstat isp_hist;
  260. struct isp_res_device isp_res;
  261. struct isp_prev_device isp_prev;
  262. struct isp_ccdc_device isp_ccdc;
  263. struct isp_csi2_device isp_csi2a;
  264. struct isp_csi2_device isp_csi2c;
  265. struct isp_ccp2_device isp_ccp2;
  266. struct isp_csiphy isp_csiphy1;
  267. struct isp_csiphy isp_csiphy2;
  268. unsigned int sbl_resources;
  269. unsigned int subclk_resources;
  270. struct iommu *iommu;
  271. struct isp_platform_callback platform_cb;
  272. };
  273. #define v4l2_dev_to_isp_device(dev) \
  274. container_of(dev, struct isp_device, v4l2_dev)
  275. void omap3isp_hist_dma_done(struct isp_device *isp);
  276. void omap3isp_flush(struct isp_device *isp);
  277. int omap3isp_module_sync_idle(struct media_entity *me, wait_queue_head_t *wait,
  278. atomic_t *stopping);
  279. int omap3isp_module_sync_is_stopping(wait_queue_head_t *wait,
  280. atomic_t *stopping);
  281. int omap3isp_pipeline_set_stream(struct isp_pipeline *pipe,
  282. enum isp_pipeline_stream_state state);
  283. void omap3isp_configure_bridge(struct isp_device *isp,
  284. enum ccdc_input_entity input,
  285. const struct isp_parallel_platform_data *pdata,
  286. unsigned int shift);
  287. #define ISP_XCLK_NONE 0
  288. #define ISP_XCLK_A 1
  289. #define ISP_XCLK_B 2
  290. struct isp_device *omap3isp_get(struct isp_device *isp);
  291. void omap3isp_put(struct isp_device *isp);
  292. void omap3isp_print_status(struct isp_device *isp);
  293. void omap3isp_sbl_enable(struct isp_device *isp, enum isp_sbl_resource res);
  294. void omap3isp_sbl_disable(struct isp_device *isp, enum isp_sbl_resource res);
  295. void omap3isp_subclk_enable(struct isp_device *isp,
  296. enum isp_subclk_resource res);
  297. void omap3isp_subclk_disable(struct isp_device *isp,
  298. enum isp_subclk_resource res);
  299. int omap3isp_pipeline_pm_use(struct media_entity *entity, int use);
  300. int omap3isp_register_entities(struct platform_device *pdev,
  301. struct v4l2_device *v4l2_dev);
  302. void omap3isp_unregister_entities(struct platform_device *pdev);
  303. /*
  304. * isp_reg_readl - Read value of an OMAP3 ISP register
  305. * @dev: Device pointer specific to the OMAP3 ISP.
  306. * @isp_mmio_range: Range to which the register offset refers to.
  307. * @reg_offset: Register offset to read from.
  308. *
  309. * Returns an unsigned 32 bit value with the required register contents.
  310. */
  311. static inline
  312. u32 isp_reg_readl(struct isp_device *isp, enum isp_mem_resources isp_mmio_range,
  313. u32 reg_offset)
  314. {
  315. return __raw_readl(isp->mmio_base[isp_mmio_range] + reg_offset);
  316. }
  317. /*
  318. * isp_reg_writel - Write value to an OMAP3 ISP register
  319. * @dev: Device pointer specific to the OMAP3 ISP.
  320. * @reg_value: 32 bit value to write to the register.
  321. * @isp_mmio_range: Range to which the register offset refers to.
  322. * @reg_offset: Register offset to write into.
  323. */
  324. static inline
  325. void isp_reg_writel(struct isp_device *isp, u32 reg_value,
  326. enum isp_mem_resources isp_mmio_range, u32 reg_offset)
  327. {
  328. __raw_writel(reg_value, isp->mmio_base[isp_mmio_range] + reg_offset);
  329. }
  330. /*
  331. * isp_reg_and - Clear individual bits in an OMAP3 ISP register
  332. * @dev: Device pointer specific to the OMAP3 ISP.
  333. * @mmio_range: Range to which the register offset refers to.
  334. * @reg: Register offset to work on.
  335. * @clr_bits: 32 bit value which would be cleared in the register.
  336. */
  337. static inline
  338. void isp_reg_clr(struct isp_device *isp, enum isp_mem_resources mmio_range,
  339. u32 reg, u32 clr_bits)
  340. {
  341. u32 v = isp_reg_readl(isp, mmio_range, reg);
  342. isp_reg_writel(isp, v & ~clr_bits, mmio_range, reg);
  343. }
  344. /*
  345. * isp_reg_set - Set individual bits in an OMAP3 ISP register
  346. * @dev: Device pointer specific to the OMAP3 ISP.
  347. * @mmio_range: Range to which the register offset refers to.
  348. * @reg: Register offset to work on.
  349. * @set_bits: 32 bit value which would be set in the register.
  350. */
  351. static inline
  352. void isp_reg_set(struct isp_device *isp, enum isp_mem_resources mmio_range,
  353. u32 reg, u32 set_bits)
  354. {
  355. u32 v = isp_reg_readl(isp, mmio_range, reg);
  356. isp_reg_writel(isp, v | set_bits, mmio_range, reg);
  357. }
  358. /*
  359. * isp_reg_clr_set - Clear and set invidial bits in an OMAP3 ISP register
  360. * @dev: Device pointer specific to the OMAP3 ISP.
  361. * @mmio_range: Range to which the register offset refers to.
  362. * @reg: Register offset to work on.
  363. * @clr_bits: 32 bit value which would be cleared in the register.
  364. * @set_bits: 32 bit value which would be set in the register.
  365. *
  366. * The clear operation is done first, and then the set operation.
  367. */
  368. static inline
  369. void isp_reg_clr_set(struct isp_device *isp, enum isp_mem_resources mmio_range,
  370. u32 reg, u32 clr_bits, u32 set_bits)
  371. {
  372. u32 v = isp_reg_readl(isp, mmio_range, reg);
  373. isp_reg_writel(isp, (v & ~clr_bits) | set_bits, mmio_range, reg);
  374. }
  375. static inline enum v4l2_buf_type
  376. isp_pad_buffer_type(const struct v4l2_subdev *subdev, int pad)
  377. {
  378. if (pad >= subdev->entity.num_pads)
  379. return 0;
  380. if (subdev->entity.pads[pad].flags & MEDIA_PAD_FL_SINK)
  381. return V4L2_BUF_TYPE_VIDEO_OUTPUT;
  382. else
  383. return V4L2_BUF_TYPE_VIDEO_CAPTURE;
  384. }
  385. #endif /* OMAP3_ISP_CORE_H */