microcode_amd.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * AMD CPU Microcode Update Driver for Linux
  3. * Copyright (C) 2008-2011 Advanced Micro Devices Inc.
  4. *
  5. * Author: Peter Oruba <peter.oruba@amd.com>
  6. *
  7. * Based on work by:
  8. * Tigran Aivazian <tigran@aivazian.fsnet.co.uk>
  9. *
  10. * Maintainers:
  11. * Andreas Herrmann <andreas.herrmann3@amd.com>
  12. * Borislav Petkov <borislav.petkov@amd.com>
  13. *
  14. * This driver allows to upgrade microcode on F10h AMD
  15. * CPUs and later.
  16. *
  17. * Licensed under the terms of the GNU General Public
  18. * License version 2. See file COPYING for details.
  19. */
  20. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  21. #include <linux/firmware.h>
  22. #include <linux/pci_ids.h>
  23. #include <linux/uaccess.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <asm/microcode.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. MODULE_DESCRIPTION("AMD Microcode Update Driver");
  32. MODULE_AUTHOR("Peter Oruba");
  33. MODULE_LICENSE("GPL v2");
  34. #define UCODE_MAGIC 0x00414d44
  35. #define UCODE_EQUIV_CPU_TABLE_TYPE 0x00000000
  36. #define UCODE_UCODE_TYPE 0x00000001
  37. struct equiv_cpu_entry {
  38. u32 installed_cpu;
  39. u32 fixed_errata_mask;
  40. u32 fixed_errata_compare;
  41. u16 equiv_cpu;
  42. u16 res;
  43. } __attribute__((packed));
  44. struct microcode_header_amd {
  45. u32 data_code;
  46. u32 patch_id;
  47. u16 mc_patch_data_id;
  48. u8 mc_patch_data_len;
  49. u8 init_flag;
  50. u32 mc_patch_data_checksum;
  51. u32 nb_dev_id;
  52. u32 sb_dev_id;
  53. u16 processor_rev_id;
  54. u8 nb_rev_id;
  55. u8 sb_rev_id;
  56. u8 bios_api_rev;
  57. u8 reserved1[3];
  58. u32 match_reg[8];
  59. } __attribute__((packed));
  60. struct microcode_amd {
  61. struct microcode_header_amd hdr;
  62. unsigned int mpb[0];
  63. };
  64. #define SECTION_HDR_SIZE 8
  65. #define CONTAINER_HDR_SZ 12
  66. static struct equiv_cpu_entry *equiv_cpu_table;
  67. /* page-sized ucode patch buffer */
  68. void *patch;
  69. static int collect_cpu_info_amd(int cpu, struct cpu_signature *csig)
  70. {
  71. struct cpuinfo_x86 *c = &cpu_data(cpu);
  72. csig->rev = c->microcode;
  73. pr_info("CPU%d: patch_level=0x%08x\n", cpu, csig->rev);
  74. return 0;
  75. }
  76. static unsigned int verify_ucode_size(int cpu, u32 patch_size,
  77. unsigned int size)
  78. {
  79. struct cpuinfo_x86 *c = &cpu_data(cpu);
  80. u32 max_size;
  81. #define F1XH_MPB_MAX_SIZE 2048
  82. #define F14H_MPB_MAX_SIZE 1824
  83. #define F15H_MPB_MAX_SIZE 4096
  84. switch (c->x86) {
  85. case 0x14:
  86. max_size = F14H_MPB_MAX_SIZE;
  87. break;
  88. case 0x15:
  89. max_size = F15H_MPB_MAX_SIZE;
  90. break;
  91. default:
  92. max_size = F1XH_MPB_MAX_SIZE;
  93. break;
  94. }
  95. if (patch_size > min_t(u32, size, max_size)) {
  96. pr_err("patch size mismatch\n");
  97. return 0;
  98. }
  99. return patch_size;
  100. }
  101. static u16 find_equiv_id(void)
  102. {
  103. unsigned int current_cpu_id, i = 0;
  104. BUG_ON(equiv_cpu_table == NULL);
  105. current_cpu_id = cpuid_eax(0x00000001);
  106. while (equiv_cpu_table[i].installed_cpu != 0) {
  107. if (current_cpu_id == equiv_cpu_table[i].installed_cpu)
  108. return equiv_cpu_table[i].equiv_cpu;
  109. i++;
  110. }
  111. return 0;
  112. }
  113. /*
  114. * we signal a good patch is found by returning its size > 0
  115. */
  116. static int get_matching_microcode(int cpu, const u8 *ucode_ptr,
  117. unsigned int leftover_size, int rev,
  118. unsigned int *current_size)
  119. {
  120. struct microcode_header_amd *mc_hdr;
  121. unsigned int actual_size, patch_size;
  122. u16 equiv_cpu_id;
  123. /* size of the current patch we're staring at */
  124. patch_size = *(u32 *)(ucode_ptr + 4);
  125. *current_size = patch_size + SECTION_HDR_SIZE;
  126. equiv_cpu_id = find_equiv_id();
  127. if (!equiv_cpu_id)
  128. return 0;
  129. /*
  130. * let's look at the patch header itself now
  131. */
  132. mc_hdr = (struct microcode_header_amd *)(ucode_ptr + SECTION_HDR_SIZE);
  133. if (mc_hdr->processor_rev_id != equiv_cpu_id)
  134. return 0;
  135. /* ucode might be chipset specific -- currently we don't support this */
  136. if (mc_hdr->nb_dev_id || mc_hdr->sb_dev_id) {
  137. pr_err("CPU%d: chipset specific code not yet supported\n",
  138. cpu);
  139. return 0;
  140. }
  141. if (mc_hdr->patch_id <= rev)
  142. return 0;
  143. /*
  144. * now that the header looks sane, verify its size
  145. */
  146. actual_size = verify_ucode_size(cpu, patch_size, leftover_size);
  147. if (!actual_size)
  148. return 0;
  149. /* clear the patch buffer */
  150. memset(patch, 0, PAGE_SIZE);
  151. /* all looks ok, get the binary patch */
  152. get_ucode_data(patch, ucode_ptr + SECTION_HDR_SIZE, actual_size);
  153. return actual_size;
  154. }
  155. static int apply_microcode_amd(int cpu)
  156. {
  157. u32 rev, dummy;
  158. int cpu_num = raw_smp_processor_id();
  159. struct ucode_cpu_info *uci = ucode_cpu_info + cpu_num;
  160. struct microcode_amd *mc_amd = uci->mc;
  161. struct cpuinfo_x86 *c = &cpu_data(cpu);
  162. /* We should bind the task to the CPU */
  163. BUG_ON(cpu_num != cpu);
  164. if (mc_amd == NULL)
  165. return 0;
  166. wrmsrl(MSR_AMD64_PATCH_LOADER, (u64)(long)&mc_amd->hdr.data_code);
  167. /* get patch id after patching */
  168. rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy);
  169. /* check current patch id and patch's id for match */
  170. if (rev != mc_amd->hdr.patch_id) {
  171. pr_err("CPU%d: update failed for patch_level=0x%08x\n",
  172. cpu, mc_amd->hdr.patch_id);
  173. return -1;
  174. }
  175. pr_info("CPU%d: new patch_level=0x%08x\n", cpu, rev);
  176. uci->cpu_sig.rev = rev;
  177. c->microcode = rev;
  178. return 0;
  179. }
  180. static int install_equiv_cpu_table(const u8 *buf)
  181. {
  182. unsigned int *ibuf = (unsigned int *)buf;
  183. unsigned int type = ibuf[1];
  184. unsigned int size = ibuf[2];
  185. if (type != UCODE_EQUIV_CPU_TABLE_TYPE || !size) {
  186. pr_err("empty section/"
  187. "invalid type field in container file section header\n");
  188. return -EINVAL;
  189. }
  190. equiv_cpu_table = vmalloc(size);
  191. if (!equiv_cpu_table) {
  192. pr_err("failed to allocate equivalent CPU table\n");
  193. return -ENOMEM;
  194. }
  195. get_ucode_data(equiv_cpu_table, buf + CONTAINER_HDR_SZ, size);
  196. /* add header length */
  197. return size + CONTAINER_HDR_SZ;
  198. }
  199. static void free_equiv_cpu_table(void)
  200. {
  201. vfree(equiv_cpu_table);
  202. equiv_cpu_table = NULL;
  203. }
  204. static enum ucode_state
  205. generic_load_microcode(int cpu, const u8 *data, size_t size)
  206. {
  207. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  208. struct microcode_header_amd *mc_hdr = NULL;
  209. unsigned int mc_size, leftover, current_size = 0;
  210. int offset;
  211. const u8 *ucode_ptr = data;
  212. void *new_mc = NULL;
  213. unsigned int new_rev = uci->cpu_sig.rev;
  214. enum ucode_state state = UCODE_ERROR;
  215. offset = install_equiv_cpu_table(ucode_ptr);
  216. if (offset < 0) {
  217. pr_err("failed to create equivalent cpu table\n");
  218. goto out;
  219. }
  220. ucode_ptr += offset;
  221. leftover = size - offset;
  222. if (*(u32 *)ucode_ptr != UCODE_UCODE_TYPE) {
  223. pr_err("invalid type field in container file section header\n");
  224. goto free_table;
  225. }
  226. while (leftover) {
  227. mc_size = get_matching_microcode(cpu, ucode_ptr, leftover,
  228. new_rev, &current_size);
  229. if (mc_size) {
  230. mc_hdr = patch;
  231. new_mc = patch;
  232. new_rev = mc_hdr->patch_id;
  233. goto out_ok;
  234. }
  235. ucode_ptr += current_size;
  236. leftover -= current_size;
  237. }
  238. if (!new_mc) {
  239. state = UCODE_NFOUND;
  240. goto free_table;
  241. }
  242. out_ok:
  243. uci->mc = new_mc;
  244. state = UCODE_OK;
  245. pr_debug("CPU%d update ucode (0x%08x -> 0x%08x)\n",
  246. cpu, uci->cpu_sig.rev, new_rev);
  247. free_table:
  248. free_equiv_cpu_table();
  249. out:
  250. return state;
  251. }
  252. /*
  253. * AMD microcode firmware naming convention, up to family 15h they are in
  254. * the legacy file:
  255. *
  256. * amd-ucode/microcode_amd.bin
  257. *
  258. * This legacy file is always smaller than 2K in size.
  259. *
  260. * Starting at family 15h they are in family specific firmware files:
  261. *
  262. * amd-ucode/microcode_amd_fam15h.bin
  263. * amd-ucode/microcode_amd_fam16h.bin
  264. * ...
  265. *
  266. * These might be larger than 2K.
  267. */
  268. static enum ucode_state request_microcode_amd(int cpu, struct device *device)
  269. {
  270. char fw_name[36] = "amd-ucode/microcode_amd.bin";
  271. const struct firmware *fw;
  272. enum ucode_state ret = UCODE_NFOUND;
  273. struct cpuinfo_x86 *c = &cpu_data(cpu);
  274. if (c->x86 >= 0x15)
  275. snprintf(fw_name, sizeof(fw_name), "amd-ucode/microcode_amd_fam%.2xh.bin", c->x86);
  276. if (request_firmware(&fw, (const char *)fw_name, device)) {
  277. pr_err("failed to load file %s\n", fw_name);
  278. goto out;
  279. }
  280. ret = UCODE_ERROR;
  281. if (*(u32 *)fw->data != UCODE_MAGIC) {
  282. pr_err("invalid magic value (0x%08x)\n", *(u32 *)fw->data);
  283. goto fw_release;
  284. }
  285. ret = generic_load_microcode(cpu, fw->data, fw->size);
  286. fw_release:
  287. release_firmware(fw);
  288. out:
  289. return ret;
  290. }
  291. static enum ucode_state
  292. request_microcode_user(int cpu, const void __user *buf, size_t size)
  293. {
  294. return UCODE_ERROR;
  295. }
  296. static void microcode_fini_cpu_amd(int cpu)
  297. {
  298. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  299. uci->mc = NULL;
  300. }
  301. static struct microcode_ops microcode_amd_ops = {
  302. .request_microcode_user = request_microcode_user,
  303. .request_microcode_fw = request_microcode_amd,
  304. .collect_cpu_info = collect_cpu_info_amd,
  305. .apply_microcode = apply_microcode_amd,
  306. .microcode_fini_cpu = microcode_fini_cpu_amd,
  307. };
  308. struct microcode_ops * __init init_amd_microcode(void)
  309. {
  310. struct cpuinfo_x86 *c = &cpu_data(0);
  311. if (c->x86_vendor != X86_VENDOR_AMD || c->x86 < 0x10) {
  312. pr_warning("AMD CPU family 0x%x not supported\n", c->x86);
  313. return NULL;
  314. }
  315. patch = (void *)get_zeroed_page(GFP_KERNEL);
  316. if (!patch)
  317. return NULL;
  318. return &microcode_amd_ops;
  319. }
  320. void __exit exit_amd_microcode(void)
  321. {
  322. free_page((unsigned long)patch);
  323. }