ni_dpm.c 127 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "nid.h"
  26. #include "r600_dpm.h"
  27. #include "ni_dpm.h"
  28. #include "atom.h"
  29. #include <linux/math64.h>
  30. #define MC_CG_ARB_FREQ_F0 0x0a
  31. #define MC_CG_ARB_FREQ_F1 0x0b
  32. #define MC_CG_ARB_FREQ_F2 0x0c
  33. #define MC_CG_ARB_FREQ_F3 0x0d
  34. #define SMC_RAM_END 0xC000
  35. static const struct ni_cac_weights cac_weights_cayman_xt =
  36. {
  37. 0x15,
  38. 0x2,
  39. 0x19,
  40. 0x2,
  41. 0x8,
  42. 0x14,
  43. 0x2,
  44. 0x16,
  45. 0xE,
  46. 0x17,
  47. 0x13,
  48. 0x2B,
  49. 0x10,
  50. 0x7,
  51. 0x5,
  52. 0x5,
  53. 0x5,
  54. 0x2,
  55. 0x3,
  56. 0x9,
  57. 0x10,
  58. 0x10,
  59. 0x2B,
  60. 0xA,
  61. 0x9,
  62. 0x4,
  63. 0xD,
  64. 0xD,
  65. 0x3E,
  66. 0x18,
  67. 0x14,
  68. 0,
  69. 0x3,
  70. 0x3,
  71. 0x5,
  72. 0,
  73. 0x2,
  74. 0,
  75. 0,
  76. 0,
  77. 0,
  78. 0,
  79. 0,
  80. 0,
  81. 0,
  82. 0,
  83. 0x1CC,
  84. 0,
  85. 0x164,
  86. 1,
  87. 1,
  88. 1,
  89. 1,
  90. 12,
  91. 12,
  92. 12,
  93. 0x12,
  94. 0x1F,
  95. 132,
  96. 5,
  97. 7,
  98. 0,
  99. { 0, 0, 0, 0, 0, 0, 0, 0 },
  100. { 0, 0, 0, 0 },
  101. true
  102. };
  103. static const struct ni_cac_weights cac_weights_cayman_pro =
  104. {
  105. 0x16,
  106. 0x4,
  107. 0x10,
  108. 0x2,
  109. 0xA,
  110. 0x16,
  111. 0x2,
  112. 0x18,
  113. 0x10,
  114. 0x1A,
  115. 0x16,
  116. 0x2D,
  117. 0x12,
  118. 0xA,
  119. 0x6,
  120. 0x6,
  121. 0x6,
  122. 0x2,
  123. 0x4,
  124. 0xB,
  125. 0x11,
  126. 0x11,
  127. 0x2D,
  128. 0xC,
  129. 0xC,
  130. 0x7,
  131. 0x10,
  132. 0x10,
  133. 0x3F,
  134. 0x1A,
  135. 0x16,
  136. 0,
  137. 0x7,
  138. 0x4,
  139. 0x6,
  140. 1,
  141. 0x2,
  142. 0x1,
  143. 0,
  144. 0,
  145. 0,
  146. 0,
  147. 0,
  148. 0,
  149. 0x30,
  150. 0,
  151. 0x1CF,
  152. 0,
  153. 0x166,
  154. 1,
  155. 1,
  156. 1,
  157. 1,
  158. 12,
  159. 12,
  160. 12,
  161. 0x15,
  162. 0x1F,
  163. 132,
  164. 6,
  165. 6,
  166. 0,
  167. { 0, 0, 0, 0, 0, 0, 0, 0 },
  168. { 0, 0, 0, 0 },
  169. true
  170. };
  171. static const struct ni_cac_weights cac_weights_cayman_le =
  172. {
  173. 0x7,
  174. 0xE,
  175. 0x1,
  176. 0xA,
  177. 0x1,
  178. 0x3F,
  179. 0x2,
  180. 0x18,
  181. 0x10,
  182. 0x1A,
  183. 0x1,
  184. 0x3F,
  185. 0x1,
  186. 0xE,
  187. 0x6,
  188. 0x6,
  189. 0x6,
  190. 0x2,
  191. 0x4,
  192. 0x9,
  193. 0x1A,
  194. 0x1A,
  195. 0x2C,
  196. 0xA,
  197. 0x11,
  198. 0x8,
  199. 0x19,
  200. 0x19,
  201. 0x1,
  202. 0x1,
  203. 0x1A,
  204. 0,
  205. 0x8,
  206. 0x5,
  207. 0x8,
  208. 0x1,
  209. 0x3,
  210. 0x1,
  211. 0,
  212. 0,
  213. 0,
  214. 0,
  215. 0,
  216. 0,
  217. 0x38,
  218. 0x38,
  219. 0x239,
  220. 0x3,
  221. 0x18A,
  222. 1,
  223. 1,
  224. 1,
  225. 1,
  226. 12,
  227. 12,
  228. 12,
  229. 0x15,
  230. 0x22,
  231. 132,
  232. 6,
  233. 6,
  234. 0,
  235. { 0, 0, 0, 0, 0, 0, 0, 0 },
  236. { 0, 0, 0, 0 },
  237. true
  238. };
  239. #define NISLANDS_MGCG_SEQUENCE 300
  240. static const u32 cayman_cgcg_cgls_default[] =
  241. {
  242. 0x000008f8, 0x00000010, 0xffffffff,
  243. 0x000008fc, 0x00000000, 0xffffffff,
  244. 0x000008f8, 0x00000011, 0xffffffff,
  245. 0x000008fc, 0x00000000, 0xffffffff,
  246. 0x000008f8, 0x00000012, 0xffffffff,
  247. 0x000008fc, 0x00000000, 0xffffffff,
  248. 0x000008f8, 0x00000013, 0xffffffff,
  249. 0x000008fc, 0x00000000, 0xffffffff,
  250. 0x000008f8, 0x00000014, 0xffffffff,
  251. 0x000008fc, 0x00000000, 0xffffffff,
  252. 0x000008f8, 0x00000015, 0xffffffff,
  253. 0x000008fc, 0x00000000, 0xffffffff,
  254. 0x000008f8, 0x00000016, 0xffffffff,
  255. 0x000008fc, 0x00000000, 0xffffffff,
  256. 0x000008f8, 0x00000017, 0xffffffff,
  257. 0x000008fc, 0x00000000, 0xffffffff,
  258. 0x000008f8, 0x00000018, 0xffffffff,
  259. 0x000008fc, 0x00000000, 0xffffffff,
  260. 0x000008f8, 0x00000019, 0xffffffff,
  261. 0x000008fc, 0x00000000, 0xffffffff,
  262. 0x000008f8, 0x0000001a, 0xffffffff,
  263. 0x000008fc, 0x00000000, 0xffffffff,
  264. 0x000008f8, 0x0000001b, 0xffffffff,
  265. 0x000008fc, 0x00000000, 0xffffffff,
  266. 0x000008f8, 0x00000020, 0xffffffff,
  267. 0x000008fc, 0x00000000, 0xffffffff,
  268. 0x000008f8, 0x00000021, 0xffffffff,
  269. 0x000008fc, 0x00000000, 0xffffffff,
  270. 0x000008f8, 0x00000022, 0xffffffff,
  271. 0x000008fc, 0x00000000, 0xffffffff,
  272. 0x000008f8, 0x00000023, 0xffffffff,
  273. 0x000008fc, 0x00000000, 0xffffffff,
  274. 0x000008f8, 0x00000024, 0xffffffff,
  275. 0x000008fc, 0x00000000, 0xffffffff,
  276. 0x000008f8, 0x00000025, 0xffffffff,
  277. 0x000008fc, 0x00000000, 0xffffffff,
  278. 0x000008f8, 0x00000026, 0xffffffff,
  279. 0x000008fc, 0x00000000, 0xffffffff,
  280. 0x000008f8, 0x00000027, 0xffffffff,
  281. 0x000008fc, 0x00000000, 0xffffffff,
  282. 0x000008f8, 0x00000028, 0xffffffff,
  283. 0x000008fc, 0x00000000, 0xffffffff,
  284. 0x000008f8, 0x00000029, 0xffffffff,
  285. 0x000008fc, 0x00000000, 0xffffffff,
  286. 0x000008f8, 0x0000002a, 0xffffffff,
  287. 0x000008fc, 0x00000000, 0xffffffff,
  288. 0x000008f8, 0x0000002b, 0xffffffff,
  289. 0x000008fc, 0x00000000, 0xffffffff
  290. };
  291. #define CAYMAN_CGCG_CGLS_DEFAULT_LENGTH sizeof(cayman_cgcg_cgls_default) / (3 * sizeof(u32))
  292. static const u32 cayman_cgcg_cgls_disable[] =
  293. {
  294. 0x000008f8, 0x00000010, 0xffffffff,
  295. 0x000008fc, 0xffffffff, 0xffffffff,
  296. 0x000008f8, 0x00000011, 0xffffffff,
  297. 0x000008fc, 0xffffffff, 0xffffffff,
  298. 0x000008f8, 0x00000012, 0xffffffff,
  299. 0x000008fc, 0xffffffff, 0xffffffff,
  300. 0x000008f8, 0x00000013, 0xffffffff,
  301. 0x000008fc, 0xffffffff, 0xffffffff,
  302. 0x000008f8, 0x00000014, 0xffffffff,
  303. 0x000008fc, 0xffffffff, 0xffffffff,
  304. 0x000008f8, 0x00000015, 0xffffffff,
  305. 0x000008fc, 0xffffffff, 0xffffffff,
  306. 0x000008f8, 0x00000016, 0xffffffff,
  307. 0x000008fc, 0xffffffff, 0xffffffff,
  308. 0x000008f8, 0x00000017, 0xffffffff,
  309. 0x000008fc, 0xffffffff, 0xffffffff,
  310. 0x000008f8, 0x00000018, 0xffffffff,
  311. 0x000008fc, 0xffffffff, 0xffffffff,
  312. 0x000008f8, 0x00000019, 0xffffffff,
  313. 0x000008fc, 0xffffffff, 0xffffffff,
  314. 0x000008f8, 0x0000001a, 0xffffffff,
  315. 0x000008fc, 0xffffffff, 0xffffffff,
  316. 0x000008f8, 0x0000001b, 0xffffffff,
  317. 0x000008fc, 0xffffffff, 0xffffffff,
  318. 0x000008f8, 0x00000020, 0xffffffff,
  319. 0x000008fc, 0x00000000, 0xffffffff,
  320. 0x000008f8, 0x00000021, 0xffffffff,
  321. 0x000008fc, 0x00000000, 0xffffffff,
  322. 0x000008f8, 0x00000022, 0xffffffff,
  323. 0x000008fc, 0x00000000, 0xffffffff,
  324. 0x000008f8, 0x00000023, 0xffffffff,
  325. 0x000008fc, 0x00000000, 0xffffffff,
  326. 0x000008f8, 0x00000024, 0xffffffff,
  327. 0x000008fc, 0x00000000, 0xffffffff,
  328. 0x000008f8, 0x00000025, 0xffffffff,
  329. 0x000008fc, 0x00000000, 0xffffffff,
  330. 0x000008f8, 0x00000026, 0xffffffff,
  331. 0x000008fc, 0x00000000, 0xffffffff,
  332. 0x000008f8, 0x00000027, 0xffffffff,
  333. 0x000008fc, 0x00000000, 0xffffffff,
  334. 0x000008f8, 0x00000028, 0xffffffff,
  335. 0x000008fc, 0x00000000, 0xffffffff,
  336. 0x000008f8, 0x00000029, 0xffffffff,
  337. 0x000008fc, 0x00000000, 0xffffffff,
  338. 0x000008f8, 0x0000002a, 0xffffffff,
  339. 0x000008fc, 0x00000000, 0xffffffff,
  340. 0x000008f8, 0x0000002b, 0xffffffff,
  341. 0x000008fc, 0x00000000, 0xffffffff,
  342. 0x00000644, 0x000f7902, 0x001f4180,
  343. 0x00000644, 0x000f3802, 0x001f4180
  344. };
  345. #define CAYMAN_CGCG_CGLS_DISABLE_LENGTH sizeof(cayman_cgcg_cgls_disable) / (3 * sizeof(u32))
  346. static const u32 cayman_cgcg_cgls_enable[] =
  347. {
  348. 0x00000644, 0x000f7882, 0x001f4080,
  349. 0x000008f8, 0x00000010, 0xffffffff,
  350. 0x000008fc, 0x00000000, 0xffffffff,
  351. 0x000008f8, 0x00000011, 0xffffffff,
  352. 0x000008fc, 0x00000000, 0xffffffff,
  353. 0x000008f8, 0x00000012, 0xffffffff,
  354. 0x000008fc, 0x00000000, 0xffffffff,
  355. 0x000008f8, 0x00000013, 0xffffffff,
  356. 0x000008fc, 0x00000000, 0xffffffff,
  357. 0x000008f8, 0x00000014, 0xffffffff,
  358. 0x000008fc, 0x00000000, 0xffffffff,
  359. 0x000008f8, 0x00000015, 0xffffffff,
  360. 0x000008fc, 0x00000000, 0xffffffff,
  361. 0x000008f8, 0x00000016, 0xffffffff,
  362. 0x000008fc, 0x00000000, 0xffffffff,
  363. 0x000008f8, 0x00000017, 0xffffffff,
  364. 0x000008fc, 0x00000000, 0xffffffff,
  365. 0x000008f8, 0x00000018, 0xffffffff,
  366. 0x000008fc, 0x00000000, 0xffffffff,
  367. 0x000008f8, 0x00000019, 0xffffffff,
  368. 0x000008fc, 0x00000000, 0xffffffff,
  369. 0x000008f8, 0x0000001a, 0xffffffff,
  370. 0x000008fc, 0x00000000, 0xffffffff,
  371. 0x000008f8, 0x0000001b, 0xffffffff,
  372. 0x000008fc, 0x00000000, 0xffffffff,
  373. 0x000008f8, 0x00000020, 0xffffffff,
  374. 0x000008fc, 0xffffffff, 0xffffffff,
  375. 0x000008f8, 0x00000021, 0xffffffff,
  376. 0x000008fc, 0xffffffff, 0xffffffff,
  377. 0x000008f8, 0x00000022, 0xffffffff,
  378. 0x000008fc, 0xffffffff, 0xffffffff,
  379. 0x000008f8, 0x00000023, 0xffffffff,
  380. 0x000008fc, 0xffffffff, 0xffffffff,
  381. 0x000008f8, 0x00000024, 0xffffffff,
  382. 0x000008fc, 0xffffffff, 0xffffffff,
  383. 0x000008f8, 0x00000025, 0xffffffff,
  384. 0x000008fc, 0xffffffff, 0xffffffff,
  385. 0x000008f8, 0x00000026, 0xffffffff,
  386. 0x000008fc, 0xffffffff, 0xffffffff,
  387. 0x000008f8, 0x00000027, 0xffffffff,
  388. 0x000008fc, 0xffffffff, 0xffffffff,
  389. 0x000008f8, 0x00000028, 0xffffffff,
  390. 0x000008fc, 0xffffffff, 0xffffffff,
  391. 0x000008f8, 0x00000029, 0xffffffff,
  392. 0x000008fc, 0xffffffff, 0xffffffff,
  393. 0x000008f8, 0x0000002a, 0xffffffff,
  394. 0x000008fc, 0xffffffff, 0xffffffff,
  395. 0x000008f8, 0x0000002b, 0xffffffff,
  396. 0x000008fc, 0xffffffff, 0xffffffff
  397. };
  398. #define CAYMAN_CGCG_CGLS_ENABLE_LENGTH sizeof(cayman_cgcg_cgls_enable) / (3 * sizeof(u32))
  399. static const u32 cayman_mgcg_default[] =
  400. {
  401. 0x0000802c, 0xc0000000, 0xffffffff,
  402. 0x00003fc4, 0xc0000000, 0xffffffff,
  403. 0x00005448, 0x00000100, 0xffffffff,
  404. 0x000055e4, 0x00000100, 0xffffffff,
  405. 0x0000160c, 0x00000100, 0xffffffff,
  406. 0x00008984, 0x06000100, 0xffffffff,
  407. 0x0000c164, 0x00000100, 0xffffffff,
  408. 0x00008a18, 0x00000100, 0xffffffff,
  409. 0x0000897c, 0x06000100, 0xffffffff,
  410. 0x00008b28, 0x00000100, 0xffffffff,
  411. 0x00009144, 0x00800200, 0xffffffff,
  412. 0x00009a60, 0x00000100, 0xffffffff,
  413. 0x00009868, 0x00000100, 0xffffffff,
  414. 0x00008d58, 0x00000100, 0xffffffff,
  415. 0x00009510, 0x00000100, 0xffffffff,
  416. 0x0000949c, 0x00000100, 0xffffffff,
  417. 0x00009654, 0x00000100, 0xffffffff,
  418. 0x00009030, 0x00000100, 0xffffffff,
  419. 0x00009034, 0x00000100, 0xffffffff,
  420. 0x00009038, 0x00000100, 0xffffffff,
  421. 0x0000903c, 0x00000100, 0xffffffff,
  422. 0x00009040, 0x00000100, 0xffffffff,
  423. 0x0000a200, 0x00000100, 0xffffffff,
  424. 0x0000a204, 0x00000100, 0xffffffff,
  425. 0x0000a208, 0x00000100, 0xffffffff,
  426. 0x0000a20c, 0x00000100, 0xffffffff,
  427. 0x00009744, 0x00000100, 0xffffffff,
  428. 0x00003f80, 0x00000100, 0xffffffff,
  429. 0x0000a210, 0x00000100, 0xffffffff,
  430. 0x0000a214, 0x00000100, 0xffffffff,
  431. 0x000004d8, 0x00000100, 0xffffffff,
  432. 0x00009664, 0x00000100, 0xffffffff,
  433. 0x00009698, 0x00000100, 0xffffffff,
  434. 0x000004d4, 0x00000200, 0xffffffff,
  435. 0x000004d0, 0x00000000, 0xffffffff,
  436. 0x000030cc, 0x00000104, 0xffffffff,
  437. 0x0000d0c0, 0x00000100, 0xffffffff,
  438. 0x0000d8c0, 0x00000100, 0xffffffff,
  439. 0x0000802c, 0x40000000, 0xffffffff,
  440. 0x00003fc4, 0x40000000, 0xffffffff,
  441. 0x0000915c, 0x00010000, 0xffffffff,
  442. 0x00009160, 0x00030002, 0xffffffff,
  443. 0x00009164, 0x00050004, 0xffffffff,
  444. 0x00009168, 0x00070006, 0xffffffff,
  445. 0x00009178, 0x00070000, 0xffffffff,
  446. 0x0000917c, 0x00030002, 0xffffffff,
  447. 0x00009180, 0x00050004, 0xffffffff,
  448. 0x0000918c, 0x00010006, 0xffffffff,
  449. 0x00009190, 0x00090008, 0xffffffff,
  450. 0x00009194, 0x00070000, 0xffffffff,
  451. 0x00009198, 0x00030002, 0xffffffff,
  452. 0x0000919c, 0x00050004, 0xffffffff,
  453. 0x000091a8, 0x00010006, 0xffffffff,
  454. 0x000091ac, 0x00090008, 0xffffffff,
  455. 0x000091b0, 0x00070000, 0xffffffff,
  456. 0x000091b4, 0x00030002, 0xffffffff,
  457. 0x000091b8, 0x00050004, 0xffffffff,
  458. 0x000091c4, 0x00010006, 0xffffffff,
  459. 0x000091c8, 0x00090008, 0xffffffff,
  460. 0x000091cc, 0x00070000, 0xffffffff,
  461. 0x000091d0, 0x00030002, 0xffffffff,
  462. 0x000091d4, 0x00050004, 0xffffffff,
  463. 0x000091e0, 0x00010006, 0xffffffff,
  464. 0x000091e4, 0x00090008, 0xffffffff,
  465. 0x000091e8, 0x00000000, 0xffffffff,
  466. 0x000091ec, 0x00070000, 0xffffffff,
  467. 0x000091f0, 0x00030002, 0xffffffff,
  468. 0x000091f4, 0x00050004, 0xffffffff,
  469. 0x00009200, 0x00010006, 0xffffffff,
  470. 0x00009204, 0x00090008, 0xffffffff,
  471. 0x00009208, 0x00070000, 0xffffffff,
  472. 0x0000920c, 0x00030002, 0xffffffff,
  473. 0x00009210, 0x00050004, 0xffffffff,
  474. 0x0000921c, 0x00010006, 0xffffffff,
  475. 0x00009220, 0x00090008, 0xffffffff,
  476. 0x00009224, 0x00070000, 0xffffffff,
  477. 0x00009228, 0x00030002, 0xffffffff,
  478. 0x0000922c, 0x00050004, 0xffffffff,
  479. 0x00009238, 0x00010006, 0xffffffff,
  480. 0x0000923c, 0x00090008, 0xffffffff,
  481. 0x00009240, 0x00070000, 0xffffffff,
  482. 0x00009244, 0x00030002, 0xffffffff,
  483. 0x00009248, 0x00050004, 0xffffffff,
  484. 0x00009254, 0x00010006, 0xffffffff,
  485. 0x00009258, 0x00090008, 0xffffffff,
  486. 0x0000925c, 0x00070000, 0xffffffff,
  487. 0x00009260, 0x00030002, 0xffffffff,
  488. 0x00009264, 0x00050004, 0xffffffff,
  489. 0x00009270, 0x00010006, 0xffffffff,
  490. 0x00009274, 0x00090008, 0xffffffff,
  491. 0x00009278, 0x00070000, 0xffffffff,
  492. 0x0000927c, 0x00030002, 0xffffffff,
  493. 0x00009280, 0x00050004, 0xffffffff,
  494. 0x0000928c, 0x00010006, 0xffffffff,
  495. 0x00009290, 0x00090008, 0xffffffff,
  496. 0x000092a8, 0x00070000, 0xffffffff,
  497. 0x000092ac, 0x00030002, 0xffffffff,
  498. 0x000092b0, 0x00050004, 0xffffffff,
  499. 0x000092bc, 0x00010006, 0xffffffff,
  500. 0x000092c0, 0x00090008, 0xffffffff,
  501. 0x000092c4, 0x00070000, 0xffffffff,
  502. 0x000092c8, 0x00030002, 0xffffffff,
  503. 0x000092cc, 0x00050004, 0xffffffff,
  504. 0x000092d8, 0x00010006, 0xffffffff,
  505. 0x000092dc, 0x00090008, 0xffffffff,
  506. 0x00009294, 0x00000000, 0xffffffff,
  507. 0x0000802c, 0x40010000, 0xffffffff,
  508. 0x00003fc4, 0x40010000, 0xffffffff,
  509. 0x0000915c, 0x00010000, 0xffffffff,
  510. 0x00009160, 0x00030002, 0xffffffff,
  511. 0x00009164, 0x00050004, 0xffffffff,
  512. 0x00009168, 0x00070006, 0xffffffff,
  513. 0x00009178, 0x00070000, 0xffffffff,
  514. 0x0000917c, 0x00030002, 0xffffffff,
  515. 0x00009180, 0x00050004, 0xffffffff,
  516. 0x0000918c, 0x00010006, 0xffffffff,
  517. 0x00009190, 0x00090008, 0xffffffff,
  518. 0x00009194, 0x00070000, 0xffffffff,
  519. 0x00009198, 0x00030002, 0xffffffff,
  520. 0x0000919c, 0x00050004, 0xffffffff,
  521. 0x000091a8, 0x00010006, 0xffffffff,
  522. 0x000091ac, 0x00090008, 0xffffffff,
  523. 0x000091b0, 0x00070000, 0xffffffff,
  524. 0x000091b4, 0x00030002, 0xffffffff,
  525. 0x000091b8, 0x00050004, 0xffffffff,
  526. 0x000091c4, 0x00010006, 0xffffffff,
  527. 0x000091c8, 0x00090008, 0xffffffff,
  528. 0x000091cc, 0x00070000, 0xffffffff,
  529. 0x000091d0, 0x00030002, 0xffffffff,
  530. 0x000091d4, 0x00050004, 0xffffffff,
  531. 0x000091e0, 0x00010006, 0xffffffff,
  532. 0x000091e4, 0x00090008, 0xffffffff,
  533. 0x000091e8, 0x00000000, 0xffffffff,
  534. 0x000091ec, 0x00070000, 0xffffffff,
  535. 0x000091f0, 0x00030002, 0xffffffff,
  536. 0x000091f4, 0x00050004, 0xffffffff,
  537. 0x00009200, 0x00010006, 0xffffffff,
  538. 0x00009204, 0x00090008, 0xffffffff,
  539. 0x00009208, 0x00070000, 0xffffffff,
  540. 0x0000920c, 0x00030002, 0xffffffff,
  541. 0x00009210, 0x00050004, 0xffffffff,
  542. 0x0000921c, 0x00010006, 0xffffffff,
  543. 0x00009220, 0x00090008, 0xffffffff,
  544. 0x00009224, 0x00070000, 0xffffffff,
  545. 0x00009228, 0x00030002, 0xffffffff,
  546. 0x0000922c, 0x00050004, 0xffffffff,
  547. 0x00009238, 0x00010006, 0xffffffff,
  548. 0x0000923c, 0x00090008, 0xffffffff,
  549. 0x00009240, 0x00070000, 0xffffffff,
  550. 0x00009244, 0x00030002, 0xffffffff,
  551. 0x00009248, 0x00050004, 0xffffffff,
  552. 0x00009254, 0x00010006, 0xffffffff,
  553. 0x00009258, 0x00090008, 0xffffffff,
  554. 0x0000925c, 0x00070000, 0xffffffff,
  555. 0x00009260, 0x00030002, 0xffffffff,
  556. 0x00009264, 0x00050004, 0xffffffff,
  557. 0x00009270, 0x00010006, 0xffffffff,
  558. 0x00009274, 0x00090008, 0xffffffff,
  559. 0x00009278, 0x00070000, 0xffffffff,
  560. 0x0000927c, 0x00030002, 0xffffffff,
  561. 0x00009280, 0x00050004, 0xffffffff,
  562. 0x0000928c, 0x00010006, 0xffffffff,
  563. 0x00009290, 0x00090008, 0xffffffff,
  564. 0x000092a8, 0x00070000, 0xffffffff,
  565. 0x000092ac, 0x00030002, 0xffffffff,
  566. 0x000092b0, 0x00050004, 0xffffffff,
  567. 0x000092bc, 0x00010006, 0xffffffff,
  568. 0x000092c0, 0x00090008, 0xffffffff,
  569. 0x000092c4, 0x00070000, 0xffffffff,
  570. 0x000092c8, 0x00030002, 0xffffffff,
  571. 0x000092cc, 0x00050004, 0xffffffff,
  572. 0x000092d8, 0x00010006, 0xffffffff,
  573. 0x000092dc, 0x00090008, 0xffffffff,
  574. 0x00009294, 0x00000000, 0xffffffff,
  575. 0x0000802c, 0xc0000000, 0xffffffff,
  576. 0x00003fc4, 0xc0000000, 0xffffffff,
  577. 0x000008f8, 0x00000010, 0xffffffff,
  578. 0x000008fc, 0x00000000, 0xffffffff,
  579. 0x000008f8, 0x00000011, 0xffffffff,
  580. 0x000008fc, 0x00000000, 0xffffffff,
  581. 0x000008f8, 0x00000012, 0xffffffff,
  582. 0x000008fc, 0x00000000, 0xffffffff,
  583. 0x000008f8, 0x00000013, 0xffffffff,
  584. 0x000008fc, 0x00000000, 0xffffffff,
  585. 0x000008f8, 0x00000014, 0xffffffff,
  586. 0x000008fc, 0x00000000, 0xffffffff,
  587. 0x000008f8, 0x00000015, 0xffffffff,
  588. 0x000008fc, 0x00000000, 0xffffffff,
  589. 0x000008f8, 0x00000016, 0xffffffff,
  590. 0x000008fc, 0x00000000, 0xffffffff,
  591. 0x000008f8, 0x00000017, 0xffffffff,
  592. 0x000008fc, 0x00000000, 0xffffffff,
  593. 0x000008f8, 0x00000018, 0xffffffff,
  594. 0x000008fc, 0x00000000, 0xffffffff,
  595. 0x000008f8, 0x00000019, 0xffffffff,
  596. 0x000008fc, 0x00000000, 0xffffffff,
  597. 0x000008f8, 0x0000001a, 0xffffffff,
  598. 0x000008fc, 0x00000000, 0xffffffff,
  599. 0x000008f8, 0x0000001b, 0xffffffff,
  600. 0x000008fc, 0x00000000, 0xffffffff
  601. };
  602. #define CAYMAN_MGCG_DEFAULT_LENGTH sizeof(cayman_mgcg_default) / (3 * sizeof(u32))
  603. static const u32 cayman_mgcg_disable[] =
  604. {
  605. 0x0000802c, 0xc0000000, 0xffffffff,
  606. 0x000008f8, 0x00000000, 0xffffffff,
  607. 0x000008fc, 0xffffffff, 0xffffffff,
  608. 0x000008f8, 0x00000001, 0xffffffff,
  609. 0x000008fc, 0xffffffff, 0xffffffff,
  610. 0x000008f8, 0x00000002, 0xffffffff,
  611. 0x000008fc, 0xffffffff, 0xffffffff,
  612. 0x000008f8, 0x00000003, 0xffffffff,
  613. 0x000008fc, 0xffffffff, 0xffffffff,
  614. 0x00009150, 0x00600000, 0xffffffff
  615. };
  616. #define CAYMAN_MGCG_DISABLE_LENGTH sizeof(cayman_mgcg_disable) / (3 * sizeof(u32))
  617. static const u32 cayman_mgcg_enable[] =
  618. {
  619. 0x0000802c, 0xc0000000, 0xffffffff,
  620. 0x000008f8, 0x00000000, 0xffffffff,
  621. 0x000008fc, 0x00000000, 0xffffffff,
  622. 0x000008f8, 0x00000001, 0xffffffff,
  623. 0x000008fc, 0x00000000, 0xffffffff,
  624. 0x000008f8, 0x00000002, 0xffffffff,
  625. 0x000008fc, 0x00600000, 0xffffffff,
  626. 0x000008f8, 0x00000003, 0xffffffff,
  627. 0x000008fc, 0x00000000, 0xffffffff,
  628. 0x00009150, 0x96944200, 0xffffffff
  629. };
  630. #define CAYMAN_MGCG_ENABLE_LENGTH sizeof(cayman_mgcg_enable) / (3 * sizeof(u32))
  631. #define NISLANDS_SYSLS_SEQUENCE 100
  632. static const u32 cayman_sysls_default[] =
  633. {
  634. /* Register, Value, Mask bits */
  635. 0x000055e8, 0x00000000, 0xffffffff,
  636. 0x0000d0bc, 0x00000000, 0xffffffff,
  637. 0x0000d8bc, 0x00000000, 0xffffffff,
  638. 0x000015c0, 0x000c1401, 0xffffffff,
  639. 0x0000264c, 0x000c0400, 0xffffffff,
  640. 0x00002648, 0x000c0400, 0xffffffff,
  641. 0x00002650, 0x000c0400, 0xffffffff,
  642. 0x000020b8, 0x000c0400, 0xffffffff,
  643. 0x000020bc, 0x000c0400, 0xffffffff,
  644. 0x000020c0, 0x000c0c80, 0xffffffff,
  645. 0x0000f4a0, 0x000000c0, 0xffffffff,
  646. 0x0000f4a4, 0x00680fff, 0xffffffff,
  647. 0x00002f50, 0x00000404, 0xffffffff,
  648. 0x000004c8, 0x00000001, 0xffffffff,
  649. 0x000064ec, 0x00000000, 0xffffffff,
  650. 0x00000c7c, 0x00000000, 0xffffffff,
  651. 0x00008dfc, 0x00000000, 0xffffffff
  652. };
  653. #define CAYMAN_SYSLS_DEFAULT_LENGTH sizeof(cayman_sysls_default) / (3 * sizeof(u32))
  654. static const u32 cayman_sysls_disable[] =
  655. {
  656. /* Register, Value, Mask bits */
  657. 0x0000d0c0, 0x00000000, 0xffffffff,
  658. 0x0000d8c0, 0x00000000, 0xffffffff,
  659. 0x000055e8, 0x00000000, 0xffffffff,
  660. 0x0000d0bc, 0x00000000, 0xffffffff,
  661. 0x0000d8bc, 0x00000000, 0xffffffff,
  662. 0x000015c0, 0x00041401, 0xffffffff,
  663. 0x0000264c, 0x00040400, 0xffffffff,
  664. 0x00002648, 0x00040400, 0xffffffff,
  665. 0x00002650, 0x00040400, 0xffffffff,
  666. 0x000020b8, 0x00040400, 0xffffffff,
  667. 0x000020bc, 0x00040400, 0xffffffff,
  668. 0x000020c0, 0x00040c80, 0xffffffff,
  669. 0x0000f4a0, 0x000000c0, 0xffffffff,
  670. 0x0000f4a4, 0x00680000, 0xffffffff,
  671. 0x00002f50, 0x00000404, 0xffffffff,
  672. 0x000004c8, 0x00000001, 0xffffffff,
  673. 0x000064ec, 0x00007ffd, 0xffffffff,
  674. 0x00000c7c, 0x0000ff00, 0xffffffff,
  675. 0x00008dfc, 0x0000007f, 0xffffffff
  676. };
  677. #define CAYMAN_SYSLS_DISABLE_LENGTH sizeof(cayman_sysls_disable) / (3 * sizeof(u32))
  678. static const u32 cayman_sysls_enable[] =
  679. {
  680. /* Register, Value, Mask bits */
  681. 0x000055e8, 0x00000001, 0xffffffff,
  682. 0x0000d0bc, 0x00000100, 0xffffffff,
  683. 0x0000d8bc, 0x00000100, 0xffffffff,
  684. 0x000015c0, 0x000c1401, 0xffffffff,
  685. 0x0000264c, 0x000c0400, 0xffffffff,
  686. 0x00002648, 0x000c0400, 0xffffffff,
  687. 0x00002650, 0x000c0400, 0xffffffff,
  688. 0x000020b8, 0x000c0400, 0xffffffff,
  689. 0x000020bc, 0x000c0400, 0xffffffff,
  690. 0x000020c0, 0x000c0c80, 0xffffffff,
  691. 0x0000f4a0, 0x000000c0, 0xffffffff,
  692. 0x0000f4a4, 0x00680fff, 0xffffffff,
  693. 0x00002f50, 0x00000903, 0xffffffff,
  694. 0x000004c8, 0x00000000, 0xffffffff,
  695. 0x000064ec, 0x00000000, 0xffffffff,
  696. 0x00000c7c, 0x00000000, 0xffffffff,
  697. 0x00008dfc, 0x00000000, 0xffffffff
  698. };
  699. #define CAYMAN_SYSLS_ENABLE_LENGTH sizeof(cayman_sysls_enable) / (3 * sizeof(u32))
  700. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  701. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  702. struct ni_power_info *ni_get_pi(struct radeon_device *rdev)
  703. {
  704. struct ni_power_info *pi = rdev->pm.dpm.priv;
  705. return pi;
  706. }
  707. struct ni_ps *ni_get_ps(struct radeon_ps *rps)
  708. {
  709. struct ni_ps *ps = rps->ps_priv;
  710. return ps;
  711. }
  712. static void ni_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  713. u16 v, s32 t,
  714. u32 ileakage,
  715. u32 *leakage)
  716. {
  717. s64 kt, kv, leakage_w, i_leakage, vddc, temperature;
  718. i_leakage = div64_s64(drm_int2fixp(ileakage), 1000);
  719. vddc = div64_s64(drm_int2fixp(v), 1000);
  720. temperature = div64_s64(drm_int2fixp(t), 1000);
  721. kt = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->at), 1000),
  722. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bt), 1000), temperature)));
  723. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 1000),
  724. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 1000), vddc)));
  725. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  726. *leakage = drm_fixp2int(leakage_w * 1000);
  727. }
  728. static void ni_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
  729. const struct ni_leakage_coeffients *coeff,
  730. u16 v,
  731. s32 t,
  732. u32 i_leakage,
  733. u32 *leakage)
  734. {
  735. ni_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  736. }
  737. static void ni_apply_state_adjust_rules(struct radeon_device *rdev,
  738. struct radeon_ps *rps)
  739. {
  740. struct ni_ps *ps = ni_get_ps(rps);
  741. struct radeon_clock_and_voltage_limits *max_limits;
  742. bool disable_mclk_switching;
  743. u32 mclk, sclk;
  744. u16 vddc, vddci;
  745. int i;
  746. if (rdev->pm.dpm.new_active_crtc_count > 1)
  747. disable_mclk_switching = true;
  748. else
  749. disable_mclk_switching = false;
  750. if (rdev->pm.dpm.ac_power)
  751. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  752. else
  753. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  754. if (rdev->pm.dpm.ac_power == false) {
  755. for (i = 0; i < ps->performance_level_count; i++) {
  756. if (ps->performance_levels[i].mclk > max_limits->mclk)
  757. ps->performance_levels[i].mclk = max_limits->mclk;
  758. if (ps->performance_levels[i].sclk > max_limits->sclk)
  759. ps->performance_levels[i].sclk = max_limits->sclk;
  760. if (ps->performance_levels[i].vddc > max_limits->vddc)
  761. ps->performance_levels[i].vddc = max_limits->vddc;
  762. if (ps->performance_levels[i].vddci > max_limits->vddci)
  763. ps->performance_levels[i].vddci = max_limits->vddci;
  764. }
  765. }
  766. /* XXX validate the min clocks required for display */
  767. if (disable_mclk_switching) {
  768. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  769. sclk = ps->performance_levels[0].sclk;
  770. vddc = ps->performance_levels[0].vddc;
  771. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  772. } else {
  773. sclk = ps->performance_levels[0].sclk;
  774. mclk = ps->performance_levels[0].mclk;
  775. vddc = ps->performance_levels[0].vddc;
  776. vddci = ps->performance_levels[0].vddci;
  777. }
  778. /* adjusted low state */
  779. ps->performance_levels[0].sclk = sclk;
  780. ps->performance_levels[0].mclk = mclk;
  781. ps->performance_levels[0].vddc = vddc;
  782. ps->performance_levels[0].vddci = vddci;
  783. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  784. &ps->performance_levels[0].sclk,
  785. &ps->performance_levels[0].mclk);
  786. for (i = 1; i < ps->performance_level_count; i++) {
  787. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  788. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  789. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  790. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  791. }
  792. if (disable_mclk_switching) {
  793. mclk = ps->performance_levels[0].mclk;
  794. for (i = 1; i < ps->performance_level_count; i++) {
  795. if (mclk < ps->performance_levels[i].mclk)
  796. mclk = ps->performance_levels[i].mclk;
  797. }
  798. for (i = 0; i < ps->performance_level_count; i++) {
  799. ps->performance_levels[i].mclk = mclk;
  800. ps->performance_levels[i].vddci = vddci;
  801. }
  802. } else {
  803. for (i = 1; i < ps->performance_level_count; i++) {
  804. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  805. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  806. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  807. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  808. }
  809. }
  810. for (i = 1; i < ps->performance_level_count; i++)
  811. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  812. &ps->performance_levels[i].sclk,
  813. &ps->performance_levels[i].mclk);
  814. for (i = 0; i < ps->performance_level_count; i++)
  815. btc_adjust_clock_combinations(rdev, max_limits,
  816. &ps->performance_levels[i]);
  817. for (i = 0; i < ps->performance_level_count; i++) {
  818. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  819. ps->performance_levels[i].sclk,
  820. max_limits->vddc, &ps->performance_levels[i].vddc);
  821. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  822. ps->performance_levels[i].mclk,
  823. max_limits->vddci, &ps->performance_levels[i].vddci);
  824. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  825. ps->performance_levels[i].mclk,
  826. max_limits->vddc, &ps->performance_levels[i].vddc);
  827. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  828. rdev->clock.current_dispclk,
  829. max_limits->vddc, &ps->performance_levels[i].vddc);
  830. }
  831. for (i = 0; i < ps->performance_level_count; i++) {
  832. btc_apply_voltage_delta_rules(rdev,
  833. max_limits->vddc, max_limits->vddci,
  834. &ps->performance_levels[i].vddc,
  835. &ps->performance_levels[i].vddci);
  836. }
  837. ps->dc_compatible = true;
  838. for (i = 0; i < ps->performance_level_count; i++) {
  839. if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  840. ps->dc_compatible = false;
  841. if (ps->performance_levels[i].vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  842. ps->performance_levels[i].flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  843. }
  844. }
  845. static void ni_cg_clockgating_default(struct radeon_device *rdev)
  846. {
  847. u32 count;
  848. const u32 *ps = NULL;
  849. ps = (const u32 *)&cayman_cgcg_cgls_default;
  850. count = CAYMAN_CGCG_CGLS_DEFAULT_LENGTH;
  851. btc_program_mgcg_hw_sequence(rdev, ps, count);
  852. }
  853. static void ni_gfx_clockgating_enable(struct radeon_device *rdev,
  854. bool enable)
  855. {
  856. u32 count;
  857. const u32 *ps = NULL;
  858. if (enable) {
  859. ps = (const u32 *)&cayman_cgcg_cgls_enable;
  860. count = CAYMAN_CGCG_CGLS_ENABLE_LENGTH;
  861. } else {
  862. ps = (const u32 *)&cayman_cgcg_cgls_disable;
  863. count = CAYMAN_CGCG_CGLS_DISABLE_LENGTH;
  864. }
  865. btc_program_mgcg_hw_sequence(rdev, ps, count);
  866. }
  867. static void ni_mg_clockgating_default(struct radeon_device *rdev)
  868. {
  869. u32 count;
  870. const u32 *ps = NULL;
  871. ps = (const u32 *)&cayman_mgcg_default;
  872. count = CAYMAN_MGCG_DEFAULT_LENGTH;
  873. btc_program_mgcg_hw_sequence(rdev, ps, count);
  874. }
  875. static void ni_mg_clockgating_enable(struct radeon_device *rdev,
  876. bool enable)
  877. {
  878. u32 count;
  879. const u32 *ps = NULL;
  880. if (enable) {
  881. ps = (const u32 *)&cayman_mgcg_enable;
  882. count = CAYMAN_MGCG_ENABLE_LENGTH;
  883. } else {
  884. ps = (const u32 *)&cayman_mgcg_disable;
  885. count = CAYMAN_MGCG_DISABLE_LENGTH;
  886. }
  887. btc_program_mgcg_hw_sequence(rdev, ps, count);
  888. }
  889. static void ni_ls_clockgating_default(struct radeon_device *rdev)
  890. {
  891. u32 count;
  892. const u32 *ps = NULL;
  893. ps = (const u32 *)&cayman_sysls_default;
  894. count = CAYMAN_SYSLS_DEFAULT_LENGTH;
  895. btc_program_mgcg_hw_sequence(rdev, ps, count);
  896. }
  897. static void ni_ls_clockgating_enable(struct radeon_device *rdev,
  898. bool enable)
  899. {
  900. u32 count;
  901. const u32 *ps = NULL;
  902. if (enable) {
  903. ps = (const u32 *)&cayman_sysls_enable;
  904. count = CAYMAN_SYSLS_ENABLE_LENGTH;
  905. } else {
  906. ps = (const u32 *)&cayman_sysls_disable;
  907. count = CAYMAN_SYSLS_DISABLE_LENGTH;
  908. }
  909. btc_program_mgcg_hw_sequence(rdev, ps, count);
  910. }
  911. static int ni_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
  912. struct radeon_clock_voltage_dependency_table *table)
  913. {
  914. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  915. u32 i;
  916. if (table) {
  917. for (i = 0; i < table->count; i++) {
  918. if (0xff01 == table->entries[i].v) {
  919. if (pi->max_vddc == 0)
  920. return -EINVAL;
  921. table->entries[i].v = pi->max_vddc;
  922. }
  923. }
  924. }
  925. return 0;
  926. }
  927. static int ni_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
  928. {
  929. int ret = 0;
  930. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  931. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  932. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  933. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  934. return ret;
  935. }
  936. static void ni_stop_dpm(struct radeon_device *rdev)
  937. {
  938. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  939. }
  940. #if 0
  941. static int ni_notify_hw_of_power_source(struct radeon_device *rdev,
  942. bool ac_power)
  943. {
  944. if (ac_power)
  945. return (rv770_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  946. 0 : -EINVAL;
  947. return 0;
  948. }
  949. #endif
  950. static PPSMC_Result ni_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  951. PPSMC_Msg msg, u32 parameter)
  952. {
  953. WREG32(SMC_SCRATCH0, parameter);
  954. return rv770_send_msg_to_smc(rdev, msg);
  955. }
  956. static int ni_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  957. {
  958. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  959. return -EINVAL;
  960. return (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  961. 0 : -EINVAL;
  962. }
  963. #if 0
  964. static int ni_unrestrict_performance_levels_after_switch(struct radeon_device *rdev)
  965. {
  966. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  967. return -EINVAL;
  968. return (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) == PPSMC_Result_OK) ?
  969. 0 : -EINVAL;
  970. }
  971. #endif
  972. static void ni_stop_smc(struct radeon_device *rdev)
  973. {
  974. u32 tmp;
  975. int i;
  976. for (i = 0; i < rdev->usec_timeout; i++) {
  977. tmp = RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK;
  978. if (tmp != 1)
  979. break;
  980. udelay(1);
  981. }
  982. udelay(100);
  983. r7xx_stop_smc(rdev);
  984. }
  985. static int ni_process_firmware_header(struct radeon_device *rdev)
  986. {
  987. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  988. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  989. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  990. u32 tmp;
  991. int ret;
  992. ret = rv770_read_smc_sram_dword(rdev,
  993. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  994. NISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  995. &tmp, pi->sram_end);
  996. if (ret)
  997. return ret;
  998. pi->state_table_start = (u16)tmp;
  999. ret = rv770_read_smc_sram_dword(rdev,
  1000. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1001. NISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  1002. &tmp, pi->sram_end);
  1003. if (ret)
  1004. return ret;
  1005. pi->soft_regs_start = (u16)tmp;
  1006. ret = rv770_read_smc_sram_dword(rdev,
  1007. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1008. NISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  1009. &tmp, pi->sram_end);
  1010. if (ret)
  1011. return ret;
  1012. eg_pi->mc_reg_table_start = (u16)tmp;
  1013. ret = rv770_read_smc_sram_dword(rdev,
  1014. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1015. NISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  1016. &tmp, pi->sram_end);
  1017. if (ret)
  1018. return ret;
  1019. ni_pi->fan_table_start = (u16)tmp;
  1020. ret = rv770_read_smc_sram_dword(rdev,
  1021. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1022. NISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  1023. &tmp, pi->sram_end);
  1024. if (ret)
  1025. return ret;
  1026. ni_pi->arb_table_start = (u16)tmp;
  1027. ret = rv770_read_smc_sram_dword(rdev,
  1028. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1029. NISLANDS_SMC_FIRMWARE_HEADER_cacTable,
  1030. &tmp, pi->sram_end);
  1031. if (ret)
  1032. return ret;
  1033. ni_pi->cac_table_start = (u16)tmp;
  1034. ret = rv770_read_smc_sram_dword(rdev,
  1035. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1036. NISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  1037. &tmp, pi->sram_end);
  1038. if (ret)
  1039. return ret;
  1040. ni_pi->spll_table_start = (u16)tmp;
  1041. return ret;
  1042. }
  1043. static void ni_read_clock_registers(struct radeon_device *rdev)
  1044. {
  1045. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1046. ni_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  1047. ni_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  1048. ni_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  1049. ni_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  1050. ni_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  1051. ni_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  1052. ni_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1053. ni_pi->clock_registers.mpll_ad_func_cntl_2 = RREG32(MPLL_AD_FUNC_CNTL_2);
  1054. ni_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1055. ni_pi->clock_registers.mpll_dq_func_cntl_2 = RREG32(MPLL_DQ_FUNC_CNTL_2);
  1056. ni_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1057. ni_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1058. ni_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1059. ni_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1060. }
  1061. #if 0
  1062. static int ni_enter_ulp_state(struct radeon_device *rdev)
  1063. {
  1064. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1065. if (pi->gfx_clock_gating) {
  1066. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  1067. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  1068. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  1069. RREG32(GB_ADDR_CONFIG);
  1070. }
  1071. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  1072. ~HOST_SMC_MSG_MASK);
  1073. udelay(25000);
  1074. return 0;
  1075. }
  1076. #endif
  1077. static void ni_program_response_times(struct radeon_device *rdev)
  1078. {
  1079. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  1080. u32 vddc_dly, bb_dly, acpi_dly, vbi_dly, mclk_switch_limit;
  1081. u32 reference_clock;
  1082. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  1083. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  1084. backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
  1085. if (voltage_response_time == 0)
  1086. voltage_response_time = 1000;
  1087. if (backbias_response_time == 0)
  1088. backbias_response_time = 1000;
  1089. acpi_delay_time = 15000;
  1090. vbi_time_out = 100000;
  1091. reference_clock = radeon_get_xclk(rdev);
  1092. vddc_dly = (voltage_response_time * reference_clock) / 1600;
  1093. bb_dly = (backbias_response_time * reference_clock) / 1600;
  1094. acpi_dly = (acpi_delay_time * reference_clock) / 1600;
  1095. vbi_dly = (vbi_time_out * reference_clock) / 1600;
  1096. mclk_switch_limit = (460 * reference_clock) / 100;
  1097. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  1098. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_bbias, bb_dly);
  1099. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  1100. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  1101. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  1102. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_switch_lim, mclk_switch_limit);
  1103. }
  1104. static void ni_populate_smc_voltage_table(struct radeon_device *rdev,
  1105. struct atom_voltage_table *voltage_table,
  1106. NISLANDS_SMC_STATETABLE *table)
  1107. {
  1108. unsigned int i;
  1109. for (i = 0; i < voltage_table->count; i++) {
  1110. table->highSMIO[i] = 0;
  1111. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  1112. }
  1113. }
  1114. static void ni_populate_smc_voltage_tables(struct radeon_device *rdev,
  1115. NISLANDS_SMC_STATETABLE *table)
  1116. {
  1117. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1118. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1119. unsigned char i;
  1120. if (eg_pi->vddc_voltage_table.count) {
  1121. ni_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
  1122. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] = 0;
  1123. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] =
  1124. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1125. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  1126. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  1127. table->maxVDDCIndexInPPTable = i;
  1128. break;
  1129. }
  1130. }
  1131. }
  1132. if (eg_pi->vddci_voltage_table.count) {
  1133. ni_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
  1134. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] = 0;
  1135. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  1136. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1137. }
  1138. }
  1139. static int ni_populate_voltage_value(struct radeon_device *rdev,
  1140. struct atom_voltage_table *table,
  1141. u16 value,
  1142. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1143. {
  1144. unsigned int i;
  1145. for (i = 0; i < table->count; i++) {
  1146. if (value <= table->entries[i].value) {
  1147. voltage->index = (u8)i;
  1148. voltage->value = cpu_to_be16(table->entries[i].value);
  1149. break;
  1150. }
  1151. }
  1152. if (i >= table->count)
  1153. return -EINVAL;
  1154. return 0;
  1155. }
  1156. static void ni_populate_mvdd_value(struct radeon_device *rdev,
  1157. u32 mclk,
  1158. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1159. {
  1160. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1161. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1162. if (!pi->mvdd_control) {
  1163. voltage->index = eg_pi->mvdd_high_index;
  1164. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1165. return;
  1166. }
  1167. if (mclk <= pi->mvdd_split_frequency) {
  1168. voltage->index = eg_pi->mvdd_low_index;
  1169. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  1170. } else {
  1171. voltage->index = eg_pi->mvdd_high_index;
  1172. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1173. }
  1174. }
  1175. static int ni_get_std_voltage_value(struct radeon_device *rdev,
  1176. NISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1177. u16 *std_voltage)
  1178. {
  1179. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries &&
  1180. ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count))
  1181. *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  1182. else
  1183. *std_voltage = be16_to_cpu(voltage->value);
  1184. return 0;
  1185. }
  1186. static void ni_populate_std_voltage_value(struct radeon_device *rdev,
  1187. u16 value, u8 index,
  1188. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1189. {
  1190. voltage->index = index;
  1191. voltage->value = cpu_to_be16(value);
  1192. }
  1193. static u32 ni_get_smc_power_scaling_factor(struct radeon_device *rdev)
  1194. {
  1195. u32 xclk_period;
  1196. u32 xclk = radeon_get_xclk(rdev);
  1197. u32 tmp = RREG32(CG_CAC_CTRL) & TID_CNT_MASK;
  1198. xclk_period = (1000000000UL / xclk);
  1199. xclk_period /= 10000UL;
  1200. return tmp * xclk_period;
  1201. }
  1202. static u32 ni_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  1203. {
  1204. return (power_in_watts * scaling_factor) << 2;
  1205. }
  1206. static u32 ni_calculate_power_boost_limit(struct radeon_device *rdev,
  1207. struct radeon_ps *radeon_state,
  1208. u32 near_tdp_limit)
  1209. {
  1210. struct ni_ps *state = ni_get_ps(radeon_state);
  1211. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1212. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1213. u32 power_boost_limit = 0;
  1214. int ret;
  1215. if (ni_pi->enable_power_containment &&
  1216. ni_pi->use_power_boost_limit) {
  1217. NISLANDS_SMC_VOLTAGE_VALUE vddc;
  1218. u16 std_vddc_med;
  1219. u16 std_vddc_high;
  1220. u64 tmp, n, d;
  1221. if (state->performance_level_count < 3)
  1222. return 0;
  1223. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1224. state->performance_levels[state->performance_level_count - 2].vddc,
  1225. &vddc);
  1226. if (ret)
  1227. return 0;
  1228. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_med);
  1229. if (ret)
  1230. return 0;
  1231. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1232. state->performance_levels[state->performance_level_count - 1].vddc,
  1233. &vddc);
  1234. if (ret)
  1235. return 0;
  1236. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_high);
  1237. if (ret)
  1238. return 0;
  1239. n = ((u64)near_tdp_limit * ((u64)std_vddc_med * (u64)std_vddc_med) * 90);
  1240. d = ((u64)std_vddc_high * (u64)std_vddc_high * 100);
  1241. tmp = div64_u64(n, d);
  1242. if (tmp >> 32)
  1243. return 0;
  1244. power_boost_limit = (u32)tmp;
  1245. }
  1246. return power_boost_limit;
  1247. }
  1248. static int ni_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
  1249. bool adjust_polarity,
  1250. u32 tdp_adjustment,
  1251. u32 *tdp_limit,
  1252. u32 *near_tdp_limit)
  1253. {
  1254. if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
  1255. return -EINVAL;
  1256. if (adjust_polarity) {
  1257. *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1258. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit + (*tdp_limit - rdev->pm.dpm.tdp_limit);
  1259. } else {
  1260. *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1261. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit - (rdev->pm.dpm.tdp_limit - *tdp_limit);
  1262. }
  1263. return 0;
  1264. }
  1265. static int ni_populate_smc_tdp_limits(struct radeon_device *rdev,
  1266. struct radeon_ps *radeon_state)
  1267. {
  1268. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1269. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1270. if (ni_pi->enable_power_containment) {
  1271. NISLANDS_SMC_STATETABLE *smc_table = &ni_pi->smc_statetable;
  1272. u32 scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  1273. u32 tdp_limit;
  1274. u32 near_tdp_limit;
  1275. u32 power_boost_limit;
  1276. int ret;
  1277. if (scaling_factor == 0)
  1278. return -EINVAL;
  1279. memset(smc_table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1280. ret = ni_calculate_adjusted_tdp_limits(rdev,
  1281. false, /* ??? */
  1282. rdev->pm.dpm.tdp_adjustment,
  1283. &tdp_limit,
  1284. &near_tdp_limit);
  1285. if (ret)
  1286. return ret;
  1287. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state,
  1288. near_tdp_limit);
  1289. smc_table->dpm2Params.TDPLimit =
  1290. cpu_to_be32(ni_scale_power_for_smc(tdp_limit, scaling_factor));
  1291. smc_table->dpm2Params.NearTDPLimit =
  1292. cpu_to_be32(ni_scale_power_for_smc(near_tdp_limit, scaling_factor));
  1293. smc_table->dpm2Params.SafePowerLimit =
  1294. cpu_to_be32(ni_scale_power_for_smc((near_tdp_limit * NISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100,
  1295. scaling_factor));
  1296. smc_table->dpm2Params.PowerBoostLimit =
  1297. cpu_to_be32(ni_scale_power_for_smc(power_boost_limit, scaling_factor));
  1298. ret = rv770_copy_bytes_to_smc(rdev,
  1299. (u16)(pi->state_table_start + offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  1300. offsetof(PP_NIslands_DPM2Parameters, TDPLimit)),
  1301. (u8 *)(&smc_table->dpm2Params.TDPLimit),
  1302. sizeof(u32) * 4, pi->sram_end);
  1303. if (ret)
  1304. return ret;
  1305. }
  1306. return 0;
  1307. }
  1308. int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  1309. u32 arb_freq_src, u32 arb_freq_dest)
  1310. {
  1311. u32 mc_arb_dram_timing;
  1312. u32 mc_arb_dram_timing2;
  1313. u32 burst_time;
  1314. u32 mc_cg_config;
  1315. switch (arb_freq_src) {
  1316. case MC_CG_ARB_FREQ_F0:
  1317. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1318. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1319. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  1320. break;
  1321. case MC_CG_ARB_FREQ_F1:
  1322. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  1323. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  1324. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  1325. break;
  1326. case MC_CG_ARB_FREQ_F2:
  1327. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  1328. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  1329. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  1330. break;
  1331. case MC_CG_ARB_FREQ_F3:
  1332. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  1333. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  1334. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  1335. break;
  1336. default:
  1337. return -EINVAL;
  1338. }
  1339. switch (arb_freq_dest) {
  1340. case MC_CG_ARB_FREQ_F0:
  1341. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  1342. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  1343. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  1344. break;
  1345. case MC_CG_ARB_FREQ_F1:
  1346. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  1347. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  1348. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  1349. break;
  1350. case MC_CG_ARB_FREQ_F2:
  1351. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  1352. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  1353. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  1354. break;
  1355. case MC_CG_ARB_FREQ_F3:
  1356. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  1357. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  1358. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  1359. break;
  1360. default:
  1361. return -EINVAL;
  1362. }
  1363. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  1364. WREG32(MC_CG_CONFIG, mc_cg_config);
  1365. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  1366. return 0;
  1367. }
  1368. static int ni_init_arb_table_index(struct radeon_device *rdev)
  1369. {
  1370. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1371. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1372. u32 tmp;
  1373. int ret;
  1374. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1375. &tmp, pi->sram_end);
  1376. if (ret)
  1377. return ret;
  1378. tmp &= 0x00FFFFFF;
  1379. tmp |= ((u32)MC_CG_ARB_FREQ_F1) << 24;
  1380. return rv770_write_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1381. tmp, pi->sram_end);
  1382. }
  1383. static int ni_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1384. {
  1385. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1386. }
  1387. static int ni_force_switch_to_arb_f0(struct radeon_device *rdev)
  1388. {
  1389. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1390. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1391. u32 tmp;
  1392. int ret;
  1393. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1394. &tmp, pi->sram_end);
  1395. if (ret)
  1396. return ret;
  1397. tmp = (tmp >> 24) & 0xff;
  1398. if (tmp == MC_CG_ARB_FREQ_F0)
  1399. return 0;
  1400. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1401. }
  1402. static int ni_populate_memory_timing_parameters(struct radeon_device *rdev,
  1403. struct rv7xx_pl *pl,
  1404. SMC_NIslands_MCArbDramTimingRegisterSet *arb_regs)
  1405. {
  1406. u32 dram_timing;
  1407. u32 dram_timing2;
  1408. arb_regs->mc_arb_rfsh_rate =
  1409. (u8)rv770_calculate_memory_refresh_rate(rdev, pl->sclk);
  1410. radeon_atom_set_engine_dram_timings(rdev,
  1411. pl->sclk,
  1412. pl->mclk);
  1413. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1414. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1415. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  1416. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  1417. return 0;
  1418. }
  1419. static int ni_do_program_memory_timing_parameters(struct radeon_device *rdev,
  1420. struct radeon_ps *radeon_state,
  1421. unsigned int first_arb_set)
  1422. {
  1423. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1424. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1425. struct ni_ps *state = ni_get_ps(radeon_state);
  1426. SMC_NIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  1427. int i, ret = 0;
  1428. for (i = 0; i < state->performance_level_count; i++) {
  1429. ret = ni_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
  1430. if (ret)
  1431. break;
  1432. ret = rv770_copy_bytes_to_smc(rdev,
  1433. (u16)(ni_pi->arb_table_start +
  1434. offsetof(SMC_NIslands_MCArbDramTimingRegisters, data) +
  1435. sizeof(SMC_NIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i)),
  1436. (u8 *)&arb_regs,
  1437. (u16)sizeof(SMC_NIslands_MCArbDramTimingRegisterSet),
  1438. pi->sram_end);
  1439. if (ret)
  1440. break;
  1441. }
  1442. return ret;
  1443. }
  1444. static int ni_program_memory_timing_parameters(struct radeon_device *rdev,
  1445. struct radeon_ps *radeon_new_state)
  1446. {
  1447. return ni_do_program_memory_timing_parameters(rdev, radeon_new_state,
  1448. NISLANDS_DRIVER_STATE_ARB_INDEX);
  1449. }
  1450. static void ni_populate_initial_mvdd_value(struct radeon_device *rdev,
  1451. struct NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1452. {
  1453. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1454. voltage->index = eg_pi->mvdd_high_index;
  1455. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1456. }
  1457. static int ni_populate_smc_initial_state(struct radeon_device *rdev,
  1458. struct radeon_ps *radeon_initial_state,
  1459. NISLANDS_SMC_STATETABLE *table)
  1460. {
  1461. struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
  1462. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1463. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1464. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1465. u32 reg;
  1466. int ret;
  1467. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  1468. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl);
  1469. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 =
  1470. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl_2);
  1471. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  1472. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl);
  1473. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 =
  1474. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl_2);
  1475. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  1476. cpu_to_be32(ni_pi->clock_registers.mclk_pwrmgt_cntl);
  1477. table->initialState.levels[0].mclk.vDLL_CNTL =
  1478. cpu_to_be32(ni_pi->clock_registers.dll_cntl);
  1479. table->initialState.levels[0].mclk.vMPLL_SS =
  1480. cpu_to_be32(ni_pi->clock_registers.mpll_ss1);
  1481. table->initialState.levels[0].mclk.vMPLL_SS2 =
  1482. cpu_to_be32(ni_pi->clock_registers.mpll_ss2);
  1483. table->initialState.levels[0].mclk.mclk_value =
  1484. cpu_to_be32(initial_state->performance_levels[0].mclk);
  1485. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1486. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl);
  1487. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1488. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_2);
  1489. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1490. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_3);
  1491. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  1492. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_4);
  1493. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  1494. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum);
  1495. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  1496. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum_2);
  1497. table->initialState.levels[0].sclk.sclk_value =
  1498. cpu_to_be32(initial_state->performance_levels[0].sclk);
  1499. table->initialState.levels[0].arbRefreshState =
  1500. NISLANDS_INITIAL_STATE_ARB_INDEX;
  1501. table->initialState.levels[0].ACIndex = 0;
  1502. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1503. initial_state->performance_levels[0].vddc,
  1504. &table->initialState.levels[0].vddc);
  1505. if (!ret) {
  1506. u16 std_vddc;
  1507. ret = ni_get_std_voltage_value(rdev,
  1508. &table->initialState.levels[0].vddc,
  1509. &std_vddc);
  1510. if (!ret)
  1511. ni_populate_std_voltage_value(rdev, std_vddc,
  1512. table->initialState.levels[0].vddc.index,
  1513. &table->initialState.levels[0].std_vddc);
  1514. }
  1515. if (eg_pi->vddci_control)
  1516. ni_populate_voltage_value(rdev,
  1517. &eg_pi->vddci_voltage_table,
  1518. initial_state->performance_levels[0].vddci,
  1519. &table->initialState.levels[0].vddci);
  1520. ni_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
  1521. reg = CG_R(0xffff) | CG_L(0);
  1522. table->initialState.levels[0].aT = cpu_to_be32(reg);
  1523. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  1524. if (pi->boot_in_gen2)
  1525. table->initialState.levels[0].gen2PCIE = 1;
  1526. else
  1527. table->initialState.levels[0].gen2PCIE = 0;
  1528. if (pi->mem_gddr5) {
  1529. table->initialState.levels[0].strobeMode =
  1530. cypress_get_strobe_mode_settings(rdev,
  1531. initial_state->performance_levels[0].mclk);
  1532. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  1533. table->initialState.levels[0].mcFlags = NISLANDS_SMC_MC_EDC_RD_FLAG | NISLANDS_SMC_MC_EDC_WR_FLAG;
  1534. else
  1535. table->initialState.levels[0].mcFlags = 0;
  1536. }
  1537. table->initialState.levelCount = 1;
  1538. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1539. table->initialState.levels[0].dpm2.MaxPS = 0;
  1540. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  1541. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  1542. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  1543. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1544. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1545. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1546. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1547. return 0;
  1548. }
  1549. static int ni_populate_smc_acpi_state(struct radeon_device *rdev,
  1550. NISLANDS_SMC_STATETABLE *table)
  1551. {
  1552. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1553. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1554. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1555. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1556. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1557. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1558. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1559. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1560. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1561. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1562. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1563. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1564. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1565. u32 reg;
  1566. int ret;
  1567. table->ACPIState = table->initialState;
  1568. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  1569. if (pi->acpi_vddc) {
  1570. ret = ni_populate_voltage_value(rdev,
  1571. &eg_pi->vddc_voltage_table,
  1572. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  1573. if (!ret) {
  1574. u16 std_vddc;
  1575. ret = ni_get_std_voltage_value(rdev,
  1576. &table->ACPIState.levels[0].vddc, &std_vddc);
  1577. if (!ret)
  1578. ni_populate_std_voltage_value(rdev, std_vddc,
  1579. table->ACPIState.levels[0].vddc.index,
  1580. &table->ACPIState.levels[0].std_vddc);
  1581. }
  1582. if (pi->pcie_gen2) {
  1583. if (pi->acpi_pcie_gen2)
  1584. table->ACPIState.levels[0].gen2PCIE = 1;
  1585. else
  1586. table->ACPIState.levels[0].gen2PCIE = 0;
  1587. } else {
  1588. table->ACPIState.levels[0].gen2PCIE = 0;
  1589. }
  1590. } else {
  1591. ret = ni_populate_voltage_value(rdev,
  1592. &eg_pi->vddc_voltage_table,
  1593. pi->min_vddc_in_table,
  1594. &table->ACPIState.levels[0].vddc);
  1595. if (!ret) {
  1596. u16 std_vddc;
  1597. ret = ni_get_std_voltage_value(rdev,
  1598. &table->ACPIState.levels[0].vddc,
  1599. &std_vddc);
  1600. if (!ret)
  1601. ni_populate_std_voltage_value(rdev, std_vddc,
  1602. table->ACPIState.levels[0].vddc.index,
  1603. &table->ACPIState.levels[0].std_vddc);
  1604. }
  1605. table->ACPIState.levels[0].gen2PCIE = 0;
  1606. }
  1607. if (eg_pi->acpi_vddci) {
  1608. if (eg_pi->vddci_control)
  1609. ni_populate_voltage_value(rdev,
  1610. &eg_pi->vddci_voltage_table,
  1611. eg_pi->acpi_vddci,
  1612. &table->ACPIState.levels[0].vddci);
  1613. }
  1614. mpll_ad_func_cntl &= ~PDNB;
  1615. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  1616. if (pi->mem_gddr5)
  1617. mpll_dq_func_cntl &= ~PDNB;
  1618. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
  1619. mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
  1620. MRDCKA1_RESET |
  1621. MRDCKB0_RESET |
  1622. MRDCKB1_RESET |
  1623. MRDCKC0_RESET |
  1624. MRDCKC1_RESET |
  1625. MRDCKD0_RESET |
  1626. MRDCKD1_RESET);
  1627. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1628. MRDCKA1_PDNB |
  1629. MRDCKB0_PDNB |
  1630. MRDCKB1_PDNB |
  1631. MRDCKC0_PDNB |
  1632. MRDCKC1_PDNB |
  1633. MRDCKD0_PDNB |
  1634. MRDCKD1_PDNB);
  1635. dll_cntl |= (MRDCKA0_BYPASS |
  1636. MRDCKA1_BYPASS |
  1637. MRDCKB0_BYPASS |
  1638. MRDCKB1_BYPASS |
  1639. MRDCKC0_BYPASS |
  1640. MRDCKC1_BYPASS |
  1641. MRDCKD0_BYPASS |
  1642. MRDCKD1_BYPASS);
  1643. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1644. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  1645. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1646. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1647. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1648. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1649. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1650. table->ACPIState.levels[0].mclk.vDLL_CNTL = cpu_to_be32(dll_cntl);
  1651. table->ACPIState.levels[0].mclk.mclk_value = 0;
  1652. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  1653. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  1654. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  1655. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(spll_func_cntl_4);
  1656. table->ACPIState.levels[0].sclk.sclk_value = 0;
  1657. ni_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  1658. if (eg_pi->dynamic_ac_timing)
  1659. table->ACPIState.levels[0].ACIndex = 1;
  1660. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  1661. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  1662. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  1663. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  1664. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1665. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1666. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1667. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1668. return 0;
  1669. }
  1670. static int ni_init_smc_table(struct radeon_device *rdev)
  1671. {
  1672. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1673. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1674. int ret;
  1675. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  1676. NISLANDS_SMC_STATETABLE *table = &ni_pi->smc_statetable;
  1677. memset(table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1678. ni_populate_smc_voltage_tables(rdev, table);
  1679. switch (rdev->pm.int_thermal_type) {
  1680. case THERMAL_TYPE_NI:
  1681. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1682. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1683. break;
  1684. case THERMAL_TYPE_NONE:
  1685. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1686. break;
  1687. default:
  1688. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1689. break;
  1690. }
  1691. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1692. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1693. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1694. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1695. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1696. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1697. if (pi->mem_gddr5)
  1698. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1699. ret = ni_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1700. if (ret)
  1701. return ret;
  1702. ret = ni_populate_smc_acpi_state(rdev, table);
  1703. if (ret)
  1704. return ret;
  1705. table->driverState = table->initialState;
  1706. table->ULVState = table->initialState;
  1707. ret = ni_do_program_memory_timing_parameters(rdev, radeon_boot_state,
  1708. NISLANDS_INITIAL_STATE_ARB_INDEX);
  1709. if (ret)
  1710. return ret;
  1711. return rv770_copy_bytes_to_smc(rdev, pi->state_table_start, (u8 *)table,
  1712. sizeof(NISLANDS_SMC_STATETABLE), pi->sram_end);
  1713. }
  1714. static int ni_calculate_sclk_params(struct radeon_device *rdev,
  1715. u32 engine_clock,
  1716. NISLANDS_SMC_SCLK_VALUE *sclk)
  1717. {
  1718. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1719. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1720. struct atom_clock_dividers dividers;
  1721. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1722. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1723. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1724. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1725. u32 cg_spll_spread_spectrum = ni_pi->clock_registers.cg_spll_spread_spectrum;
  1726. u32 cg_spll_spread_spectrum_2 = ni_pi->clock_registers.cg_spll_spread_spectrum_2;
  1727. u64 tmp;
  1728. u32 reference_clock = rdev->clock.spll.reference_freq;
  1729. u32 reference_divider;
  1730. u32 fbdiv;
  1731. int ret;
  1732. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1733. engine_clock, false, &dividers);
  1734. if (ret)
  1735. return ret;
  1736. reference_divider = 1 + dividers.ref_div;
  1737. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16834;
  1738. do_div(tmp, reference_clock);
  1739. fbdiv = (u32) tmp;
  1740. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  1741. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  1742. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  1743. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1744. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  1745. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  1746. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  1747. spll_func_cntl_3 |= SPLL_DITHEN;
  1748. if (pi->sclk_ss) {
  1749. struct radeon_atom_ss ss;
  1750. u32 vco_freq = engine_clock * dividers.post_div;
  1751. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1752. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  1753. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  1754. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  1755. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  1756. cg_spll_spread_spectrum |= CLK_S(clk_s);
  1757. cg_spll_spread_spectrum |= SSEN;
  1758. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  1759. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  1760. }
  1761. }
  1762. sclk->sclk_value = engine_clock;
  1763. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  1764. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  1765. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  1766. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  1767. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  1768. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  1769. return 0;
  1770. }
  1771. static int ni_populate_sclk_value(struct radeon_device *rdev,
  1772. u32 engine_clock,
  1773. NISLANDS_SMC_SCLK_VALUE *sclk)
  1774. {
  1775. NISLANDS_SMC_SCLK_VALUE sclk_tmp;
  1776. int ret;
  1777. ret = ni_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
  1778. if (!ret) {
  1779. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  1780. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  1781. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  1782. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  1783. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  1784. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  1785. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  1786. }
  1787. return ret;
  1788. }
  1789. static int ni_init_smc_spll_table(struct radeon_device *rdev)
  1790. {
  1791. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1792. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1793. SMC_NISLANDS_SPLL_DIV_TABLE *spll_table;
  1794. NISLANDS_SMC_SCLK_VALUE sclk_params;
  1795. u32 fb_div;
  1796. u32 p_div;
  1797. u32 clk_s;
  1798. u32 clk_v;
  1799. u32 sclk = 0;
  1800. int i, ret;
  1801. u32 tmp;
  1802. if (ni_pi->spll_table_start == 0)
  1803. return -EINVAL;
  1804. spll_table = kzalloc(sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  1805. if (spll_table == NULL)
  1806. return -ENOMEM;
  1807. for (i = 0; i < 256; i++) {
  1808. ret = ni_calculate_sclk_params(rdev, sclk, &sclk_params);
  1809. if (ret)
  1810. break;
  1811. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  1812. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  1813. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  1814. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  1815. fb_div &= ~0x00001FFF;
  1816. fb_div >>= 1;
  1817. clk_v >>= 6;
  1818. if (p_div & ~(SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  1819. ret = -EINVAL;
  1820. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1821. ret = -EINVAL;
  1822. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1823. ret = -EINVAL;
  1824. if (clk_v & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  1825. ret = -EINVAL;
  1826. if (ret)
  1827. break;
  1828. tmp = ((fb_div << SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  1829. ((p_div << SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  1830. spll_table->freq[i] = cpu_to_be32(tmp);
  1831. tmp = ((clk_v << SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  1832. ((clk_s << SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  1833. spll_table->ss[i] = cpu_to_be32(tmp);
  1834. sclk += 512;
  1835. }
  1836. if (!ret)
  1837. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->spll_table_start, (u8 *)spll_table,
  1838. sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), pi->sram_end);
  1839. kfree(spll_table);
  1840. return ret;
  1841. }
  1842. static int ni_populate_mclk_value(struct radeon_device *rdev,
  1843. u32 engine_clock,
  1844. u32 memory_clock,
  1845. NISLANDS_SMC_MCLK_VALUE *mclk,
  1846. bool strobe_mode,
  1847. bool dll_state_on)
  1848. {
  1849. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1850. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1851. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1852. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1853. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1854. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1855. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1856. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1857. u32 mpll_ss1 = ni_pi->clock_registers.mpll_ss1;
  1858. u32 mpll_ss2 = ni_pi->clock_registers.mpll_ss2;
  1859. struct atom_clock_dividers dividers;
  1860. u32 ibias;
  1861. u32 dll_speed;
  1862. int ret;
  1863. u32 mc_seq_misc7;
  1864. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  1865. memory_clock, strobe_mode, &dividers);
  1866. if (ret)
  1867. return ret;
  1868. if (!strobe_mode) {
  1869. mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
  1870. if (mc_seq_misc7 & 0x8000000)
  1871. dividers.post_div = 1;
  1872. }
  1873. ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
  1874. mpll_ad_func_cntl &= ~(CLKR_MASK |
  1875. YCLK_POST_DIV_MASK |
  1876. CLKF_MASK |
  1877. CLKFRAC_MASK |
  1878. IBIAS_MASK);
  1879. mpll_ad_func_cntl |= CLKR(dividers.ref_div);
  1880. mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1881. mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
  1882. mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1883. mpll_ad_func_cntl |= IBIAS(ibias);
  1884. if (dividers.vco_mode)
  1885. mpll_ad_func_cntl_2 |= VCO_MODE;
  1886. else
  1887. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  1888. if (pi->mem_gddr5) {
  1889. mpll_dq_func_cntl &= ~(CLKR_MASK |
  1890. YCLK_POST_DIV_MASK |
  1891. CLKF_MASK |
  1892. CLKFRAC_MASK |
  1893. IBIAS_MASK);
  1894. mpll_dq_func_cntl |= CLKR(dividers.ref_div);
  1895. mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1896. mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
  1897. mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1898. mpll_dq_func_cntl |= IBIAS(ibias);
  1899. if (strobe_mode)
  1900. mpll_dq_func_cntl &= ~PDNB;
  1901. else
  1902. mpll_dq_func_cntl |= PDNB;
  1903. if (dividers.vco_mode)
  1904. mpll_dq_func_cntl_2 |= VCO_MODE;
  1905. else
  1906. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  1907. }
  1908. if (pi->mclk_ss) {
  1909. struct radeon_atom_ss ss;
  1910. u32 vco_freq = memory_clock * dividers.post_div;
  1911. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1912. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  1913. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1914. u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
  1915. u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
  1916. u32 clk_v = ss.percentage *
  1917. (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
  1918. mpll_ss1 &= ~CLKV_MASK;
  1919. mpll_ss1 |= CLKV(clk_v);
  1920. mpll_ss2 &= ~CLKS_MASK;
  1921. mpll_ss2 |= CLKS(clk_s);
  1922. }
  1923. }
  1924. dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
  1925. memory_clock);
  1926. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1927. mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
  1928. if (dll_state_on)
  1929. mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
  1930. MRDCKA1_PDNB |
  1931. MRDCKB0_PDNB |
  1932. MRDCKB1_PDNB |
  1933. MRDCKC0_PDNB |
  1934. MRDCKC1_PDNB |
  1935. MRDCKD0_PDNB |
  1936. MRDCKD1_PDNB);
  1937. else
  1938. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1939. MRDCKA1_PDNB |
  1940. MRDCKB0_PDNB |
  1941. MRDCKB1_PDNB |
  1942. MRDCKC0_PDNB |
  1943. MRDCKC1_PDNB |
  1944. MRDCKD0_PDNB |
  1945. MRDCKD1_PDNB);
  1946. mclk->mclk_value = cpu_to_be32(memory_clock);
  1947. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1948. mclk->vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1949. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1950. mclk->vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1951. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1952. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  1953. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  1954. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  1955. return 0;
  1956. }
  1957. static void ni_populate_smc_sp(struct radeon_device *rdev,
  1958. struct radeon_ps *radeon_state,
  1959. NISLANDS_SMC_SWSTATE *smc_state)
  1960. {
  1961. struct ni_ps *ps = ni_get_ps(radeon_state);
  1962. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1963. int i;
  1964. for (i = 0; i < ps->performance_level_count - 1; i++)
  1965. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  1966. smc_state->levels[ps->performance_level_count - 1].bSP =
  1967. cpu_to_be32(pi->psp);
  1968. }
  1969. static int ni_convert_power_level_to_smc(struct radeon_device *rdev,
  1970. struct rv7xx_pl *pl,
  1971. NISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  1972. {
  1973. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1974. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1975. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1976. int ret;
  1977. bool dll_state_on;
  1978. u16 std_vddc;
  1979. u32 tmp = RREG32(DC_STUTTER_CNTL);
  1980. level->gen2PCIE = pi->pcie_gen2 ?
  1981. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  1982. ret = ni_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  1983. if (ret)
  1984. return ret;
  1985. level->mcFlags = 0;
  1986. if (pi->mclk_stutter_mode_threshold &&
  1987. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  1988. !eg_pi->uvd_enabled &&
  1989. (tmp & DC_STUTTER_ENABLE_A) &&
  1990. (tmp & DC_STUTTER_ENABLE_B))
  1991. level->mcFlags |= NISLANDS_SMC_MC_STUTTER_EN;
  1992. if (pi->mem_gddr5) {
  1993. if (pl->mclk > pi->mclk_edc_enable_threshold)
  1994. level->mcFlags |= NISLANDS_SMC_MC_EDC_RD_FLAG;
  1995. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  1996. level->mcFlags |= NISLANDS_SMC_MC_EDC_WR_FLAG;
  1997. level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
  1998. if (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) {
  1999. if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
  2000. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2001. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2002. else
  2003. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2004. } else {
  2005. dll_state_on = false;
  2006. if (pl->mclk > ni_pi->mclk_rtt_mode_threshold)
  2007. level->mcFlags |= NISLANDS_SMC_MC_RTT_ENABLE;
  2008. }
  2009. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk,
  2010. &level->mclk,
  2011. (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) != 0,
  2012. dll_state_on);
  2013. } else
  2014. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk, &level->mclk, 1, 1);
  2015. if (ret)
  2016. return ret;
  2017. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2018. pl->vddc, &level->vddc);
  2019. if (ret)
  2020. return ret;
  2021. ret = ni_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
  2022. if (ret)
  2023. return ret;
  2024. ni_populate_std_voltage_value(rdev, std_vddc,
  2025. level->vddc.index, &level->std_vddc);
  2026. if (eg_pi->vddci_control) {
  2027. ret = ni_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  2028. pl->vddci, &level->vddci);
  2029. if (ret)
  2030. return ret;
  2031. }
  2032. ni_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  2033. return ret;
  2034. }
  2035. static int ni_populate_smc_t(struct radeon_device *rdev,
  2036. struct radeon_ps *radeon_state,
  2037. NISLANDS_SMC_SWSTATE *smc_state)
  2038. {
  2039. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2040. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2041. struct ni_ps *state = ni_get_ps(radeon_state);
  2042. u32 a_t;
  2043. u32 t_l, t_h;
  2044. u32 high_bsp;
  2045. int i, ret;
  2046. if (state->performance_level_count >= 9)
  2047. return -EINVAL;
  2048. if (state->performance_level_count < 2) {
  2049. a_t = CG_R(0xffff) | CG_L(0);
  2050. smc_state->levels[0].aT = cpu_to_be32(a_t);
  2051. return 0;
  2052. }
  2053. smc_state->levels[0].aT = cpu_to_be32(0);
  2054. for (i = 0; i <= state->performance_level_count - 2; i++) {
  2055. if (eg_pi->uvd_enabled)
  2056. ret = r600_calculate_at(
  2057. 1000 * (i * (eg_pi->smu_uvd_hs ? 2 : 8) + 2),
  2058. 100 * R600_AH_DFLT,
  2059. state->performance_levels[i + 1].sclk,
  2060. state->performance_levels[i].sclk,
  2061. &t_l,
  2062. &t_h);
  2063. else
  2064. ret = r600_calculate_at(
  2065. 1000 * (i + 1),
  2066. 100 * R600_AH_DFLT,
  2067. state->performance_levels[i + 1].sclk,
  2068. state->performance_levels[i].sclk,
  2069. &t_l,
  2070. &t_h);
  2071. if (ret) {
  2072. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  2073. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  2074. }
  2075. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  2076. a_t |= CG_R(t_l * pi->bsp / 20000);
  2077. smc_state->levels[i].aT = cpu_to_be32(a_t);
  2078. high_bsp = (i == state->performance_level_count - 2) ?
  2079. pi->pbsp : pi->bsp;
  2080. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  2081. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  2082. }
  2083. return 0;
  2084. }
  2085. static int ni_populate_power_containment_values(struct radeon_device *rdev,
  2086. struct radeon_ps *radeon_state,
  2087. NISLANDS_SMC_SWSTATE *smc_state)
  2088. {
  2089. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2090. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2091. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2092. struct ni_ps *state = ni_get_ps(radeon_state);
  2093. u32 prev_sclk;
  2094. u32 max_sclk;
  2095. u32 min_sclk;
  2096. int i, ret;
  2097. u32 tdp_limit;
  2098. u32 near_tdp_limit;
  2099. u32 power_boost_limit;
  2100. u8 max_ps_percent;
  2101. if (ni_pi->enable_power_containment == false)
  2102. return 0;
  2103. if (state->performance_level_count == 0)
  2104. return -EINVAL;
  2105. if (smc_state->levelCount != state->performance_level_count)
  2106. return -EINVAL;
  2107. ret = ni_calculate_adjusted_tdp_limits(rdev,
  2108. false, /* ??? */
  2109. rdev->pm.dpm.tdp_adjustment,
  2110. &tdp_limit,
  2111. &near_tdp_limit);
  2112. if (ret)
  2113. return ret;
  2114. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state, near_tdp_limit);
  2115. ret = rv770_write_smc_sram_dword(rdev,
  2116. pi->state_table_start +
  2117. offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  2118. offsetof(PP_NIslands_DPM2Parameters, PowerBoostLimit),
  2119. ni_scale_power_for_smc(power_boost_limit, ni_get_smc_power_scaling_factor(rdev)),
  2120. pi->sram_end);
  2121. if (ret)
  2122. power_boost_limit = 0;
  2123. smc_state->levels[0].dpm2.MaxPS = 0;
  2124. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2125. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2126. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2127. smc_state->levels[0].stateFlags |= power_boost_limit ? PPSMC_STATEFLAG_POWERBOOST : 0;
  2128. for (i = 1; i < state->performance_level_count; i++) {
  2129. prev_sclk = state->performance_levels[i-1].sclk;
  2130. max_sclk = state->performance_levels[i].sclk;
  2131. max_ps_percent = (i != (state->performance_level_count - 1)) ?
  2132. NISLANDS_DPM2_MAXPS_PERCENT_M : NISLANDS_DPM2_MAXPS_PERCENT_H;
  2133. if (max_sclk < prev_sclk)
  2134. return -EINVAL;
  2135. if ((max_ps_percent == 0) || (prev_sclk == max_sclk) || eg_pi->uvd_enabled)
  2136. min_sclk = max_sclk;
  2137. else if (1 == i)
  2138. min_sclk = prev_sclk;
  2139. else
  2140. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2141. if (min_sclk < state->performance_levels[0].sclk)
  2142. min_sclk = state->performance_levels[0].sclk;
  2143. if (min_sclk == 0)
  2144. return -EINVAL;
  2145. smc_state->levels[i].dpm2.MaxPS =
  2146. (u8)((NISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2147. smc_state->levels[i].dpm2.NearTDPDec = NISLANDS_DPM2_NEAR_TDP_DEC;
  2148. smc_state->levels[i].dpm2.AboveSafeInc = NISLANDS_DPM2_ABOVE_SAFE_INC;
  2149. smc_state->levels[i].dpm2.BelowSafeInc = NISLANDS_DPM2_BELOW_SAFE_INC;
  2150. smc_state->levels[i].stateFlags |=
  2151. ((i != (state->performance_level_count - 1)) && power_boost_limit) ?
  2152. PPSMC_STATEFLAG_POWERBOOST : 0;
  2153. }
  2154. return 0;
  2155. }
  2156. static int ni_populate_sq_ramping_values(struct radeon_device *rdev,
  2157. struct radeon_ps *radeon_state,
  2158. NISLANDS_SMC_SWSTATE *smc_state)
  2159. {
  2160. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2161. struct ni_ps *state = ni_get_ps(radeon_state);
  2162. u32 sq_power_throttle;
  2163. u32 sq_power_throttle2;
  2164. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2165. int i;
  2166. if (state->performance_level_count == 0)
  2167. return -EINVAL;
  2168. if (smc_state->levelCount != state->performance_level_count)
  2169. return -EINVAL;
  2170. if (rdev->pm.dpm.sq_ramping_threshold == 0)
  2171. return -EINVAL;
  2172. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2173. enable_sq_ramping = false;
  2174. if (NISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2175. enable_sq_ramping = false;
  2176. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2177. enable_sq_ramping = false;
  2178. if (NISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2179. enable_sq_ramping = false;
  2180. if (NISLANDS_DPM2_SQ_RAMP_LTI_RATIO <= (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2181. enable_sq_ramping = false;
  2182. for (i = 0; i < state->performance_level_count; i++) {
  2183. sq_power_throttle = 0;
  2184. sq_power_throttle2 = 0;
  2185. if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
  2186. enable_sq_ramping) {
  2187. sq_power_throttle |= MAX_POWER(NISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2188. sq_power_throttle |= MIN_POWER(NISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2189. sq_power_throttle2 |= MAX_POWER_DELTA(NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2190. sq_power_throttle2 |= STI_SIZE(NISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2191. sq_power_throttle2 |= LTI_RATIO(NISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2192. } else {
  2193. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2194. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2195. }
  2196. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2197. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2198. }
  2199. return 0;
  2200. }
  2201. static int ni_enable_power_containment(struct radeon_device *rdev,
  2202. struct radeon_ps *radeon_new_state,
  2203. bool enable)
  2204. {
  2205. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2206. PPSMC_Result smc_result;
  2207. int ret = 0;
  2208. if (ni_pi->enable_power_containment) {
  2209. if (enable) {
  2210. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2211. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
  2212. if (smc_result != PPSMC_Result_OK) {
  2213. ret = -EINVAL;
  2214. ni_pi->pc_enabled = false;
  2215. } else {
  2216. ni_pi->pc_enabled = true;
  2217. }
  2218. }
  2219. } else {
  2220. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
  2221. if (smc_result != PPSMC_Result_OK)
  2222. ret = -EINVAL;
  2223. ni_pi->pc_enabled = false;
  2224. }
  2225. }
  2226. return ret;
  2227. }
  2228. static int ni_convert_power_state_to_smc(struct radeon_device *rdev,
  2229. struct radeon_ps *radeon_state,
  2230. NISLANDS_SMC_SWSTATE *smc_state)
  2231. {
  2232. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2233. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2234. struct ni_ps *state = ni_get_ps(radeon_state);
  2235. int i, ret;
  2236. u32 threshold = state->performance_levels[state->performance_level_count - 1].sclk * 100 / 100;
  2237. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  2238. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  2239. smc_state->levelCount = 0;
  2240. if (state->performance_level_count > NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE)
  2241. return -EINVAL;
  2242. for (i = 0; i < state->performance_level_count; i++) {
  2243. ret = ni_convert_power_level_to_smc(rdev, &state->performance_levels[i],
  2244. &smc_state->levels[i]);
  2245. smc_state->levels[i].arbRefreshState =
  2246. (u8)(NISLANDS_DRIVER_STATE_ARB_INDEX + i);
  2247. if (ret)
  2248. return ret;
  2249. if (ni_pi->enable_power_containment)
  2250. smc_state->levels[i].displayWatermark =
  2251. (state->performance_levels[i].sclk < threshold) ?
  2252. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2253. else
  2254. smc_state->levels[i].displayWatermark = (i < 2) ?
  2255. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2256. if (eg_pi->dynamic_ac_timing)
  2257. smc_state->levels[i].ACIndex = NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  2258. else
  2259. smc_state->levels[i].ACIndex = 0;
  2260. smc_state->levelCount++;
  2261. }
  2262. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_watermark_threshold,
  2263. cpu_to_be32(threshold / 512));
  2264. ni_populate_smc_sp(rdev, radeon_state, smc_state);
  2265. ret = ni_populate_power_containment_values(rdev, radeon_state, smc_state);
  2266. if (ret)
  2267. ni_pi->enable_power_containment = false;
  2268. ret = ni_populate_sq_ramping_values(rdev, radeon_state, smc_state);
  2269. if (ret)
  2270. ni_pi->enable_sq_ramping = false;
  2271. return ni_populate_smc_t(rdev, radeon_state, smc_state);
  2272. }
  2273. static int ni_upload_sw_state(struct radeon_device *rdev,
  2274. struct radeon_ps *radeon_new_state)
  2275. {
  2276. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2277. u16 address = pi->state_table_start +
  2278. offsetof(NISLANDS_SMC_STATETABLE, driverState);
  2279. u16 state_size = sizeof(NISLANDS_SMC_SWSTATE) +
  2280. ((NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1) * sizeof(NISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  2281. int ret;
  2282. NISLANDS_SMC_SWSTATE *smc_state = kzalloc(state_size, GFP_KERNEL);
  2283. if (smc_state == NULL)
  2284. return -ENOMEM;
  2285. ret = ni_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
  2286. if (ret)
  2287. goto done;
  2288. ret = rv770_copy_bytes_to_smc(rdev, address, (u8 *)smc_state, state_size, pi->sram_end);
  2289. done:
  2290. kfree(smc_state);
  2291. return ret;
  2292. }
  2293. static int ni_set_mc_special_registers(struct radeon_device *rdev,
  2294. struct ni_mc_reg_table *table)
  2295. {
  2296. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2297. u8 i, j, k;
  2298. u32 temp_reg;
  2299. for (i = 0, j = table->last; i < table->last; i++) {
  2300. switch (table->mc_reg_address[i].s1) {
  2301. case MC_SEQ_MISC1 >> 2:
  2302. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2303. return -EINVAL;
  2304. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  2305. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  2306. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2307. for (k = 0; k < table->num_entries; k++)
  2308. table->mc_reg_table_entry[k].mc_data[j] =
  2309. ((temp_reg & 0xffff0000)) |
  2310. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  2311. j++;
  2312. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2313. return -EINVAL;
  2314. temp_reg = RREG32(MC_PMG_CMD_MRS);
  2315. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  2316. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2317. for(k = 0; k < table->num_entries; k++) {
  2318. table->mc_reg_table_entry[k].mc_data[j] =
  2319. (temp_reg & 0xffff0000) |
  2320. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2321. if (!pi->mem_gddr5)
  2322. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  2323. }
  2324. j++;
  2325. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2326. return -EINVAL;
  2327. break;
  2328. case MC_SEQ_RESERVE_M >> 2:
  2329. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  2330. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  2331. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2332. for (k = 0; k < table->num_entries; k++)
  2333. table->mc_reg_table_entry[k].mc_data[j] =
  2334. (temp_reg & 0xffff0000) |
  2335. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2336. j++;
  2337. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2338. return -EINVAL;
  2339. break;
  2340. default:
  2341. break;
  2342. }
  2343. }
  2344. table->last = j;
  2345. return 0;
  2346. }
  2347. static bool ni_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  2348. {
  2349. bool result = true;
  2350. switch (in_reg) {
  2351. case MC_SEQ_RAS_TIMING >> 2:
  2352. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  2353. break;
  2354. case MC_SEQ_CAS_TIMING >> 2:
  2355. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  2356. break;
  2357. case MC_SEQ_MISC_TIMING >> 2:
  2358. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  2359. break;
  2360. case MC_SEQ_MISC_TIMING2 >> 2:
  2361. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  2362. break;
  2363. case MC_SEQ_RD_CTL_D0 >> 2:
  2364. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  2365. break;
  2366. case MC_SEQ_RD_CTL_D1 >> 2:
  2367. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  2368. break;
  2369. case MC_SEQ_WR_CTL_D0 >> 2:
  2370. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  2371. break;
  2372. case MC_SEQ_WR_CTL_D1 >> 2:
  2373. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  2374. break;
  2375. case MC_PMG_CMD_EMRS >> 2:
  2376. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2377. break;
  2378. case MC_PMG_CMD_MRS >> 2:
  2379. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2380. break;
  2381. case MC_PMG_CMD_MRS1 >> 2:
  2382. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2383. break;
  2384. case MC_SEQ_PMG_TIMING >> 2:
  2385. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  2386. break;
  2387. case MC_PMG_CMD_MRS2 >> 2:
  2388. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  2389. break;
  2390. default:
  2391. result = false;
  2392. break;
  2393. }
  2394. return result;
  2395. }
  2396. static void ni_set_valid_flag(struct ni_mc_reg_table *table)
  2397. {
  2398. u8 i, j;
  2399. for (i = 0; i < table->last; i++) {
  2400. for (j = 1; j < table->num_entries; j++) {
  2401. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  2402. table->valid_flag |= 1 << i;
  2403. break;
  2404. }
  2405. }
  2406. }
  2407. }
  2408. static void ni_set_s0_mc_reg_index(struct ni_mc_reg_table *table)
  2409. {
  2410. u32 i;
  2411. u16 address;
  2412. for (i = 0; i < table->last; i++)
  2413. table->mc_reg_address[i].s0 =
  2414. ni_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  2415. address : table->mc_reg_address[i].s1;
  2416. }
  2417. static int ni_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  2418. struct ni_mc_reg_table *ni_table)
  2419. {
  2420. u8 i, j;
  2421. if (table->last > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2422. return -EINVAL;
  2423. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  2424. return -EINVAL;
  2425. for (i = 0; i < table->last; i++)
  2426. ni_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  2427. ni_table->last = table->last;
  2428. for (i = 0; i < table->num_entries; i++) {
  2429. ni_table->mc_reg_table_entry[i].mclk_max =
  2430. table->mc_reg_table_entry[i].mclk_max;
  2431. for (j = 0; j < table->last; j++)
  2432. ni_table->mc_reg_table_entry[i].mc_data[j] =
  2433. table->mc_reg_table_entry[i].mc_data[j];
  2434. }
  2435. ni_table->num_entries = table->num_entries;
  2436. return 0;
  2437. }
  2438. static int ni_initialize_mc_reg_table(struct radeon_device *rdev)
  2439. {
  2440. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2441. int ret;
  2442. struct atom_mc_reg_table *table;
  2443. struct ni_mc_reg_table *ni_table = &ni_pi->mc_reg_table;
  2444. u8 module_index = rv770_get_memory_module_index(rdev);
  2445. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  2446. if (!table)
  2447. return -ENOMEM;
  2448. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  2449. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  2450. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  2451. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  2452. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  2453. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  2454. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  2455. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  2456. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  2457. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  2458. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  2459. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  2460. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  2461. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  2462. if (ret)
  2463. goto init_mc_done;
  2464. ret = ni_copy_vbios_mc_reg_table(table, ni_table);
  2465. if (ret)
  2466. goto init_mc_done;
  2467. ni_set_s0_mc_reg_index(ni_table);
  2468. ret = ni_set_mc_special_registers(rdev, ni_table);
  2469. if (ret)
  2470. goto init_mc_done;
  2471. ni_set_valid_flag(ni_table);
  2472. init_mc_done:
  2473. kfree(table);
  2474. return ret;
  2475. }
  2476. static void ni_populate_mc_reg_addresses(struct radeon_device *rdev,
  2477. SMC_NIslands_MCRegisters *mc_reg_table)
  2478. {
  2479. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2480. u32 i, j;
  2481. for (i = 0, j = 0; j < ni_pi->mc_reg_table.last; j++) {
  2482. if (ni_pi->mc_reg_table.valid_flag & (1 << j)) {
  2483. if (i >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2484. break;
  2485. mc_reg_table->address[i].s0 =
  2486. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s0);
  2487. mc_reg_table->address[i].s1 =
  2488. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s1);
  2489. i++;
  2490. }
  2491. }
  2492. mc_reg_table->last = (u8)i;
  2493. }
  2494. static void ni_convert_mc_registers(struct ni_mc_reg_entry *entry,
  2495. SMC_NIslands_MCRegisterSet *data,
  2496. u32 num_entries, u32 valid_flag)
  2497. {
  2498. u32 i, j;
  2499. for (i = 0, j = 0; j < num_entries; j++) {
  2500. if (valid_flag & (1 << j)) {
  2501. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  2502. i++;
  2503. }
  2504. }
  2505. }
  2506. static void ni_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  2507. struct rv7xx_pl *pl,
  2508. SMC_NIslands_MCRegisterSet *mc_reg_table_data)
  2509. {
  2510. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2511. u32 i = 0;
  2512. for (i = 0; i < ni_pi->mc_reg_table.num_entries; i++) {
  2513. if (pl->mclk <= ni_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  2514. break;
  2515. }
  2516. if ((i == ni_pi->mc_reg_table.num_entries) && (i > 0))
  2517. --i;
  2518. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[i],
  2519. mc_reg_table_data,
  2520. ni_pi->mc_reg_table.last,
  2521. ni_pi->mc_reg_table.valid_flag);
  2522. }
  2523. static void ni_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  2524. struct radeon_ps *radeon_state,
  2525. SMC_NIslands_MCRegisters *mc_reg_table)
  2526. {
  2527. struct ni_ps *state = ni_get_ps(radeon_state);
  2528. int i;
  2529. for (i = 0; i < state->performance_level_count; i++) {
  2530. ni_convert_mc_reg_table_entry_to_smc(rdev,
  2531. &state->performance_levels[i],
  2532. &mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  2533. }
  2534. }
  2535. static int ni_populate_mc_reg_table(struct radeon_device *rdev,
  2536. struct radeon_ps *radeon_boot_state)
  2537. {
  2538. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2539. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2540. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2541. struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
  2542. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2543. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2544. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_seq_index, 1);
  2545. ni_populate_mc_reg_addresses(rdev, mc_reg_table);
  2546. ni_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
  2547. &mc_reg_table->data[0]);
  2548. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[0],
  2549. &mc_reg_table->data[1],
  2550. ni_pi->mc_reg_table.last,
  2551. ni_pi->mc_reg_table.valid_flag);
  2552. ni_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, mc_reg_table);
  2553. return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
  2554. (u8 *)mc_reg_table,
  2555. sizeof(SMC_NIslands_MCRegisters),
  2556. pi->sram_end);
  2557. }
  2558. static int ni_upload_mc_reg_table(struct radeon_device *rdev,
  2559. struct radeon_ps *radeon_new_state)
  2560. {
  2561. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2562. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2563. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2564. struct ni_ps *ni_new_state = ni_get_ps(radeon_new_state);
  2565. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2566. u16 address;
  2567. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2568. ni_convert_mc_reg_table_to_smc(rdev, radeon_new_state, mc_reg_table);
  2569. address = eg_pi->mc_reg_table_start +
  2570. (u16)offsetof(SMC_NIslands_MCRegisters, data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  2571. return rv770_copy_bytes_to_smc(rdev, address,
  2572. (u8 *)&mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  2573. sizeof(SMC_NIslands_MCRegisterSet) * ni_new_state->performance_level_count,
  2574. pi->sram_end);
  2575. }
  2576. static int ni_init_driver_calculated_leakage_table(struct radeon_device *rdev,
  2577. PP_NIslands_CACTABLES *cac_tables)
  2578. {
  2579. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2580. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2581. u32 leakage = 0;
  2582. unsigned int i, j, table_size;
  2583. s32 t;
  2584. u32 smc_leakage, max_leakage = 0;
  2585. u32 scaling_factor;
  2586. table_size = eg_pi->vddc_voltage_table.count;
  2587. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2588. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2589. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2590. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++) {
  2591. for (j = 0; j < table_size; j++) {
  2592. t = (1000 * ((i + 1) * 8));
  2593. if (t < ni_pi->cac_data.leakage_minimum_temperature)
  2594. t = ni_pi->cac_data.leakage_minimum_temperature;
  2595. ni_calculate_leakage_for_v_and_t(rdev,
  2596. &ni_pi->cac_data.leakage_coefficients,
  2597. eg_pi->vddc_voltage_table.entries[j].value,
  2598. t,
  2599. ni_pi->cac_data.i_leakage,
  2600. &leakage);
  2601. smc_leakage = ni_scale_power_for_smc(leakage, scaling_factor) / 1000;
  2602. if (smc_leakage > max_leakage)
  2603. max_leakage = smc_leakage;
  2604. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(smc_leakage);
  2605. }
  2606. }
  2607. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2608. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2609. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(max_leakage);
  2610. }
  2611. return 0;
  2612. }
  2613. static int ni_init_simplified_leakage_table(struct radeon_device *rdev,
  2614. PP_NIslands_CACTABLES *cac_tables)
  2615. {
  2616. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2617. struct radeon_cac_leakage_table *leakage_table =
  2618. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2619. u32 i, j, table_size;
  2620. u32 smc_leakage, max_leakage = 0;
  2621. u32 scaling_factor;
  2622. if (!leakage_table)
  2623. return -EINVAL;
  2624. table_size = leakage_table->count;
  2625. if (eg_pi->vddc_voltage_table.count != table_size)
  2626. table_size = (eg_pi->vddc_voltage_table.count < leakage_table->count) ?
  2627. eg_pi->vddc_voltage_table.count : leakage_table->count;
  2628. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2629. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2630. if (table_size == 0)
  2631. return -EINVAL;
  2632. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2633. for (j = 0; j < table_size; j++) {
  2634. smc_leakage = leakage_table->entries[j].leakage;
  2635. if (smc_leakage > max_leakage)
  2636. max_leakage = smc_leakage;
  2637. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2638. cac_tables->cac_lkge_lut[i][j] =
  2639. cpu_to_be32(ni_scale_power_for_smc(smc_leakage, scaling_factor));
  2640. }
  2641. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2642. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2643. cac_tables->cac_lkge_lut[i][j] =
  2644. cpu_to_be32(ni_scale_power_for_smc(max_leakage, scaling_factor));
  2645. }
  2646. return 0;
  2647. }
  2648. static int ni_initialize_smc_cac_tables(struct radeon_device *rdev)
  2649. {
  2650. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2651. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2652. PP_NIslands_CACTABLES *cac_tables = NULL;
  2653. int i, ret;
  2654. u32 reg;
  2655. if (ni_pi->enable_cac == false)
  2656. return 0;
  2657. cac_tables = kzalloc(sizeof(PP_NIslands_CACTABLES), GFP_KERNEL);
  2658. if (!cac_tables)
  2659. return -ENOMEM;
  2660. reg = RREG32(CG_CAC_CTRL) & ~(TID_CNT_MASK | TID_UNIT_MASK);
  2661. reg |= (TID_CNT(ni_pi->cac_weights->tid_cnt) |
  2662. TID_UNIT(ni_pi->cac_weights->tid_unit));
  2663. WREG32(CG_CAC_CTRL, reg);
  2664. for (i = 0; i < NISLANDS_DCCAC_MAX_LEVELS; i++)
  2665. ni_pi->dc_cac_table[i] = ni_pi->cac_weights->dc_cac[i];
  2666. for (i = 0; i < SMC_NISLANDS_BIF_LUT_NUM_OF_ENTRIES; i++)
  2667. cac_tables->cac_bif_lut[i] = ni_pi->cac_weights->pcie_cac[i];
  2668. ni_pi->cac_data.i_leakage = rdev->pm.dpm.cac_leakage;
  2669. ni_pi->cac_data.pwr_const = 0;
  2670. ni_pi->cac_data.dc_cac_value = ni_pi->dc_cac_table[NISLANDS_DCCAC_LEVEL_0];
  2671. ni_pi->cac_data.bif_cac_value = 0;
  2672. ni_pi->cac_data.mc_wr_weight = ni_pi->cac_weights->mc_write_weight;
  2673. ni_pi->cac_data.mc_rd_weight = ni_pi->cac_weights->mc_read_weight;
  2674. ni_pi->cac_data.allow_ovrflw = 0;
  2675. ni_pi->cac_data.l2num_win_tdp = ni_pi->lta_window_size;
  2676. ni_pi->cac_data.num_win_tdp = 0;
  2677. ni_pi->cac_data.lts_truncate_n = ni_pi->lts_truncate;
  2678. if (ni_pi->driver_calculate_cac_leakage)
  2679. ret = ni_init_driver_calculated_leakage_table(rdev, cac_tables);
  2680. else
  2681. ret = ni_init_simplified_leakage_table(rdev, cac_tables);
  2682. if (ret)
  2683. goto done_free;
  2684. cac_tables->pwr_const = cpu_to_be32(ni_pi->cac_data.pwr_const);
  2685. cac_tables->dc_cacValue = cpu_to_be32(ni_pi->cac_data.dc_cac_value);
  2686. cac_tables->bif_cacValue = cpu_to_be32(ni_pi->cac_data.bif_cac_value);
  2687. cac_tables->AllowOvrflw = ni_pi->cac_data.allow_ovrflw;
  2688. cac_tables->MCWrWeight = ni_pi->cac_data.mc_wr_weight;
  2689. cac_tables->MCRdWeight = ni_pi->cac_data.mc_rd_weight;
  2690. cac_tables->numWin_TDP = ni_pi->cac_data.num_win_tdp;
  2691. cac_tables->l2numWin_TDP = ni_pi->cac_data.l2num_win_tdp;
  2692. cac_tables->lts_truncate_n = ni_pi->cac_data.lts_truncate_n;
  2693. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->cac_table_start, (u8 *)cac_tables,
  2694. sizeof(PP_NIslands_CACTABLES), pi->sram_end);
  2695. done_free:
  2696. if (ret) {
  2697. ni_pi->enable_cac = false;
  2698. ni_pi->enable_power_containment = false;
  2699. }
  2700. kfree(cac_tables);
  2701. return 0;
  2702. }
  2703. static int ni_initialize_hardware_cac_manager(struct radeon_device *rdev)
  2704. {
  2705. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2706. u32 reg;
  2707. if (!ni_pi->enable_cac ||
  2708. !ni_pi->cac_configuration_required)
  2709. return 0;
  2710. if (ni_pi->cac_weights == NULL)
  2711. return -EINVAL;
  2712. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_0) & ~(WEIGHT_TCP_SIG0_MASK |
  2713. WEIGHT_TCP_SIG1_MASK |
  2714. WEIGHT_TA_SIG_MASK);
  2715. reg |= (WEIGHT_TCP_SIG0(ni_pi->cac_weights->weight_tcp_sig0) |
  2716. WEIGHT_TCP_SIG1(ni_pi->cac_weights->weight_tcp_sig1) |
  2717. WEIGHT_TA_SIG(ni_pi->cac_weights->weight_ta_sig));
  2718. WREG32_CG(CG_CAC_REGION_1_WEIGHT_0, reg);
  2719. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_1) & ~(WEIGHT_TCC_EN0_MASK |
  2720. WEIGHT_TCC_EN1_MASK |
  2721. WEIGHT_TCC_EN2_MASK);
  2722. reg |= (WEIGHT_TCC_EN0(ni_pi->cac_weights->weight_tcc_en0) |
  2723. WEIGHT_TCC_EN1(ni_pi->cac_weights->weight_tcc_en1) |
  2724. WEIGHT_TCC_EN2(ni_pi->cac_weights->weight_tcc_en2));
  2725. WREG32_CG(CG_CAC_REGION_1_WEIGHT_1, reg);
  2726. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_0) & ~(WEIGHT_CB_EN0_MASK |
  2727. WEIGHT_CB_EN1_MASK |
  2728. WEIGHT_CB_EN2_MASK |
  2729. WEIGHT_CB_EN3_MASK);
  2730. reg |= (WEIGHT_CB_EN0(ni_pi->cac_weights->weight_cb_en0) |
  2731. WEIGHT_CB_EN1(ni_pi->cac_weights->weight_cb_en1) |
  2732. WEIGHT_CB_EN2(ni_pi->cac_weights->weight_cb_en2) |
  2733. WEIGHT_CB_EN3(ni_pi->cac_weights->weight_cb_en3));
  2734. WREG32_CG(CG_CAC_REGION_2_WEIGHT_0, reg);
  2735. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_1) & ~(WEIGHT_DB_SIG0_MASK |
  2736. WEIGHT_DB_SIG1_MASK |
  2737. WEIGHT_DB_SIG2_MASK |
  2738. WEIGHT_DB_SIG3_MASK);
  2739. reg |= (WEIGHT_DB_SIG0(ni_pi->cac_weights->weight_db_sig0) |
  2740. WEIGHT_DB_SIG1(ni_pi->cac_weights->weight_db_sig1) |
  2741. WEIGHT_DB_SIG2(ni_pi->cac_weights->weight_db_sig2) |
  2742. WEIGHT_DB_SIG3(ni_pi->cac_weights->weight_db_sig3));
  2743. WREG32_CG(CG_CAC_REGION_2_WEIGHT_1, reg);
  2744. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_2) & ~(WEIGHT_SXM_SIG0_MASK |
  2745. WEIGHT_SXM_SIG1_MASK |
  2746. WEIGHT_SXM_SIG2_MASK |
  2747. WEIGHT_SXS_SIG0_MASK |
  2748. WEIGHT_SXS_SIG1_MASK);
  2749. reg |= (WEIGHT_SXM_SIG0(ni_pi->cac_weights->weight_sxm_sig0) |
  2750. WEIGHT_SXM_SIG1(ni_pi->cac_weights->weight_sxm_sig1) |
  2751. WEIGHT_SXM_SIG2(ni_pi->cac_weights->weight_sxm_sig2) |
  2752. WEIGHT_SXS_SIG0(ni_pi->cac_weights->weight_sxs_sig0) |
  2753. WEIGHT_SXS_SIG1(ni_pi->cac_weights->weight_sxs_sig1));
  2754. WREG32_CG(CG_CAC_REGION_2_WEIGHT_2, reg);
  2755. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_0) & ~(WEIGHT_XBR_0_MASK |
  2756. WEIGHT_XBR_1_MASK |
  2757. WEIGHT_XBR_2_MASK |
  2758. WEIGHT_SPI_SIG0_MASK);
  2759. reg |= (WEIGHT_XBR_0(ni_pi->cac_weights->weight_xbr_0) |
  2760. WEIGHT_XBR_1(ni_pi->cac_weights->weight_xbr_1) |
  2761. WEIGHT_XBR_2(ni_pi->cac_weights->weight_xbr_2) |
  2762. WEIGHT_SPI_SIG0(ni_pi->cac_weights->weight_spi_sig0));
  2763. WREG32_CG(CG_CAC_REGION_3_WEIGHT_0, reg);
  2764. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_1) & ~(WEIGHT_SPI_SIG1_MASK |
  2765. WEIGHT_SPI_SIG2_MASK |
  2766. WEIGHT_SPI_SIG3_MASK |
  2767. WEIGHT_SPI_SIG4_MASK |
  2768. WEIGHT_SPI_SIG5_MASK);
  2769. reg |= (WEIGHT_SPI_SIG1(ni_pi->cac_weights->weight_spi_sig1) |
  2770. WEIGHT_SPI_SIG2(ni_pi->cac_weights->weight_spi_sig2) |
  2771. WEIGHT_SPI_SIG3(ni_pi->cac_weights->weight_spi_sig3) |
  2772. WEIGHT_SPI_SIG4(ni_pi->cac_weights->weight_spi_sig4) |
  2773. WEIGHT_SPI_SIG5(ni_pi->cac_weights->weight_spi_sig5));
  2774. WREG32_CG(CG_CAC_REGION_3_WEIGHT_1, reg);
  2775. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_0) & ~(WEIGHT_LDS_SIG0_MASK |
  2776. WEIGHT_LDS_SIG1_MASK |
  2777. WEIGHT_SC_MASK);
  2778. reg |= (WEIGHT_LDS_SIG0(ni_pi->cac_weights->weight_lds_sig0) |
  2779. WEIGHT_LDS_SIG1(ni_pi->cac_weights->weight_lds_sig1) |
  2780. WEIGHT_SC(ni_pi->cac_weights->weight_sc));
  2781. WREG32_CG(CG_CAC_REGION_4_WEIGHT_0, reg);
  2782. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_1) & ~(WEIGHT_BIF_MASK |
  2783. WEIGHT_CP_MASK |
  2784. WEIGHT_PA_SIG0_MASK |
  2785. WEIGHT_PA_SIG1_MASK |
  2786. WEIGHT_VGT_SIG0_MASK);
  2787. reg |= (WEIGHT_BIF(ni_pi->cac_weights->weight_bif) |
  2788. WEIGHT_CP(ni_pi->cac_weights->weight_cp) |
  2789. WEIGHT_PA_SIG0(ni_pi->cac_weights->weight_pa_sig0) |
  2790. WEIGHT_PA_SIG1(ni_pi->cac_weights->weight_pa_sig1) |
  2791. WEIGHT_VGT_SIG0(ni_pi->cac_weights->weight_vgt_sig0));
  2792. WREG32_CG(CG_CAC_REGION_4_WEIGHT_1, reg);
  2793. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_2) & ~(WEIGHT_VGT_SIG1_MASK |
  2794. WEIGHT_VGT_SIG2_MASK |
  2795. WEIGHT_DC_SIG0_MASK |
  2796. WEIGHT_DC_SIG1_MASK |
  2797. WEIGHT_DC_SIG2_MASK);
  2798. reg |= (WEIGHT_VGT_SIG1(ni_pi->cac_weights->weight_vgt_sig1) |
  2799. WEIGHT_VGT_SIG2(ni_pi->cac_weights->weight_vgt_sig2) |
  2800. WEIGHT_DC_SIG0(ni_pi->cac_weights->weight_dc_sig0) |
  2801. WEIGHT_DC_SIG1(ni_pi->cac_weights->weight_dc_sig1) |
  2802. WEIGHT_DC_SIG2(ni_pi->cac_weights->weight_dc_sig2));
  2803. WREG32_CG(CG_CAC_REGION_4_WEIGHT_2, reg);
  2804. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_3) & ~(WEIGHT_DC_SIG3_MASK |
  2805. WEIGHT_UVD_SIG0_MASK |
  2806. WEIGHT_UVD_SIG1_MASK |
  2807. WEIGHT_SPARE0_MASK |
  2808. WEIGHT_SPARE1_MASK);
  2809. reg |= (WEIGHT_DC_SIG3(ni_pi->cac_weights->weight_dc_sig3) |
  2810. WEIGHT_UVD_SIG0(ni_pi->cac_weights->weight_uvd_sig0) |
  2811. WEIGHT_UVD_SIG1(ni_pi->cac_weights->weight_uvd_sig1) |
  2812. WEIGHT_SPARE0(ni_pi->cac_weights->weight_spare0) |
  2813. WEIGHT_SPARE1(ni_pi->cac_weights->weight_spare1));
  2814. WREG32_CG(CG_CAC_REGION_4_WEIGHT_3, reg);
  2815. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_0) & ~(WEIGHT_SQ_VSP_MASK |
  2816. WEIGHT_SQ_VSP0_MASK);
  2817. reg |= (WEIGHT_SQ_VSP(ni_pi->cac_weights->weight_sq_vsp) |
  2818. WEIGHT_SQ_VSP0(ni_pi->cac_weights->weight_sq_vsp0));
  2819. WREG32_CG(CG_CAC_REGION_5_WEIGHT_0, reg);
  2820. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_1) & ~(WEIGHT_SQ_GPR_MASK);
  2821. reg |= WEIGHT_SQ_GPR(ni_pi->cac_weights->weight_sq_gpr);
  2822. WREG32_CG(CG_CAC_REGION_5_WEIGHT_1, reg);
  2823. reg = RREG32_CG(CG_CAC_REGION_4_OVERRIDE_4) & ~(OVR_MODE_SPARE_0_MASK |
  2824. OVR_VAL_SPARE_0_MASK |
  2825. OVR_MODE_SPARE_1_MASK |
  2826. OVR_VAL_SPARE_1_MASK);
  2827. reg |= (OVR_MODE_SPARE_0(ni_pi->cac_weights->ovr_mode_spare_0) |
  2828. OVR_VAL_SPARE_0(ni_pi->cac_weights->ovr_val_spare_0) |
  2829. OVR_MODE_SPARE_1(ni_pi->cac_weights->ovr_mode_spare_1) |
  2830. OVR_VAL_SPARE_1(ni_pi->cac_weights->ovr_val_spare_1));
  2831. WREG32_CG(CG_CAC_REGION_4_OVERRIDE_4, reg);
  2832. reg = RREG32(SQ_CAC_THRESHOLD) & ~(VSP_MASK |
  2833. VSP0_MASK |
  2834. GPR_MASK);
  2835. reg |= (VSP(ni_pi->cac_weights->vsp) |
  2836. VSP0(ni_pi->cac_weights->vsp0) |
  2837. GPR(ni_pi->cac_weights->gpr));
  2838. WREG32(SQ_CAC_THRESHOLD, reg);
  2839. reg = (MCDW_WR_ENABLE |
  2840. MCDX_WR_ENABLE |
  2841. MCDY_WR_ENABLE |
  2842. MCDZ_WR_ENABLE |
  2843. INDEX(0x09D4));
  2844. WREG32(MC_CG_CONFIG, reg);
  2845. reg = (READ_WEIGHT(ni_pi->cac_weights->mc_read_weight) |
  2846. WRITE_WEIGHT(ni_pi->cac_weights->mc_write_weight) |
  2847. ALLOW_OVERFLOW);
  2848. WREG32(MC_CG_DATAPORT, reg);
  2849. return 0;
  2850. }
  2851. static int ni_enable_smc_cac(struct radeon_device *rdev,
  2852. struct radeon_ps *radeon_new_state,
  2853. bool enable)
  2854. {
  2855. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2856. int ret = 0;
  2857. PPSMC_Result smc_result;
  2858. if (ni_pi->enable_cac) {
  2859. if (enable) {
  2860. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2861. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_CollectCAC_PowerCorreln);
  2862. if (ni_pi->support_cac_long_term_average) {
  2863. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
  2864. if (PPSMC_Result_OK != smc_result)
  2865. ni_pi->support_cac_long_term_average = false;
  2866. }
  2867. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  2868. if (PPSMC_Result_OK != smc_result)
  2869. ret = -EINVAL;
  2870. ni_pi->cac_enabled = (PPSMC_Result_OK == smc_result) ? true : false;
  2871. }
  2872. } else if (ni_pi->cac_enabled) {
  2873. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  2874. ni_pi->cac_enabled = false;
  2875. if (ni_pi->support_cac_long_term_average) {
  2876. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
  2877. if (PPSMC_Result_OK != smc_result)
  2878. ni_pi->support_cac_long_term_average = false;
  2879. }
  2880. }
  2881. }
  2882. return ret;
  2883. }
  2884. static int ni_pcie_performance_request(struct radeon_device *rdev,
  2885. u8 perf_req, bool advertise)
  2886. {
  2887. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2888. #if defined(CONFIG_ACPI)
  2889. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
  2890. (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
  2891. if (eg_pi->pcie_performance_request_registered == false)
  2892. radeon_acpi_pcie_notify_device_ready(rdev);
  2893. eg_pi->pcie_performance_request_registered = true;
  2894. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2895. } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
  2896. eg_pi->pcie_performance_request_registered) {
  2897. eg_pi->pcie_performance_request_registered = false;
  2898. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2899. }
  2900. #endif
  2901. return 0;
  2902. }
  2903. static int ni_advertise_gen2_capability(struct radeon_device *rdev)
  2904. {
  2905. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2906. u32 tmp;
  2907. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2908. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2909. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  2910. pi->pcie_gen2 = true;
  2911. else
  2912. pi->pcie_gen2 = false;
  2913. if (!pi->pcie_gen2)
  2914. ni_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
  2915. return 0;
  2916. }
  2917. static void ni_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  2918. bool enable)
  2919. {
  2920. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2921. u32 tmp, bif;
  2922. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2923. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2924. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2925. if (enable) {
  2926. if (!pi->boot_in_gen2) {
  2927. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2928. bif |= CG_CLIENT_REQ(0xd);
  2929. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2930. }
  2931. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2932. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  2933. tmp |= LC_GEN2_EN_STRAP;
  2934. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2935. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2936. udelay(10);
  2937. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2938. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2939. } else {
  2940. if (!pi->boot_in_gen2) {
  2941. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2942. bif |= CG_CLIENT_REQ(0xd);
  2943. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2944. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2945. tmp &= ~LC_GEN2_EN_STRAP;
  2946. }
  2947. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2948. }
  2949. }
  2950. }
  2951. static void ni_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  2952. bool enable)
  2953. {
  2954. ni_enable_bif_dynamic_pcie_gen2(rdev, enable);
  2955. if (enable)
  2956. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  2957. else
  2958. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  2959. }
  2960. void ni_dpm_setup_asic(struct radeon_device *rdev)
  2961. {
  2962. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2963. ni_read_clock_registers(rdev);
  2964. btc_read_arb_registers(rdev);
  2965. rv770_get_memory_type(rdev);
  2966. if (eg_pi->pcie_performance_request)
  2967. ni_advertise_gen2_capability(rdev);
  2968. rv770_get_pcie_gen2_status(rdev);
  2969. rv770_enable_acpi_pm(rdev);
  2970. }
  2971. void ni_update_current_ps(struct radeon_device *rdev,
  2972. struct radeon_ps *rps)
  2973. {
  2974. struct ni_ps *new_ps = ni_get_ps(rps);
  2975. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2976. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2977. eg_pi->current_rps = *rps;
  2978. ni_pi->current_ps = *new_ps;
  2979. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  2980. }
  2981. void ni_update_requested_ps(struct radeon_device *rdev,
  2982. struct radeon_ps *rps)
  2983. {
  2984. struct ni_ps *new_ps = ni_get_ps(rps);
  2985. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2986. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2987. eg_pi->requested_rps = *rps;
  2988. ni_pi->requested_ps = *new_ps;
  2989. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  2990. }
  2991. int ni_dpm_enable(struct radeon_device *rdev)
  2992. {
  2993. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2994. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2995. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  2996. int ret;
  2997. if (pi->gfx_clock_gating)
  2998. ni_cg_clockgating_default(rdev);
  2999. if (btc_dpm_enabled(rdev))
  3000. return -EINVAL;
  3001. if (pi->mg_clock_gating)
  3002. ni_mg_clockgating_default(rdev);
  3003. if (eg_pi->ls_clock_gating)
  3004. ni_ls_clockgating_default(rdev);
  3005. if (pi->voltage_control) {
  3006. rv770_enable_voltage_control(rdev, true);
  3007. ret = cypress_construct_voltage_tables(rdev);
  3008. if (ret) {
  3009. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  3010. return ret;
  3011. }
  3012. }
  3013. if (eg_pi->dynamic_ac_timing) {
  3014. ret = ni_initialize_mc_reg_table(rdev);
  3015. if (ret)
  3016. eg_pi->dynamic_ac_timing = false;
  3017. }
  3018. if (pi->dynamic_ss)
  3019. cypress_enable_spread_spectrum(rdev, true);
  3020. if (pi->thermal_protection)
  3021. rv770_enable_thermal_protection(rdev, true);
  3022. rv770_setup_bsp(rdev);
  3023. rv770_program_git(rdev);
  3024. rv770_program_tp(rdev);
  3025. rv770_program_tpp(rdev);
  3026. rv770_program_sstp(rdev);
  3027. cypress_enable_display_gap(rdev);
  3028. rv770_program_vc(rdev);
  3029. if (pi->dynamic_pcie_gen2)
  3030. ni_enable_dynamic_pcie_gen2(rdev, true);
  3031. ret = rv770_upload_firmware(rdev);
  3032. if (ret) {
  3033. DRM_ERROR("rv770_upload_firmware failed\n");
  3034. return ret;
  3035. }
  3036. ret = ni_process_firmware_header(rdev);
  3037. if (ret) {
  3038. DRM_ERROR("ni_process_firmware_header failed\n");
  3039. return ret;
  3040. }
  3041. ret = ni_initial_switch_from_arb_f0_to_f1(rdev);
  3042. if (ret) {
  3043. DRM_ERROR("ni_initial_switch_from_arb_f0_to_f1 failed\n");
  3044. return ret;
  3045. }
  3046. ret = ni_init_smc_table(rdev);
  3047. if (ret) {
  3048. DRM_ERROR("ni_init_smc_table failed\n");
  3049. return ret;
  3050. }
  3051. ret = ni_init_smc_spll_table(rdev);
  3052. if (ret) {
  3053. DRM_ERROR("ni_init_smc_spll_table failed\n");
  3054. return ret;
  3055. }
  3056. ret = ni_init_arb_table_index(rdev);
  3057. if (ret) {
  3058. DRM_ERROR("ni_init_arb_table_index failed\n");
  3059. return ret;
  3060. }
  3061. if (eg_pi->dynamic_ac_timing) {
  3062. ret = ni_populate_mc_reg_table(rdev, boot_ps);
  3063. if (ret) {
  3064. DRM_ERROR("ni_populate_mc_reg_table failed\n");
  3065. return ret;
  3066. }
  3067. }
  3068. ret = ni_initialize_smc_cac_tables(rdev);
  3069. if (ret) {
  3070. DRM_ERROR("ni_initialize_smc_cac_tables failed\n");
  3071. return ret;
  3072. }
  3073. ret = ni_initialize_hardware_cac_manager(rdev);
  3074. if (ret) {
  3075. DRM_ERROR("ni_initialize_hardware_cac_manager failed\n");
  3076. return ret;
  3077. }
  3078. ret = ni_populate_smc_tdp_limits(rdev, boot_ps);
  3079. if (ret) {
  3080. DRM_ERROR("ni_populate_smc_tdp_limits failed\n");
  3081. return ret;
  3082. }
  3083. ni_program_response_times(rdev);
  3084. r7xx_start_smc(rdev);
  3085. ret = cypress_notify_smc_display_change(rdev, false);
  3086. if (ret) {
  3087. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  3088. return ret;
  3089. }
  3090. cypress_enable_sclk_control(rdev, true);
  3091. if (eg_pi->memory_transition)
  3092. cypress_enable_mclk_control(rdev, true);
  3093. cypress_start_dpm(rdev);
  3094. if (pi->gfx_clock_gating)
  3095. ni_gfx_clockgating_enable(rdev, true);
  3096. if (pi->mg_clock_gating)
  3097. ni_mg_clockgating_enable(rdev, true);
  3098. if (eg_pi->ls_clock_gating)
  3099. ni_ls_clockgating_enable(rdev, true);
  3100. if (rdev->irq.installed &&
  3101. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3102. PPSMC_Result result;
  3103. ret = rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, 0xff * 1000);
  3104. if (ret)
  3105. return ret;
  3106. rdev->irq.dpm_thermal = true;
  3107. radeon_irq_set(rdev);
  3108. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3109. if (result != PPSMC_Result_OK)
  3110. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3111. }
  3112. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3113. ni_update_current_ps(rdev, boot_ps);
  3114. return 0;
  3115. }
  3116. void ni_dpm_disable(struct radeon_device *rdev)
  3117. {
  3118. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3119. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3120. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3121. if (!btc_dpm_enabled(rdev))
  3122. return;
  3123. rv770_clear_vc(rdev);
  3124. if (pi->thermal_protection)
  3125. rv770_enable_thermal_protection(rdev, false);
  3126. ni_enable_power_containment(rdev, boot_ps, false);
  3127. ni_enable_smc_cac(rdev, boot_ps, false);
  3128. cypress_enable_spread_spectrum(rdev, false);
  3129. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3130. if (pi->dynamic_pcie_gen2)
  3131. ni_enable_dynamic_pcie_gen2(rdev, false);
  3132. if (rdev->irq.installed &&
  3133. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3134. rdev->irq.dpm_thermal = false;
  3135. radeon_irq_set(rdev);
  3136. }
  3137. if (pi->gfx_clock_gating)
  3138. ni_gfx_clockgating_enable(rdev, false);
  3139. if (pi->mg_clock_gating)
  3140. ni_mg_clockgating_enable(rdev, false);
  3141. if (eg_pi->ls_clock_gating)
  3142. ni_ls_clockgating_enable(rdev, false);
  3143. ni_stop_dpm(rdev);
  3144. btc_reset_to_default(rdev);
  3145. ni_stop_smc(rdev);
  3146. ni_force_switch_to_arb_f0(rdev);
  3147. ni_update_current_ps(rdev, boot_ps);
  3148. }
  3149. int ni_power_control_set_level(struct radeon_device *rdev)
  3150. {
  3151. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  3152. int ret;
  3153. ret = ni_restrict_performance_levels_before_switch(rdev);
  3154. if (ret)
  3155. return ret;
  3156. ret = rv770_halt_smc(rdev);
  3157. if (ret)
  3158. return ret;
  3159. ret = ni_populate_smc_tdp_limits(rdev, new_ps);
  3160. if (ret)
  3161. return ret;
  3162. ret = rv770_resume_smc(rdev);
  3163. if (ret)
  3164. return ret;
  3165. rv770_set_sw_state(rdev);
  3166. return 0;
  3167. }
  3168. int ni_dpm_pre_set_power_state(struct radeon_device *rdev)
  3169. {
  3170. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3171. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3172. struct radeon_ps *new_ps = &requested_ps;
  3173. ni_update_requested_ps(rdev, new_ps);
  3174. ni_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  3175. return 0;
  3176. }
  3177. int ni_dpm_set_power_state(struct radeon_device *rdev)
  3178. {
  3179. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3180. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3181. struct radeon_ps *old_ps = &eg_pi->current_rps;
  3182. int ret;
  3183. ret = ni_restrict_performance_levels_before_switch(rdev);
  3184. if (ret) {
  3185. DRM_ERROR("ni_restrict_performance_levels_before_switch failed\n");
  3186. return ret;
  3187. }
  3188. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  3189. ret = ni_enable_power_containment(rdev, new_ps, false);
  3190. if (ret) {
  3191. DRM_ERROR("ni_enable_power_containment failed\n");
  3192. return ret;
  3193. }
  3194. ret = ni_enable_smc_cac(rdev, new_ps, false);
  3195. if (ret) {
  3196. DRM_ERROR("ni_enable_smc_cac failed\n");
  3197. return ret;
  3198. }
  3199. ret = rv770_halt_smc(rdev);
  3200. if (ret) {
  3201. DRM_ERROR("rv770_halt_smc failed\n");
  3202. return ret;
  3203. }
  3204. if (eg_pi->smu_uvd_hs)
  3205. btc_notify_uvd_to_smc(rdev, new_ps);
  3206. ret = ni_upload_sw_state(rdev, new_ps);
  3207. if (ret) {
  3208. DRM_ERROR("ni_upload_sw_state failed\n");
  3209. return ret;
  3210. }
  3211. if (eg_pi->dynamic_ac_timing) {
  3212. ret = ni_upload_mc_reg_table(rdev, new_ps);
  3213. if (ret) {
  3214. DRM_ERROR("ni_upload_mc_reg_table failed\n");
  3215. return ret;
  3216. }
  3217. }
  3218. ret = ni_program_memory_timing_parameters(rdev, new_ps);
  3219. if (ret) {
  3220. DRM_ERROR("ni_program_memory_timing_parameters failed\n");
  3221. return ret;
  3222. }
  3223. ret = ni_populate_smc_tdp_limits(rdev, new_ps);
  3224. if (ret) {
  3225. DRM_ERROR("ni_populate_smc_tdp_limits failed\n");
  3226. return ret;
  3227. }
  3228. ret = rv770_resume_smc(rdev);
  3229. if (ret) {
  3230. DRM_ERROR("rv770_resume_smc failed\n");
  3231. return ret;
  3232. }
  3233. ret = rv770_set_sw_state(rdev);
  3234. if (ret) {
  3235. DRM_ERROR("rv770_set_sw_state failed\n");
  3236. return ret;
  3237. }
  3238. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  3239. ret = ni_enable_smc_cac(rdev, new_ps, true);
  3240. if (ret) {
  3241. DRM_ERROR("ni_enable_smc_cac failed\n");
  3242. return ret;
  3243. }
  3244. ret = ni_enable_power_containment(rdev, new_ps, true);
  3245. if (ret) {
  3246. DRM_ERROR("ni_enable_power_containment failed\n");
  3247. return ret;
  3248. }
  3249. #if 0
  3250. /* XXX */
  3251. ret = ni_unrestrict_performance_levels_after_switch(rdev);
  3252. if (ret) {
  3253. DRM_ERROR("ni_unrestrict_performance_levels_after_switch failed\n");
  3254. return ret;
  3255. }
  3256. #endif
  3257. return 0;
  3258. }
  3259. void ni_dpm_post_set_power_state(struct radeon_device *rdev)
  3260. {
  3261. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3262. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3263. ni_update_current_ps(rdev, new_ps);
  3264. }
  3265. void ni_dpm_reset_asic(struct radeon_device *rdev)
  3266. {
  3267. ni_restrict_performance_levels_before_switch(rdev);
  3268. rv770_set_boot_state(rdev);
  3269. }
  3270. union power_info {
  3271. struct _ATOM_POWERPLAY_INFO info;
  3272. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  3273. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  3274. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  3275. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  3276. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  3277. };
  3278. union pplib_clock_info {
  3279. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  3280. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  3281. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  3282. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  3283. };
  3284. union pplib_power_state {
  3285. struct _ATOM_PPLIB_STATE v1;
  3286. struct _ATOM_PPLIB_STATE_V2 v2;
  3287. };
  3288. static void ni_parse_pplib_non_clock_info(struct radeon_device *rdev,
  3289. struct radeon_ps *rps,
  3290. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  3291. u8 table_rev)
  3292. {
  3293. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  3294. rps->class = le16_to_cpu(non_clock_info->usClassification);
  3295. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  3296. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  3297. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  3298. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  3299. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  3300. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  3301. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  3302. } else {
  3303. rps->vclk = 0;
  3304. rps->dclk = 0;
  3305. }
  3306. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  3307. rdev->pm.dpm.boot_ps = rps;
  3308. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3309. rdev->pm.dpm.uvd_ps = rps;
  3310. }
  3311. static void ni_parse_pplib_clock_info(struct radeon_device *rdev,
  3312. struct radeon_ps *rps, int index,
  3313. union pplib_clock_info *clock_info)
  3314. {
  3315. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3316. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3317. struct ni_ps *ps = ni_get_ps(rps);
  3318. u16 vddc;
  3319. struct rv7xx_pl *pl = &ps->performance_levels[index];
  3320. ps->performance_level_count = index + 1;
  3321. pl->sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  3322. pl->sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  3323. pl->mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  3324. pl->mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  3325. pl->vddc = le16_to_cpu(clock_info->evergreen.usVDDC);
  3326. pl->vddci = le16_to_cpu(clock_info->evergreen.usVDDCI);
  3327. pl->flags = le32_to_cpu(clock_info->evergreen.ulFlags);
  3328. /* patch up vddc if necessary */
  3329. if (pl->vddc == 0xff01) {
  3330. if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0)
  3331. pl->vddc = vddc;
  3332. }
  3333. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  3334. pi->acpi_vddc = pl->vddc;
  3335. eg_pi->acpi_vddci = pl->vddci;
  3336. if (ps->performance_levels[0].flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  3337. pi->acpi_pcie_gen2 = true;
  3338. else
  3339. pi->acpi_pcie_gen2 = false;
  3340. }
  3341. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  3342. eg_pi->ulv.supported = true;
  3343. eg_pi->ulv.pl = pl;
  3344. }
  3345. if (pi->min_vddc_in_table > pl->vddc)
  3346. pi->min_vddc_in_table = pl->vddc;
  3347. if (pi->max_vddc_in_table < pl->vddc)
  3348. pi->max_vddc_in_table = pl->vddc;
  3349. /* patch up boot state */
  3350. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  3351. u16 vddc, vddci, mvdd;
  3352. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  3353. pl->mclk = rdev->clock.default_mclk;
  3354. pl->sclk = rdev->clock.default_sclk;
  3355. pl->vddc = vddc;
  3356. pl->vddci = vddci;
  3357. }
  3358. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  3359. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  3360. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  3361. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  3362. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  3363. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  3364. }
  3365. }
  3366. static int ni_parse_power_table(struct radeon_device *rdev)
  3367. {
  3368. struct radeon_mode_info *mode_info = &rdev->mode_info;
  3369. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  3370. union pplib_power_state *power_state;
  3371. int i, j;
  3372. union pplib_clock_info *clock_info;
  3373. union power_info *power_info;
  3374. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  3375. u16 data_offset;
  3376. u8 frev, crev;
  3377. struct ni_ps *ps;
  3378. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  3379. &frev, &crev, &data_offset))
  3380. return -EINVAL;
  3381. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  3382. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  3383. power_info->pplib.ucNumStates, GFP_KERNEL);
  3384. if (!rdev->pm.dpm.ps)
  3385. return -ENOMEM;
  3386. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  3387. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  3388. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  3389. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  3390. power_state = (union pplib_power_state *)
  3391. (mode_info->atom_context->bios + data_offset +
  3392. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  3393. i * power_info->pplib.ucStateEntrySize);
  3394. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  3395. (mode_info->atom_context->bios + data_offset +
  3396. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  3397. (power_state->v1.ucNonClockStateIndex *
  3398. power_info->pplib.ucNonClockSize));
  3399. if (power_info->pplib.ucStateEntrySize - 1) {
  3400. ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
  3401. if (ps == NULL) {
  3402. kfree(rdev->pm.dpm.ps);
  3403. return -ENOMEM;
  3404. }
  3405. rdev->pm.dpm.ps[i].ps_priv = ps;
  3406. ni_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  3407. non_clock_info,
  3408. power_info->pplib.ucNonClockSize);
  3409. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  3410. clock_info = (union pplib_clock_info *)
  3411. (mode_info->atom_context->bios + data_offset +
  3412. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  3413. (power_state->v1.ucClockStateIndices[j] *
  3414. power_info->pplib.ucClockInfoSize));
  3415. ni_parse_pplib_clock_info(rdev,
  3416. &rdev->pm.dpm.ps[i], j,
  3417. clock_info);
  3418. }
  3419. }
  3420. }
  3421. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  3422. return 0;
  3423. }
  3424. int ni_dpm_init(struct radeon_device *rdev)
  3425. {
  3426. struct rv7xx_power_info *pi;
  3427. struct evergreen_power_info *eg_pi;
  3428. struct ni_power_info *ni_pi;
  3429. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  3430. u16 data_offset, size;
  3431. u8 frev, crev;
  3432. struct atom_clock_dividers dividers;
  3433. int ret;
  3434. ni_pi = kzalloc(sizeof(struct ni_power_info), GFP_KERNEL);
  3435. if (ni_pi == NULL)
  3436. return -ENOMEM;
  3437. rdev->pm.dpm.priv = ni_pi;
  3438. eg_pi = &ni_pi->eg;
  3439. pi = &eg_pi->rv7xx;
  3440. rv770_get_max_vddc(rdev);
  3441. eg_pi->ulv.supported = false;
  3442. pi->acpi_vddc = 0;
  3443. eg_pi->acpi_vddci = 0;
  3444. pi->min_vddc_in_table = 0;
  3445. pi->max_vddc_in_table = 0;
  3446. ret = ni_parse_power_table(rdev);
  3447. if (ret)
  3448. return ret;
  3449. ret = r600_parse_extended_power_table(rdev);
  3450. if (ret)
  3451. return ret;
  3452. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  3453. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  3454. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  3455. r600_free_extended_power_table(rdev);
  3456. return -ENOMEM;
  3457. }
  3458. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  3459. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  3460. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  3461. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  3462. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  3463. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  3464. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  3465. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  3466. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  3467. ni_patch_dependency_tables_based_on_leakage(rdev);
  3468. if (rdev->pm.dpm.voltage_response_time == 0)
  3469. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  3470. if (rdev->pm.dpm.backbias_response_time == 0)
  3471. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  3472. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  3473. 0, false, &dividers);
  3474. if (ret)
  3475. pi->ref_div = dividers.ref_div + 1;
  3476. else
  3477. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  3478. pi->rlp = RV770_RLP_DFLT;
  3479. pi->rmp = RV770_RMP_DFLT;
  3480. pi->lhp = RV770_LHP_DFLT;
  3481. pi->lmp = RV770_LMP_DFLT;
  3482. eg_pi->ats[0].rlp = RV770_RLP_DFLT;
  3483. eg_pi->ats[0].rmp = RV770_RMP_DFLT;
  3484. eg_pi->ats[0].lhp = RV770_LHP_DFLT;
  3485. eg_pi->ats[0].lmp = RV770_LMP_DFLT;
  3486. eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
  3487. eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
  3488. eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
  3489. eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
  3490. eg_pi->smu_uvd_hs = true;
  3491. if (rdev->pdev->device == 0x6707) {
  3492. pi->mclk_strobe_mode_threshold = 55000;
  3493. pi->mclk_edc_enable_threshold = 55000;
  3494. eg_pi->mclk_edc_wr_enable_threshold = 55000;
  3495. } else {
  3496. pi->mclk_strobe_mode_threshold = 40000;
  3497. pi->mclk_edc_enable_threshold = 40000;
  3498. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  3499. }
  3500. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  3501. pi->voltage_control =
  3502. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  3503. pi->mvdd_control =
  3504. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  3505. eg_pi->vddci_control =
  3506. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  3507. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3508. &frev, &crev, &data_offset)) {
  3509. pi->sclk_ss = true;
  3510. pi->mclk_ss = true;
  3511. pi->dynamic_ss = true;
  3512. } else {
  3513. pi->sclk_ss = false;
  3514. pi->mclk_ss = false;
  3515. pi->dynamic_ss = true;
  3516. }
  3517. pi->asi = RV770_ASI_DFLT;
  3518. pi->pasi = CYPRESS_HASI_DFLT;
  3519. pi->vrc = CYPRESS_VRC_DFLT;
  3520. pi->power_gating = false;
  3521. pi->gfx_clock_gating = true;
  3522. pi->mg_clock_gating = true;
  3523. pi->mgcgtssm = true;
  3524. eg_pi->ls_clock_gating = false;
  3525. eg_pi->sclk_deep_sleep = false;
  3526. pi->dynamic_pcie_gen2 = true;
  3527. if (pi->gfx_clock_gating &&
  3528. (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
  3529. pi->thermal_protection = true;
  3530. else
  3531. pi->thermal_protection = false;
  3532. pi->display_gap = true;
  3533. pi->dcodt = true;
  3534. pi->ulps = true;
  3535. eg_pi->dynamic_ac_timing = true;
  3536. eg_pi->abm = true;
  3537. eg_pi->mcls = true;
  3538. eg_pi->light_sleep = true;
  3539. eg_pi->memory_transition = true;
  3540. #if defined(CONFIG_ACPI)
  3541. eg_pi->pcie_performance_request =
  3542. radeon_acpi_is_pcie_performance_request_supported(rdev);
  3543. #else
  3544. eg_pi->pcie_performance_request = false;
  3545. #endif
  3546. eg_pi->dll_default_on = false;
  3547. eg_pi->sclk_deep_sleep = false;
  3548. pi->mclk_stutter_mode_threshold = 0;
  3549. pi->sram_end = SMC_RAM_END;
  3550. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 3;
  3551. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  3552. rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
  3553. rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
  3554. rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
  3555. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  3556. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  3557. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 12500;
  3558. ni_pi->cac_data.leakage_coefficients.at = 516;
  3559. ni_pi->cac_data.leakage_coefficients.bt = 18;
  3560. ni_pi->cac_data.leakage_coefficients.av = 51;
  3561. ni_pi->cac_data.leakage_coefficients.bv = 2957;
  3562. switch (rdev->pdev->device) {
  3563. case 0x6700:
  3564. case 0x6701:
  3565. case 0x6702:
  3566. case 0x6703:
  3567. case 0x6718:
  3568. ni_pi->cac_weights = &cac_weights_cayman_xt;
  3569. break;
  3570. case 0x6705:
  3571. case 0x6719:
  3572. case 0x671D:
  3573. case 0x671C:
  3574. default:
  3575. ni_pi->cac_weights = &cac_weights_cayman_pro;
  3576. break;
  3577. case 0x6704:
  3578. case 0x6706:
  3579. case 0x6707:
  3580. case 0x6708:
  3581. case 0x6709:
  3582. ni_pi->cac_weights = &cac_weights_cayman_le;
  3583. break;
  3584. }
  3585. if (ni_pi->cac_weights->enable_power_containment_by_default) {
  3586. ni_pi->enable_power_containment = true;
  3587. ni_pi->enable_cac = true;
  3588. ni_pi->enable_sq_ramping = true;
  3589. } else {
  3590. ni_pi->enable_power_containment = false;
  3591. ni_pi->enable_cac = false;
  3592. ni_pi->enable_sq_ramping = false;
  3593. }
  3594. ni_pi->driver_calculate_cac_leakage = false;
  3595. ni_pi->cac_configuration_required = true;
  3596. if (ni_pi->cac_configuration_required) {
  3597. ni_pi->support_cac_long_term_average = true;
  3598. ni_pi->lta_window_size = ni_pi->cac_weights->l2_lta_window_size;
  3599. ni_pi->lts_truncate = ni_pi->cac_weights->lts_truncate;
  3600. } else {
  3601. ni_pi->support_cac_long_term_average = false;
  3602. ni_pi->lta_window_size = 0;
  3603. ni_pi->lts_truncate = 0;
  3604. }
  3605. ni_pi->use_power_boost_limit = true;
  3606. return 0;
  3607. }
  3608. void ni_dpm_fini(struct radeon_device *rdev)
  3609. {
  3610. int i;
  3611. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  3612. kfree(rdev->pm.dpm.ps[i].ps_priv);
  3613. }
  3614. kfree(rdev->pm.dpm.ps);
  3615. kfree(rdev->pm.dpm.priv);
  3616. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  3617. r600_free_extended_power_table(rdev);
  3618. }
  3619. void ni_dpm_print_power_state(struct radeon_device *rdev,
  3620. struct radeon_ps *rps)
  3621. {
  3622. struct ni_ps *ps = ni_get_ps(rps);
  3623. struct rv7xx_pl *pl;
  3624. int i;
  3625. r600_dpm_print_class_info(rps->class, rps->class2);
  3626. r600_dpm_print_cap_info(rps->caps);
  3627. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3628. for (i = 0; i < ps->performance_level_count; i++) {
  3629. pl = &ps->performance_levels[i];
  3630. if (rdev->family >= CHIP_TAHITI)
  3631. printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  3632. pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  3633. else
  3634. printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3635. pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3636. }
  3637. r600_dpm_print_ps_status(rdev, rps);
  3638. }
  3639. u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low)
  3640. {
  3641. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3642. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3643. if (low)
  3644. return requested_state->performance_levels[0].sclk;
  3645. else
  3646. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  3647. }
  3648. u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low)
  3649. {
  3650. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3651. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3652. if (low)
  3653. return requested_state->performance_levels[0].mclk;
  3654. else
  3655. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  3656. }