traps.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * Modified by Cort Dougan (cort@cs.nmt.edu)
  10. * and Paul Mackerras (paulus@samba.org)
  11. */
  12. /*
  13. * This file handles the architecture-dependent parts of hardware exceptions
  14. */
  15. #include <linux/errno.h>
  16. #include <linux/sched.h>
  17. #include <linux/kernel.h>
  18. #include <linux/mm.h>
  19. #include <linux/stddef.h>
  20. #include <linux/unistd.h>
  21. #include <linux/ptrace.h>
  22. #include <linux/slab.h>
  23. #include <linux/user.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/init.h>
  26. #include <linux/module.h>
  27. #include <linux/prctl.h>
  28. #include <linux/delay.h>
  29. #include <linux/kprobes.h>
  30. #include <linux/kexec.h>
  31. #include <linux/backlight.h>
  32. #include <linux/bug.h>
  33. #include <linux/kdebug.h>
  34. #include <linux/debugfs.h>
  35. #include <asm/emulated_ops.h>
  36. #include <asm/pgtable.h>
  37. #include <asm/uaccess.h>
  38. #include <asm/system.h>
  39. #include <asm/io.h>
  40. #include <asm/machdep.h>
  41. #include <asm/rtas.h>
  42. #include <asm/pmc.h>
  43. #ifdef CONFIG_PPC32
  44. #include <asm/reg.h>
  45. #endif
  46. #ifdef CONFIG_PMAC_BACKLIGHT
  47. #include <asm/backlight.h>
  48. #endif
  49. #ifdef CONFIG_PPC64
  50. #include <asm/firmware.h>
  51. #include <asm/processor.h>
  52. #endif
  53. #include <asm/kexec.h>
  54. #include <asm/ppc-opcode.h>
  55. #ifdef CONFIG_FSL_BOOKE
  56. #include <asm/dbell.h>
  57. #endif
  58. #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
  59. int (*__debugger)(struct pt_regs *regs) __read_mostly;
  60. int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
  61. int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
  62. int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
  63. int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
  64. int (*__debugger_dabr_match)(struct pt_regs *regs) __read_mostly;
  65. int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
  66. EXPORT_SYMBOL(__debugger);
  67. EXPORT_SYMBOL(__debugger_ipi);
  68. EXPORT_SYMBOL(__debugger_bpt);
  69. EXPORT_SYMBOL(__debugger_sstep);
  70. EXPORT_SYMBOL(__debugger_iabr_match);
  71. EXPORT_SYMBOL(__debugger_dabr_match);
  72. EXPORT_SYMBOL(__debugger_fault_handler);
  73. #endif
  74. /*
  75. * Trap & Exception support
  76. */
  77. #ifdef CONFIG_PMAC_BACKLIGHT
  78. static void pmac_backlight_unblank(void)
  79. {
  80. mutex_lock(&pmac_backlight_mutex);
  81. if (pmac_backlight) {
  82. struct backlight_properties *props;
  83. props = &pmac_backlight->props;
  84. props->brightness = props->max_brightness;
  85. props->power = FB_BLANK_UNBLANK;
  86. backlight_update_status(pmac_backlight);
  87. }
  88. mutex_unlock(&pmac_backlight_mutex);
  89. }
  90. #else
  91. static inline void pmac_backlight_unblank(void) { }
  92. #endif
  93. int die(const char *str, struct pt_regs *regs, long err)
  94. {
  95. static struct {
  96. spinlock_t lock;
  97. u32 lock_owner;
  98. int lock_owner_depth;
  99. } die = {
  100. .lock = __SPIN_LOCK_UNLOCKED(die.lock),
  101. .lock_owner = -1,
  102. .lock_owner_depth = 0
  103. };
  104. static int die_counter;
  105. unsigned long flags;
  106. if (debugger(regs))
  107. return 1;
  108. oops_enter();
  109. if (die.lock_owner != raw_smp_processor_id()) {
  110. console_verbose();
  111. spin_lock_irqsave(&die.lock, flags);
  112. die.lock_owner = smp_processor_id();
  113. die.lock_owner_depth = 0;
  114. bust_spinlocks(1);
  115. if (machine_is(powermac))
  116. pmac_backlight_unblank();
  117. } else {
  118. local_save_flags(flags);
  119. }
  120. if (++die.lock_owner_depth < 3) {
  121. printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
  122. #ifdef CONFIG_PREEMPT
  123. printk("PREEMPT ");
  124. #endif
  125. #ifdef CONFIG_SMP
  126. printk("SMP NR_CPUS=%d ", NR_CPUS);
  127. #endif
  128. #ifdef CONFIG_DEBUG_PAGEALLOC
  129. printk("DEBUG_PAGEALLOC ");
  130. #endif
  131. #ifdef CONFIG_NUMA
  132. printk("NUMA ");
  133. #endif
  134. printk("%s\n", ppc_md.name ? ppc_md.name : "");
  135. sysfs_printk_last_file();
  136. if (notify_die(DIE_OOPS, str, regs, err, 255,
  137. SIGSEGV) == NOTIFY_STOP)
  138. return 1;
  139. print_modules();
  140. show_regs(regs);
  141. } else {
  142. printk("Recursive die() failure, output suppressed\n");
  143. }
  144. bust_spinlocks(0);
  145. die.lock_owner = -1;
  146. add_taint(TAINT_DIE);
  147. spin_unlock_irqrestore(&die.lock, flags);
  148. if (kexec_should_crash(current) ||
  149. kexec_sr_activated(smp_processor_id()))
  150. crash_kexec(regs);
  151. crash_kexec_secondary(regs);
  152. if (in_interrupt())
  153. panic("Fatal exception in interrupt");
  154. if (panic_on_oops)
  155. panic("Fatal exception");
  156. oops_exit();
  157. do_exit(err);
  158. return 0;
  159. }
  160. void user_single_step_siginfo(struct task_struct *tsk,
  161. struct pt_regs *regs, siginfo_t *info)
  162. {
  163. memset(info, 0, sizeof(*info));
  164. info->si_signo = SIGTRAP;
  165. info->si_code = TRAP_TRACE;
  166. info->si_addr = (void __user *)regs->nip;
  167. }
  168. void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
  169. {
  170. siginfo_t info;
  171. const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
  172. "at %08lx nip %08lx lr %08lx code %x\n";
  173. const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
  174. "at %016lx nip %016lx lr %016lx code %x\n";
  175. if (!user_mode(regs)) {
  176. if (die("Exception in kernel mode", regs, signr))
  177. return;
  178. } else if (show_unhandled_signals &&
  179. unhandled_signal(current, signr) &&
  180. printk_ratelimit()) {
  181. printk(regs->msr & MSR_SF ? fmt64 : fmt32,
  182. current->comm, current->pid, signr,
  183. addr, regs->nip, regs->link, code);
  184. }
  185. memset(&info, 0, sizeof(info));
  186. info.si_signo = signr;
  187. info.si_code = code;
  188. info.si_addr = (void __user *) addr;
  189. force_sig_info(signr, &info, current);
  190. }
  191. #ifdef CONFIG_PPC64
  192. void system_reset_exception(struct pt_regs *regs)
  193. {
  194. /* See if any machine dependent calls */
  195. if (ppc_md.system_reset_exception) {
  196. if (ppc_md.system_reset_exception(regs))
  197. return;
  198. }
  199. #ifdef CONFIG_KEXEC
  200. cpu_set(smp_processor_id(), cpus_in_sr);
  201. #endif
  202. die("System Reset", regs, SIGABRT);
  203. /*
  204. * Some CPUs when released from the debugger will execute this path.
  205. * These CPUs entered the debugger via a soft-reset. If the CPU was
  206. * hung before entering the debugger it will return to the hung
  207. * state when exiting this function. This causes a problem in
  208. * kdump since the hung CPU(s) will not respond to the IPI sent
  209. * from kdump. To prevent the problem we call crash_kexec_secondary()
  210. * here. If a kdump had not been initiated or we exit the debugger
  211. * with the "exit and recover" command (x) crash_kexec_secondary()
  212. * will return after 5ms and the CPU returns to its previous state.
  213. */
  214. crash_kexec_secondary(regs);
  215. /* Must die if the interrupt is not recoverable */
  216. if (!(regs->msr & MSR_RI))
  217. panic("Unrecoverable System Reset");
  218. /* What should we do here? We could issue a shutdown or hard reset. */
  219. }
  220. #endif
  221. /*
  222. * I/O accesses can cause machine checks on powermacs.
  223. * Check if the NIP corresponds to the address of a sync
  224. * instruction for which there is an entry in the exception
  225. * table.
  226. * Note that the 601 only takes a machine check on TEA
  227. * (transfer error ack) signal assertion, and does not
  228. * set any of the top 16 bits of SRR1.
  229. * -- paulus.
  230. */
  231. static inline int check_io_access(struct pt_regs *regs)
  232. {
  233. #ifdef CONFIG_PPC32
  234. unsigned long msr = regs->msr;
  235. const struct exception_table_entry *entry;
  236. unsigned int *nip = (unsigned int *)regs->nip;
  237. if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
  238. && (entry = search_exception_tables(regs->nip)) != NULL) {
  239. /*
  240. * Check that it's a sync instruction, or somewhere
  241. * in the twi; isync; nop sequence that inb/inw/inl uses.
  242. * As the address is in the exception table
  243. * we should be able to read the instr there.
  244. * For the debug message, we look at the preceding
  245. * load or store.
  246. */
  247. if (*nip == 0x60000000) /* nop */
  248. nip -= 2;
  249. else if (*nip == 0x4c00012c) /* isync */
  250. --nip;
  251. if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
  252. /* sync or twi */
  253. unsigned int rb;
  254. --nip;
  255. rb = (*nip >> 11) & 0x1f;
  256. printk(KERN_DEBUG "%s bad port %lx at %p\n",
  257. (*nip & 0x100)? "OUT to": "IN from",
  258. regs->gpr[rb] - _IO_BASE, nip);
  259. regs->msr |= MSR_RI;
  260. regs->nip = entry->fixup;
  261. return 1;
  262. }
  263. }
  264. #endif /* CONFIG_PPC32 */
  265. return 0;
  266. }
  267. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  268. /* On 4xx, the reason for the machine check or program exception
  269. is in the ESR. */
  270. #define get_reason(regs) ((regs)->dsisr)
  271. #ifndef CONFIG_FSL_BOOKE
  272. #define get_mc_reason(regs) ((regs)->dsisr)
  273. #else
  274. #define get_mc_reason(regs) (mfspr(SPRN_MCSR) & MCSR_MASK)
  275. #endif
  276. #define REASON_FP ESR_FP
  277. #define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
  278. #define REASON_PRIVILEGED ESR_PPR
  279. #define REASON_TRAP ESR_PTR
  280. /* single-step stuff */
  281. #define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC)
  282. #define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC)
  283. #else
  284. /* On non-4xx, the reason for the machine check or program
  285. exception is in the MSR. */
  286. #define get_reason(regs) ((regs)->msr)
  287. #define get_mc_reason(regs) ((regs)->msr)
  288. #define REASON_FP 0x100000
  289. #define REASON_ILLEGAL 0x80000
  290. #define REASON_PRIVILEGED 0x40000
  291. #define REASON_TRAP 0x20000
  292. #define single_stepping(regs) ((regs)->msr & MSR_SE)
  293. #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
  294. #endif
  295. #if defined(CONFIG_4xx)
  296. int machine_check_4xx(struct pt_regs *regs)
  297. {
  298. unsigned long reason = get_mc_reason(regs);
  299. if (reason & ESR_IMCP) {
  300. printk("Instruction");
  301. mtspr(SPRN_ESR, reason & ~ESR_IMCP);
  302. } else
  303. printk("Data");
  304. printk(" machine check in kernel mode.\n");
  305. return 0;
  306. }
  307. int machine_check_440A(struct pt_regs *regs)
  308. {
  309. unsigned long reason = get_mc_reason(regs);
  310. printk("Machine check in kernel mode.\n");
  311. if (reason & ESR_IMCP){
  312. printk("Instruction Synchronous Machine Check exception\n");
  313. mtspr(SPRN_ESR, reason & ~ESR_IMCP);
  314. }
  315. else {
  316. u32 mcsr = mfspr(SPRN_MCSR);
  317. if (mcsr & MCSR_IB)
  318. printk("Instruction Read PLB Error\n");
  319. if (mcsr & MCSR_DRB)
  320. printk("Data Read PLB Error\n");
  321. if (mcsr & MCSR_DWB)
  322. printk("Data Write PLB Error\n");
  323. if (mcsr & MCSR_TLBP)
  324. printk("TLB Parity Error\n");
  325. if (mcsr & MCSR_ICP){
  326. flush_instruction_cache();
  327. printk("I-Cache Parity Error\n");
  328. }
  329. if (mcsr & MCSR_DCSP)
  330. printk("D-Cache Search Parity Error\n");
  331. if (mcsr & MCSR_DCFP)
  332. printk("D-Cache Flush Parity Error\n");
  333. if (mcsr & MCSR_IMPE)
  334. printk("Machine Check exception is imprecise\n");
  335. /* Clear MCSR */
  336. mtspr(SPRN_MCSR, mcsr);
  337. }
  338. return 0;
  339. }
  340. #elif defined(CONFIG_E500)
  341. int machine_check_e500(struct pt_regs *regs)
  342. {
  343. unsigned long reason = get_mc_reason(regs);
  344. printk("Machine check in kernel mode.\n");
  345. printk("Caused by (from MCSR=%lx): ", reason);
  346. if (reason & MCSR_MCP)
  347. printk("Machine Check Signal\n");
  348. if (reason & MCSR_ICPERR)
  349. printk("Instruction Cache Parity Error\n");
  350. if (reason & MCSR_DCP_PERR)
  351. printk("Data Cache Push Parity Error\n");
  352. if (reason & MCSR_DCPERR)
  353. printk("Data Cache Parity Error\n");
  354. if (reason & MCSR_BUS_IAERR)
  355. printk("Bus - Instruction Address Error\n");
  356. if (reason & MCSR_BUS_RAERR)
  357. printk("Bus - Read Address Error\n");
  358. if (reason & MCSR_BUS_WAERR)
  359. printk("Bus - Write Address Error\n");
  360. if (reason & MCSR_BUS_IBERR)
  361. printk("Bus - Instruction Data Error\n");
  362. if (reason & MCSR_BUS_RBERR)
  363. printk("Bus - Read Data Bus Error\n");
  364. if (reason & MCSR_BUS_WBERR)
  365. printk("Bus - Read Data Bus Error\n");
  366. if (reason & MCSR_BUS_IPERR)
  367. printk("Bus - Instruction Parity Error\n");
  368. if (reason & MCSR_BUS_RPERR)
  369. printk("Bus - Read Parity Error\n");
  370. return 0;
  371. }
  372. #elif defined(CONFIG_E200)
  373. int machine_check_e200(struct pt_regs *regs)
  374. {
  375. unsigned long reason = get_mc_reason(regs);
  376. printk("Machine check in kernel mode.\n");
  377. printk("Caused by (from MCSR=%lx): ", reason);
  378. if (reason & MCSR_MCP)
  379. printk("Machine Check Signal\n");
  380. if (reason & MCSR_CP_PERR)
  381. printk("Cache Push Parity Error\n");
  382. if (reason & MCSR_CPERR)
  383. printk("Cache Parity Error\n");
  384. if (reason & MCSR_EXCP_ERR)
  385. printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
  386. if (reason & MCSR_BUS_IRERR)
  387. printk("Bus - Read Bus Error on instruction fetch\n");
  388. if (reason & MCSR_BUS_DRERR)
  389. printk("Bus - Read Bus Error on data load\n");
  390. if (reason & MCSR_BUS_WRERR)
  391. printk("Bus - Write Bus Error on buffered store or cache line push\n");
  392. return 0;
  393. }
  394. #else
  395. int machine_check_generic(struct pt_regs *regs)
  396. {
  397. unsigned long reason = get_mc_reason(regs);
  398. printk("Machine check in kernel mode.\n");
  399. printk("Caused by (from SRR1=%lx): ", reason);
  400. switch (reason & 0x601F0000) {
  401. case 0x80000:
  402. printk("Machine check signal\n");
  403. break;
  404. case 0: /* for 601 */
  405. case 0x40000:
  406. case 0x140000: /* 7450 MSS error and TEA */
  407. printk("Transfer error ack signal\n");
  408. break;
  409. case 0x20000:
  410. printk("Data parity error signal\n");
  411. break;
  412. case 0x10000:
  413. printk("Address parity error signal\n");
  414. break;
  415. case 0x20000000:
  416. printk("L1 Data Cache error\n");
  417. break;
  418. case 0x40000000:
  419. printk("L1 Instruction Cache error\n");
  420. break;
  421. case 0x00100000:
  422. printk("L2 data cache parity error\n");
  423. break;
  424. default:
  425. printk("Unknown values in msr\n");
  426. }
  427. return 0;
  428. }
  429. #endif /* everything else */
  430. void machine_check_exception(struct pt_regs *regs)
  431. {
  432. int recover = 0;
  433. __get_cpu_var(irq_stat).mce_exceptions++;
  434. /* See if any machine dependent calls. In theory, we would want
  435. * to call the CPU first, and call the ppc_md. one if the CPU
  436. * one returns a positive number. However there is existing code
  437. * that assumes the board gets a first chance, so let's keep it
  438. * that way for now and fix things later. --BenH.
  439. */
  440. if (ppc_md.machine_check_exception)
  441. recover = ppc_md.machine_check_exception(regs);
  442. else if (cur_cpu_spec->machine_check)
  443. recover = cur_cpu_spec->machine_check(regs);
  444. if (recover > 0)
  445. return;
  446. if (user_mode(regs)) {
  447. regs->msr |= MSR_RI;
  448. _exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
  449. return;
  450. }
  451. #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
  452. /* the qspan pci read routines can cause machine checks -- Cort
  453. *
  454. * yuck !!! that totally needs to go away ! There are better ways
  455. * to deal with that than having a wart in the mcheck handler.
  456. * -- BenH
  457. */
  458. bad_page_fault(regs, regs->dar, SIGBUS);
  459. return;
  460. #endif
  461. if (debugger_fault_handler(regs)) {
  462. regs->msr |= MSR_RI;
  463. return;
  464. }
  465. if (check_io_access(regs))
  466. return;
  467. if (debugger_fault_handler(regs))
  468. return;
  469. die("Machine check", regs, SIGBUS);
  470. /* Must die if the interrupt is not recoverable */
  471. if (!(regs->msr & MSR_RI))
  472. panic("Unrecoverable Machine check");
  473. }
  474. void SMIException(struct pt_regs *regs)
  475. {
  476. die("System Management Interrupt", regs, SIGABRT);
  477. }
  478. void unknown_exception(struct pt_regs *regs)
  479. {
  480. printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
  481. regs->nip, regs->msr, regs->trap);
  482. _exception(SIGTRAP, regs, 0, 0);
  483. }
  484. void instruction_breakpoint_exception(struct pt_regs *regs)
  485. {
  486. if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
  487. 5, SIGTRAP) == NOTIFY_STOP)
  488. return;
  489. if (debugger_iabr_match(regs))
  490. return;
  491. _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
  492. }
  493. void RunModeException(struct pt_regs *regs)
  494. {
  495. _exception(SIGTRAP, regs, 0, 0);
  496. }
  497. void __kprobes single_step_exception(struct pt_regs *regs)
  498. {
  499. regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */
  500. if (notify_die(DIE_SSTEP, "single_step", regs, 5,
  501. 5, SIGTRAP) == NOTIFY_STOP)
  502. return;
  503. if (debugger_sstep(regs))
  504. return;
  505. _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
  506. }
  507. /*
  508. * After we have successfully emulated an instruction, we have to
  509. * check if the instruction was being single-stepped, and if so,
  510. * pretend we got a single-step exception. This was pointed out
  511. * by Kumar Gala. -- paulus
  512. */
  513. static void emulate_single_step(struct pt_regs *regs)
  514. {
  515. if (single_stepping(regs)) {
  516. clear_single_step(regs);
  517. _exception(SIGTRAP, regs, TRAP_TRACE, 0);
  518. }
  519. }
  520. static inline int __parse_fpscr(unsigned long fpscr)
  521. {
  522. int ret = 0;
  523. /* Invalid operation */
  524. if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
  525. ret = FPE_FLTINV;
  526. /* Overflow */
  527. else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
  528. ret = FPE_FLTOVF;
  529. /* Underflow */
  530. else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
  531. ret = FPE_FLTUND;
  532. /* Divide by zero */
  533. else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
  534. ret = FPE_FLTDIV;
  535. /* Inexact result */
  536. else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
  537. ret = FPE_FLTRES;
  538. return ret;
  539. }
  540. static void parse_fpe(struct pt_regs *regs)
  541. {
  542. int code = 0;
  543. flush_fp_to_thread(current);
  544. code = __parse_fpscr(current->thread.fpscr.val);
  545. _exception(SIGFPE, regs, code, regs->nip);
  546. }
  547. /*
  548. * Illegal instruction emulation support. Originally written to
  549. * provide the PVR to user applications using the mfspr rd, PVR.
  550. * Return non-zero if we can't emulate, or -EFAULT if the associated
  551. * memory access caused an access fault. Return zero on success.
  552. *
  553. * There are a couple of ways to do this, either "decode" the instruction
  554. * or directly match lots of bits. In this case, matching lots of
  555. * bits is faster and easier.
  556. *
  557. */
  558. static int emulate_string_inst(struct pt_regs *regs, u32 instword)
  559. {
  560. u8 rT = (instword >> 21) & 0x1f;
  561. u8 rA = (instword >> 16) & 0x1f;
  562. u8 NB_RB = (instword >> 11) & 0x1f;
  563. u32 num_bytes;
  564. unsigned long EA;
  565. int pos = 0;
  566. /* Early out if we are an invalid form of lswx */
  567. if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
  568. if ((rT == rA) || (rT == NB_RB))
  569. return -EINVAL;
  570. EA = (rA == 0) ? 0 : regs->gpr[rA];
  571. switch (instword & PPC_INST_STRING_MASK) {
  572. case PPC_INST_LSWX:
  573. case PPC_INST_STSWX:
  574. EA += NB_RB;
  575. num_bytes = regs->xer & 0x7f;
  576. break;
  577. case PPC_INST_LSWI:
  578. case PPC_INST_STSWI:
  579. num_bytes = (NB_RB == 0) ? 32 : NB_RB;
  580. break;
  581. default:
  582. return -EINVAL;
  583. }
  584. while (num_bytes != 0)
  585. {
  586. u8 val;
  587. u32 shift = 8 * (3 - (pos & 0x3));
  588. switch ((instword & PPC_INST_STRING_MASK)) {
  589. case PPC_INST_LSWX:
  590. case PPC_INST_LSWI:
  591. if (get_user(val, (u8 __user *)EA))
  592. return -EFAULT;
  593. /* first time updating this reg,
  594. * zero it out */
  595. if (pos == 0)
  596. regs->gpr[rT] = 0;
  597. regs->gpr[rT] |= val << shift;
  598. break;
  599. case PPC_INST_STSWI:
  600. case PPC_INST_STSWX:
  601. val = regs->gpr[rT] >> shift;
  602. if (put_user(val, (u8 __user *)EA))
  603. return -EFAULT;
  604. break;
  605. }
  606. /* move EA to next address */
  607. EA += 1;
  608. num_bytes--;
  609. /* manage our position within the register */
  610. if (++pos == 4) {
  611. pos = 0;
  612. if (++rT == 32)
  613. rT = 0;
  614. }
  615. }
  616. return 0;
  617. }
  618. static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
  619. {
  620. u32 ra,rs;
  621. unsigned long tmp;
  622. ra = (instword >> 16) & 0x1f;
  623. rs = (instword >> 21) & 0x1f;
  624. tmp = regs->gpr[rs];
  625. tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
  626. tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
  627. tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
  628. regs->gpr[ra] = tmp;
  629. return 0;
  630. }
  631. static int emulate_isel(struct pt_regs *regs, u32 instword)
  632. {
  633. u8 rT = (instword >> 21) & 0x1f;
  634. u8 rA = (instword >> 16) & 0x1f;
  635. u8 rB = (instword >> 11) & 0x1f;
  636. u8 BC = (instword >> 6) & 0x1f;
  637. u8 bit;
  638. unsigned long tmp;
  639. tmp = (rA == 0) ? 0 : regs->gpr[rA];
  640. bit = (regs->ccr >> (31 - BC)) & 0x1;
  641. regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
  642. return 0;
  643. }
  644. static int emulate_instruction(struct pt_regs *regs)
  645. {
  646. u32 instword;
  647. u32 rd;
  648. if (!user_mode(regs) || (regs->msr & MSR_LE))
  649. return -EINVAL;
  650. CHECK_FULL_REGS(regs);
  651. if (get_user(instword, (u32 __user *)(regs->nip)))
  652. return -EFAULT;
  653. /* Emulate the mfspr rD, PVR. */
  654. if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
  655. PPC_WARN_EMULATED(mfpvr, regs);
  656. rd = (instword >> 21) & 0x1f;
  657. regs->gpr[rd] = mfspr(SPRN_PVR);
  658. return 0;
  659. }
  660. /* Emulating the dcba insn is just a no-op. */
  661. if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
  662. PPC_WARN_EMULATED(dcba, regs);
  663. return 0;
  664. }
  665. /* Emulate the mcrxr insn. */
  666. if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
  667. int shift = (instword >> 21) & 0x1c;
  668. unsigned long msk = 0xf0000000UL >> shift;
  669. PPC_WARN_EMULATED(mcrxr, regs);
  670. regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
  671. regs->xer &= ~0xf0000000UL;
  672. return 0;
  673. }
  674. /* Emulate load/store string insn. */
  675. if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
  676. PPC_WARN_EMULATED(string, regs);
  677. return emulate_string_inst(regs, instword);
  678. }
  679. /* Emulate the popcntb (Population Count Bytes) instruction. */
  680. if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
  681. PPC_WARN_EMULATED(popcntb, regs);
  682. return emulate_popcntb_inst(regs, instword);
  683. }
  684. /* Emulate isel (Integer Select) instruction */
  685. if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
  686. PPC_WARN_EMULATED(isel, regs);
  687. return emulate_isel(regs, instword);
  688. }
  689. return -EINVAL;
  690. }
  691. int is_valid_bugaddr(unsigned long addr)
  692. {
  693. return is_kernel_addr(addr);
  694. }
  695. void __kprobes program_check_exception(struct pt_regs *regs)
  696. {
  697. unsigned int reason = get_reason(regs);
  698. extern int do_mathemu(struct pt_regs *regs);
  699. /* We can now get here via a FP Unavailable exception if the core
  700. * has no FPU, in that case the reason flags will be 0 */
  701. if (reason & REASON_FP) {
  702. /* IEEE FP exception */
  703. parse_fpe(regs);
  704. return;
  705. }
  706. if (reason & REASON_TRAP) {
  707. /* trap exception */
  708. if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
  709. == NOTIFY_STOP)
  710. return;
  711. if (debugger_bpt(regs))
  712. return;
  713. if (!(regs->msr & MSR_PR) && /* not user-mode */
  714. report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
  715. regs->nip += 4;
  716. return;
  717. }
  718. _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
  719. return;
  720. }
  721. local_irq_enable();
  722. #ifdef CONFIG_MATH_EMULATION
  723. /* (reason & REASON_ILLEGAL) would be the obvious thing here,
  724. * but there seems to be a hardware bug on the 405GP (RevD)
  725. * that means ESR is sometimes set incorrectly - either to
  726. * ESR_DST (!?) or 0. In the process of chasing this with the
  727. * hardware people - not sure if it can happen on any illegal
  728. * instruction or only on FP instructions, whether there is a
  729. * pattern to occurences etc. -dgibson 31/Mar/2003 */
  730. switch (do_mathemu(regs)) {
  731. case 0:
  732. emulate_single_step(regs);
  733. return;
  734. case 1: {
  735. int code = 0;
  736. code = __parse_fpscr(current->thread.fpscr.val);
  737. _exception(SIGFPE, regs, code, regs->nip);
  738. return;
  739. }
  740. case -EFAULT:
  741. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  742. return;
  743. }
  744. /* fall through on any other errors */
  745. #endif /* CONFIG_MATH_EMULATION */
  746. /* Try to emulate it if we should. */
  747. if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
  748. switch (emulate_instruction(regs)) {
  749. case 0:
  750. regs->nip += 4;
  751. emulate_single_step(regs);
  752. return;
  753. case -EFAULT:
  754. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  755. return;
  756. }
  757. }
  758. if (reason & REASON_PRIVILEGED)
  759. _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
  760. else
  761. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  762. }
  763. void alignment_exception(struct pt_regs *regs)
  764. {
  765. int sig, code, fixed = 0;
  766. /* we don't implement logging of alignment exceptions */
  767. if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
  768. fixed = fix_alignment(regs);
  769. if (fixed == 1) {
  770. regs->nip += 4; /* skip over emulated instruction */
  771. emulate_single_step(regs);
  772. return;
  773. }
  774. /* Operand address was bad */
  775. if (fixed == -EFAULT) {
  776. sig = SIGSEGV;
  777. code = SEGV_ACCERR;
  778. } else {
  779. sig = SIGBUS;
  780. code = BUS_ADRALN;
  781. }
  782. if (user_mode(regs))
  783. _exception(sig, regs, code, regs->dar);
  784. else
  785. bad_page_fault(regs, regs->dar, sig);
  786. }
  787. void StackOverflow(struct pt_regs *regs)
  788. {
  789. printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
  790. current, regs->gpr[1]);
  791. debugger(regs);
  792. show_regs(regs);
  793. panic("kernel stack overflow");
  794. }
  795. void nonrecoverable_exception(struct pt_regs *regs)
  796. {
  797. printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
  798. regs->nip, regs->msr);
  799. debugger(regs);
  800. die("nonrecoverable exception", regs, SIGKILL);
  801. }
  802. void trace_syscall(struct pt_regs *regs)
  803. {
  804. printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n",
  805. current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
  806. regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
  807. }
  808. void kernel_fp_unavailable_exception(struct pt_regs *regs)
  809. {
  810. printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
  811. "%lx at %lx\n", regs->trap, regs->nip);
  812. die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
  813. }
  814. void altivec_unavailable_exception(struct pt_regs *regs)
  815. {
  816. if (user_mode(regs)) {
  817. /* A user program has executed an altivec instruction,
  818. but this kernel doesn't support altivec. */
  819. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  820. return;
  821. }
  822. printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
  823. "%lx at %lx\n", regs->trap, regs->nip);
  824. die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
  825. }
  826. void vsx_unavailable_exception(struct pt_regs *regs)
  827. {
  828. if (user_mode(regs)) {
  829. /* A user program has executed an vsx instruction,
  830. but this kernel doesn't support vsx. */
  831. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  832. return;
  833. }
  834. printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
  835. "%lx at %lx\n", regs->trap, regs->nip);
  836. die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
  837. }
  838. void performance_monitor_exception(struct pt_regs *regs)
  839. {
  840. __get_cpu_var(irq_stat).pmu_irqs++;
  841. perf_irq(regs);
  842. }
  843. #ifdef CONFIG_8xx
  844. void SoftwareEmulation(struct pt_regs *regs)
  845. {
  846. extern int do_mathemu(struct pt_regs *);
  847. extern int Soft_emulate_8xx(struct pt_regs *);
  848. #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
  849. int errcode;
  850. #endif
  851. CHECK_FULL_REGS(regs);
  852. if (!user_mode(regs)) {
  853. debugger(regs);
  854. die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
  855. }
  856. #ifdef CONFIG_MATH_EMULATION
  857. errcode = do_mathemu(regs);
  858. if (errcode >= 0)
  859. PPC_WARN_EMULATED(math, regs);
  860. switch (errcode) {
  861. case 0:
  862. emulate_single_step(regs);
  863. return;
  864. case 1: {
  865. int code = 0;
  866. code = __parse_fpscr(current->thread.fpscr.val);
  867. _exception(SIGFPE, regs, code, regs->nip);
  868. return;
  869. }
  870. case -EFAULT:
  871. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  872. return;
  873. default:
  874. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  875. return;
  876. }
  877. #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
  878. errcode = Soft_emulate_8xx(regs);
  879. if (errcode >= 0)
  880. PPC_WARN_EMULATED(8xx, regs);
  881. switch (errcode) {
  882. case 0:
  883. emulate_single_step(regs);
  884. return;
  885. case 1:
  886. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  887. return;
  888. case -EFAULT:
  889. _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
  890. return;
  891. }
  892. #else
  893. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  894. #endif
  895. }
  896. #endif /* CONFIG_8xx */
  897. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  898. void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
  899. {
  900. /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
  901. * on server, it stops on the target of the branch. In order to simulate
  902. * the server behaviour, we thus restart right away with a single step
  903. * instead of stopping here when hitting a BT
  904. */
  905. if (debug_status & DBSR_BT) {
  906. regs->msr &= ~MSR_DE;
  907. /* Disable BT */
  908. mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
  909. /* Clear the BT event */
  910. mtspr(SPRN_DBSR, DBSR_BT);
  911. /* Do the single step trick only when coming from userspace */
  912. if (user_mode(regs)) {
  913. current->thread.dbcr0 &= ~DBCR0_BT;
  914. current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
  915. regs->msr |= MSR_DE;
  916. return;
  917. }
  918. if (notify_die(DIE_SSTEP, "block_step", regs, 5,
  919. 5, SIGTRAP) == NOTIFY_STOP) {
  920. return;
  921. }
  922. if (debugger_sstep(regs))
  923. return;
  924. } else if (debug_status & DBSR_IC) { /* Instruction complete */
  925. regs->msr &= ~MSR_DE;
  926. /* Disable instruction completion */
  927. mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
  928. /* Clear the instruction completion event */
  929. mtspr(SPRN_DBSR, DBSR_IC);
  930. if (notify_die(DIE_SSTEP, "single_step", regs, 5,
  931. 5, SIGTRAP) == NOTIFY_STOP) {
  932. return;
  933. }
  934. if (debugger_sstep(regs))
  935. return;
  936. if (user_mode(regs))
  937. current->thread.dbcr0 &= ~(DBCR0_IC);
  938. _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
  939. } else if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
  940. regs->msr &= ~MSR_DE;
  941. if (user_mode(regs)) {
  942. current->thread.dbcr0 &= ~(DBSR_DAC1R | DBSR_DAC1W |
  943. DBCR0_IDM);
  944. } else {
  945. /* Disable DAC interupts */
  946. mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~(DBSR_DAC1R |
  947. DBSR_DAC1W | DBCR0_IDM));
  948. /* Clear the DAC event */
  949. mtspr(SPRN_DBSR, (DBSR_DAC1R | DBSR_DAC1W));
  950. }
  951. /* Setup and send the trap to the handler */
  952. do_dabr(regs, mfspr(SPRN_DAC1), debug_status);
  953. }
  954. }
  955. #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
  956. #if !defined(CONFIG_TAU_INT)
  957. void TAUException(struct pt_regs *regs)
  958. {
  959. printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
  960. regs->nip, regs->msr, regs->trap, print_tainted());
  961. }
  962. #endif /* CONFIG_INT_TAU */
  963. #ifdef CONFIG_ALTIVEC
  964. void altivec_assist_exception(struct pt_regs *regs)
  965. {
  966. int err;
  967. if (!user_mode(regs)) {
  968. printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
  969. " at %lx\n", regs->nip);
  970. die("Kernel VMX/Altivec assist exception", regs, SIGILL);
  971. }
  972. flush_altivec_to_thread(current);
  973. PPC_WARN_EMULATED(altivec, regs);
  974. err = emulate_altivec(regs);
  975. if (err == 0) {
  976. regs->nip += 4; /* skip emulated instruction */
  977. emulate_single_step(regs);
  978. return;
  979. }
  980. if (err == -EFAULT) {
  981. /* got an error reading the instruction */
  982. _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
  983. } else {
  984. /* didn't recognize the instruction */
  985. /* XXX quick hack for now: set the non-Java bit in the VSCR */
  986. if (printk_ratelimit())
  987. printk(KERN_ERR "Unrecognized altivec instruction "
  988. "in %s at %lx\n", current->comm, regs->nip);
  989. current->thread.vscr.u[3] |= 0x10000;
  990. }
  991. }
  992. #endif /* CONFIG_ALTIVEC */
  993. #ifdef CONFIG_VSX
  994. void vsx_assist_exception(struct pt_regs *regs)
  995. {
  996. if (!user_mode(regs)) {
  997. printk(KERN_EMERG "VSX assist exception in kernel mode"
  998. " at %lx\n", regs->nip);
  999. die("Kernel VSX assist exception", regs, SIGILL);
  1000. }
  1001. flush_vsx_to_thread(current);
  1002. printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
  1003. _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
  1004. }
  1005. #endif /* CONFIG_VSX */
  1006. #ifdef CONFIG_FSL_BOOKE
  1007. void doorbell_exception(struct pt_regs *regs)
  1008. {
  1009. #ifdef CONFIG_SMP
  1010. int cpu = smp_processor_id();
  1011. int msg;
  1012. if (num_online_cpus() < 2)
  1013. return;
  1014. for (msg = 0; msg < 4; msg++)
  1015. if (test_and_clear_bit(msg, &dbell_smp_message[cpu]))
  1016. smp_message_recv(msg);
  1017. #else
  1018. printk(KERN_WARNING "Received doorbell on non-smp system\n");
  1019. #endif
  1020. }
  1021. void CacheLockingException(struct pt_regs *regs, unsigned long address,
  1022. unsigned long error_code)
  1023. {
  1024. /* We treat cache locking instructions from the user
  1025. * as priv ops, in the future we could try to do
  1026. * something smarter
  1027. */
  1028. if (error_code & (ESR_DLK|ESR_ILK))
  1029. _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
  1030. return;
  1031. }
  1032. #endif /* CONFIG_FSL_BOOKE */
  1033. #ifdef CONFIG_SPE
  1034. void SPEFloatingPointException(struct pt_regs *regs)
  1035. {
  1036. extern int do_spe_mathemu(struct pt_regs *regs);
  1037. unsigned long spefscr;
  1038. int fpexc_mode;
  1039. int code = 0;
  1040. int err;
  1041. preempt_disable();
  1042. if (regs->msr & MSR_SPE)
  1043. giveup_spe(current);
  1044. preempt_enable();
  1045. spefscr = current->thread.spefscr;
  1046. fpexc_mode = current->thread.fpexc_mode;
  1047. if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
  1048. code = FPE_FLTOVF;
  1049. }
  1050. else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
  1051. code = FPE_FLTUND;
  1052. }
  1053. else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
  1054. code = FPE_FLTDIV;
  1055. else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
  1056. code = FPE_FLTINV;
  1057. }
  1058. else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
  1059. code = FPE_FLTRES;
  1060. err = do_spe_mathemu(regs);
  1061. if (err == 0) {
  1062. regs->nip += 4; /* skip emulated instruction */
  1063. emulate_single_step(regs);
  1064. return;
  1065. }
  1066. if (err == -EFAULT) {
  1067. /* got an error reading the instruction */
  1068. _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
  1069. } else if (err == -EINVAL) {
  1070. /* didn't recognize the instruction */
  1071. printk(KERN_ERR "unrecognized spe instruction "
  1072. "in %s at %lx\n", current->comm, regs->nip);
  1073. } else {
  1074. _exception(SIGFPE, regs, code, regs->nip);
  1075. }
  1076. return;
  1077. }
  1078. void SPEFloatingPointRoundException(struct pt_regs *regs)
  1079. {
  1080. extern int speround_handler(struct pt_regs *regs);
  1081. int err;
  1082. preempt_disable();
  1083. if (regs->msr & MSR_SPE)
  1084. giveup_spe(current);
  1085. preempt_enable();
  1086. regs->nip -= 4;
  1087. err = speround_handler(regs);
  1088. if (err == 0) {
  1089. regs->nip += 4; /* skip emulated instruction */
  1090. emulate_single_step(regs);
  1091. return;
  1092. }
  1093. if (err == -EFAULT) {
  1094. /* got an error reading the instruction */
  1095. _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
  1096. } else if (err == -EINVAL) {
  1097. /* didn't recognize the instruction */
  1098. printk(KERN_ERR "unrecognized spe instruction "
  1099. "in %s at %lx\n", current->comm, regs->nip);
  1100. } else {
  1101. _exception(SIGFPE, regs, 0, regs->nip);
  1102. return;
  1103. }
  1104. }
  1105. #endif
  1106. /*
  1107. * We enter here if we get an unrecoverable exception, that is, one
  1108. * that happened at a point where the RI (recoverable interrupt) bit
  1109. * in the MSR is 0. This indicates that SRR0/1 are live, and that
  1110. * we therefore lost state by taking this exception.
  1111. */
  1112. void unrecoverable_exception(struct pt_regs *regs)
  1113. {
  1114. printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
  1115. regs->trap, regs->nip);
  1116. die("Unrecoverable exception", regs, SIGABRT);
  1117. }
  1118. #ifdef CONFIG_BOOKE_WDT
  1119. /*
  1120. * Default handler for a Watchdog exception,
  1121. * spins until a reboot occurs
  1122. */
  1123. void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
  1124. {
  1125. /* Generic WatchdogHandler, implement your own */
  1126. mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
  1127. return;
  1128. }
  1129. void WatchdogException(struct pt_regs *regs)
  1130. {
  1131. printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
  1132. WatchdogHandler(regs);
  1133. }
  1134. #endif
  1135. /*
  1136. * We enter here if we discover during exception entry that we are
  1137. * running in supervisor mode with a userspace value in the stack pointer.
  1138. */
  1139. void kernel_bad_stack(struct pt_regs *regs)
  1140. {
  1141. printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
  1142. regs->gpr[1], regs->nip);
  1143. die("Bad kernel stack pointer", regs, SIGABRT);
  1144. }
  1145. void __init trap_init(void)
  1146. {
  1147. }
  1148. #ifdef CONFIG_PPC_EMULATED_STATS
  1149. #define WARN_EMULATED_SETUP(type) .type = { .name = #type }
  1150. struct ppc_emulated ppc_emulated = {
  1151. #ifdef CONFIG_ALTIVEC
  1152. WARN_EMULATED_SETUP(altivec),
  1153. #endif
  1154. WARN_EMULATED_SETUP(dcba),
  1155. WARN_EMULATED_SETUP(dcbz),
  1156. WARN_EMULATED_SETUP(fp_pair),
  1157. WARN_EMULATED_SETUP(isel),
  1158. WARN_EMULATED_SETUP(mcrxr),
  1159. WARN_EMULATED_SETUP(mfpvr),
  1160. WARN_EMULATED_SETUP(multiple),
  1161. WARN_EMULATED_SETUP(popcntb),
  1162. WARN_EMULATED_SETUP(spe),
  1163. WARN_EMULATED_SETUP(string),
  1164. WARN_EMULATED_SETUP(unaligned),
  1165. #ifdef CONFIG_MATH_EMULATION
  1166. WARN_EMULATED_SETUP(math),
  1167. #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
  1168. WARN_EMULATED_SETUP(8xx),
  1169. #endif
  1170. #ifdef CONFIG_VSX
  1171. WARN_EMULATED_SETUP(vsx),
  1172. #endif
  1173. };
  1174. u32 ppc_warn_emulated;
  1175. void ppc_warn_emulated_print(const char *type)
  1176. {
  1177. if (printk_ratelimit())
  1178. pr_warning("%s used emulated %s instruction\n", current->comm,
  1179. type);
  1180. }
  1181. static int __init ppc_warn_emulated_init(void)
  1182. {
  1183. struct dentry *dir, *d;
  1184. unsigned int i;
  1185. struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
  1186. if (!powerpc_debugfs_root)
  1187. return -ENODEV;
  1188. dir = debugfs_create_dir("emulated_instructions",
  1189. powerpc_debugfs_root);
  1190. if (!dir)
  1191. return -ENOMEM;
  1192. d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
  1193. &ppc_warn_emulated);
  1194. if (!d)
  1195. goto fail;
  1196. for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
  1197. d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
  1198. (u32 *)&entries[i].val.counter);
  1199. if (!d)
  1200. goto fail;
  1201. }
  1202. return 0;
  1203. fail:
  1204. debugfs_remove_recursive(dir);
  1205. return -ENOMEM;
  1206. }
  1207. device_initcall(ppc_warn_emulated_init);
  1208. #endif /* CONFIG_PPC_EMULATED_STATS */