spi_imx.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 Juergen Beisert
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the
  16. * Free Software Foundation
  17. * 51 Franklin Street, Fifth Floor
  18. * Boston, MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/delay.h>
  23. #include <linux/err.h>
  24. #include <linux/gpio.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/slab.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/spi/spi_bitbang.h>
  35. #include <linux/types.h>
  36. #include <mach/spi.h>
  37. #define DRIVER_NAME "spi_imx"
  38. #define MXC_CSPIRXDATA 0x00
  39. #define MXC_CSPITXDATA 0x04
  40. #define MXC_CSPICTRL 0x08
  41. #define MXC_CSPIINT 0x0c
  42. #define MXC_RESET 0x1c
  43. #define MX3_CSPISTAT 0x14
  44. #define MX3_CSPISTAT_RR (1 << 3)
  45. /* generic defines to abstract from the different register layouts */
  46. #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
  47. #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
  48. struct spi_imx_config {
  49. unsigned int speed_hz;
  50. unsigned int bpw;
  51. unsigned int mode;
  52. int cs;
  53. };
  54. enum spi_imx_devtype {
  55. SPI_IMX_VER_IMX1,
  56. SPI_IMX_VER_0_0,
  57. SPI_IMX_VER_0_4,
  58. SPI_IMX_VER_0_5,
  59. SPI_IMX_VER_0_7,
  60. SPI_IMX_VER_AUTODETECT,
  61. };
  62. struct spi_imx_data;
  63. struct spi_imx_devtype_data {
  64. void (*intctrl)(struct spi_imx_data *, int);
  65. int (*config)(struct spi_imx_data *, struct spi_imx_config *);
  66. void (*trigger)(struct spi_imx_data *);
  67. int (*rx_available)(struct spi_imx_data *);
  68. void (*reset)(struct spi_imx_data *);
  69. };
  70. struct spi_imx_data {
  71. struct spi_bitbang bitbang;
  72. struct completion xfer_done;
  73. void *base;
  74. int irq;
  75. struct clk *clk;
  76. unsigned long spi_clk;
  77. int *chipselect;
  78. unsigned int count;
  79. void (*tx)(struct spi_imx_data *);
  80. void (*rx)(struct spi_imx_data *);
  81. void *rx_buf;
  82. const void *tx_buf;
  83. unsigned int txfifo; /* number of words pushed in tx FIFO */
  84. struct spi_imx_devtype_data devtype_data;
  85. };
  86. #define MXC_SPI_BUF_RX(type) \
  87. static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
  88. { \
  89. unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
  90. \
  91. if (spi_imx->rx_buf) { \
  92. *(type *)spi_imx->rx_buf = val; \
  93. spi_imx->rx_buf += sizeof(type); \
  94. } \
  95. }
  96. #define MXC_SPI_BUF_TX(type) \
  97. static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
  98. { \
  99. type val = 0; \
  100. \
  101. if (spi_imx->tx_buf) { \
  102. val = *(type *)spi_imx->tx_buf; \
  103. spi_imx->tx_buf += sizeof(type); \
  104. } \
  105. \
  106. spi_imx->count -= sizeof(type); \
  107. \
  108. writel(val, spi_imx->base + MXC_CSPITXDATA); \
  109. }
  110. MXC_SPI_BUF_RX(u8)
  111. MXC_SPI_BUF_TX(u8)
  112. MXC_SPI_BUF_RX(u16)
  113. MXC_SPI_BUF_TX(u16)
  114. MXC_SPI_BUF_RX(u32)
  115. MXC_SPI_BUF_TX(u32)
  116. /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
  117. * (which is currently not the case in this driver)
  118. */
  119. static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
  120. 256, 384, 512, 768, 1024};
  121. /* MX21, MX27 */
  122. static unsigned int spi_imx_clkdiv_1(unsigned int fin,
  123. unsigned int fspi)
  124. {
  125. int i, max;
  126. if (cpu_is_mx21())
  127. max = 18;
  128. else
  129. max = 16;
  130. for (i = 2; i < max; i++)
  131. if (fspi * mxc_clkdivs[i] >= fin)
  132. return i;
  133. return max;
  134. }
  135. /* MX1, MX31, MX35 */
  136. static unsigned int spi_imx_clkdiv_2(unsigned int fin,
  137. unsigned int fspi)
  138. {
  139. int i, div = 4;
  140. for (i = 0; i < 7; i++) {
  141. if (fspi * div >= fin)
  142. return i;
  143. div <<= 1;
  144. }
  145. return 7;
  146. }
  147. #define MX31_INTREG_TEEN (1 << 0)
  148. #define MX31_INTREG_RREN (1 << 3)
  149. #define MX31_CSPICTRL_ENABLE (1 << 0)
  150. #define MX31_CSPICTRL_MASTER (1 << 1)
  151. #define MX31_CSPICTRL_XCH (1 << 2)
  152. #define MX31_CSPICTRL_POL (1 << 4)
  153. #define MX31_CSPICTRL_PHA (1 << 5)
  154. #define MX31_CSPICTRL_SSCTL (1 << 6)
  155. #define MX31_CSPICTRL_SSPOL (1 << 7)
  156. #define MX31_CSPICTRL_BC_SHIFT 8
  157. #define MX35_CSPICTRL_BL_SHIFT 20
  158. #define MX31_CSPICTRL_CS_SHIFT 24
  159. #define MX35_CSPICTRL_CS_SHIFT 12
  160. #define MX31_CSPICTRL_DR_SHIFT 16
  161. #define MX31_CSPISTATUS 0x14
  162. #define MX31_STATUS_RR (1 << 3)
  163. /* These functions also work for the i.MX35, but be aware that
  164. * the i.MX35 has a slightly different register layout for bits
  165. * we do not use here.
  166. */
  167. static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
  168. {
  169. unsigned int val = 0;
  170. if (enable & MXC_INT_TE)
  171. val |= MX31_INTREG_TEEN;
  172. if (enable & MXC_INT_RR)
  173. val |= MX31_INTREG_RREN;
  174. writel(val, spi_imx->base + MXC_CSPIINT);
  175. }
  176. static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
  177. {
  178. unsigned int reg;
  179. reg = readl(spi_imx->base + MXC_CSPICTRL);
  180. reg |= MX31_CSPICTRL_XCH;
  181. writel(reg, spi_imx->base + MXC_CSPICTRL);
  182. }
  183. static int __maybe_unused spi_imx0_4_config(struct spi_imx_data *spi_imx,
  184. struct spi_imx_config *config)
  185. {
  186. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  187. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  188. MX31_CSPICTRL_DR_SHIFT;
  189. reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
  190. if (config->mode & SPI_CPHA)
  191. reg |= MX31_CSPICTRL_PHA;
  192. if (config->mode & SPI_CPOL)
  193. reg |= MX31_CSPICTRL_POL;
  194. if (config->mode & SPI_CS_HIGH)
  195. reg |= MX31_CSPICTRL_SSPOL;
  196. if (config->cs < 0) {
  197. reg |= (config->cs + 32) << MX31_CSPICTRL_CS_SHIFT;
  198. }
  199. writel(reg, spi_imx->base + MXC_CSPICTRL);
  200. return 0;
  201. }
  202. static int __maybe_unused spi_imx0_7_config(struct spi_imx_data *spi_imx,
  203. struct spi_imx_config *config)
  204. {
  205. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  206. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  207. MX31_CSPICTRL_DR_SHIFT;
  208. reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
  209. reg |= MX31_CSPICTRL_SSCTL;
  210. if (config->mode & SPI_CPHA)
  211. reg |= MX31_CSPICTRL_PHA;
  212. if (config->mode & SPI_CPOL)
  213. reg |= MX31_CSPICTRL_POL;
  214. if (config->mode & SPI_CS_HIGH)
  215. reg |= MX31_CSPICTRL_SSPOL;
  216. if (config->cs < 0)
  217. reg |= (config->cs + 32) << MX35_CSPICTRL_CS_SHIFT;
  218. writel(reg, spi_imx->base + MXC_CSPICTRL);
  219. return 0;
  220. }
  221. static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
  222. {
  223. return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
  224. }
  225. static void __maybe_unused spi_imx0_4_reset(struct spi_imx_data *spi_imx)
  226. {
  227. /* drain receive buffer */
  228. while (readl(spi_imx->base + MX3_CSPISTAT) & MX3_CSPISTAT_RR)
  229. readl(spi_imx->base + MXC_CSPIRXDATA);
  230. }
  231. #define MX27_INTREG_RR (1 << 4)
  232. #define MX27_INTREG_TEEN (1 << 9)
  233. #define MX27_INTREG_RREN (1 << 13)
  234. #define MX27_CSPICTRL_POL (1 << 5)
  235. #define MX27_CSPICTRL_PHA (1 << 6)
  236. #define MX27_CSPICTRL_SSPOL (1 << 8)
  237. #define MX27_CSPICTRL_XCH (1 << 9)
  238. #define MX27_CSPICTRL_ENABLE (1 << 10)
  239. #define MX27_CSPICTRL_MASTER (1 << 11)
  240. #define MX27_CSPICTRL_DR_SHIFT 14
  241. #define MX27_CSPICTRL_CS_SHIFT 19
  242. static void __maybe_unused mx27_intctrl(struct spi_imx_data *spi_imx, int enable)
  243. {
  244. unsigned int val = 0;
  245. if (enable & MXC_INT_TE)
  246. val |= MX27_INTREG_TEEN;
  247. if (enable & MXC_INT_RR)
  248. val |= MX27_INTREG_RREN;
  249. writel(val, spi_imx->base + MXC_CSPIINT);
  250. }
  251. static void __maybe_unused mx27_trigger(struct spi_imx_data *spi_imx)
  252. {
  253. unsigned int reg;
  254. reg = readl(spi_imx->base + MXC_CSPICTRL);
  255. reg |= MX27_CSPICTRL_XCH;
  256. writel(reg, spi_imx->base + MXC_CSPICTRL);
  257. }
  258. static int __maybe_unused mx27_config(struct spi_imx_data *spi_imx,
  259. struct spi_imx_config *config)
  260. {
  261. unsigned int reg = MX27_CSPICTRL_ENABLE | MX27_CSPICTRL_MASTER;
  262. reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz) <<
  263. MX27_CSPICTRL_DR_SHIFT;
  264. reg |= config->bpw - 1;
  265. if (config->mode & SPI_CPHA)
  266. reg |= MX27_CSPICTRL_PHA;
  267. if (config->mode & SPI_CPOL)
  268. reg |= MX27_CSPICTRL_POL;
  269. if (config->mode & SPI_CS_HIGH)
  270. reg |= MX27_CSPICTRL_SSPOL;
  271. if (config->cs < 0)
  272. reg |= (config->cs + 32) << MX27_CSPICTRL_CS_SHIFT;
  273. writel(reg, spi_imx->base + MXC_CSPICTRL);
  274. return 0;
  275. }
  276. static int __maybe_unused mx27_rx_available(struct spi_imx_data *spi_imx)
  277. {
  278. return readl(spi_imx->base + MXC_CSPIINT) & MX27_INTREG_RR;
  279. }
  280. static void __maybe_unused spi_imx0_0_reset(struct spi_imx_data *spi_imx)
  281. {
  282. writel(1, spi_imx->base + MXC_RESET);
  283. }
  284. #define MX1_INTREG_RR (1 << 3)
  285. #define MX1_INTREG_TEEN (1 << 8)
  286. #define MX1_INTREG_RREN (1 << 11)
  287. #define MX1_CSPICTRL_POL (1 << 4)
  288. #define MX1_CSPICTRL_PHA (1 << 5)
  289. #define MX1_CSPICTRL_XCH (1 << 8)
  290. #define MX1_CSPICTRL_ENABLE (1 << 9)
  291. #define MX1_CSPICTRL_MASTER (1 << 10)
  292. #define MX1_CSPICTRL_DR_SHIFT 13
  293. static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
  294. {
  295. unsigned int val = 0;
  296. if (enable & MXC_INT_TE)
  297. val |= MX1_INTREG_TEEN;
  298. if (enable & MXC_INT_RR)
  299. val |= MX1_INTREG_RREN;
  300. writel(val, spi_imx->base + MXC_CSPIINT);
  301. }
  302. static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
  303. {
  304. unsigned int reg;
  305. reg = readl(spi_imx->base + MXC_CSPICTRL);
  306. reg |= MX1_CSPICTRL_XCH;
  307. writel(reg, spi_imx->base + MXC_CSPICTRL);
  308. }
  309. static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
  310. struct spi_imx_config *config)
  311. {
  312. unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
  313. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  314. MX1_CSPICTRL_DR_SHIFT;
  315. reg |= config->bpw - 1;
  316. if (config->mode & SPI_CPHA)
  317. reg |= MX1_CSPICTRL_PHA;
  318. if (config->mode & SPI_CPOL)
  319. reg |= MX1_CSPICTRL_POL;
  320. writel(reg, spi_imx->base + MXC_CSPICTRL);
  321. return 0;
  322. }
  323. static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
  324. {
  325. return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
  326. }
  327. static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
  328. {
  329. writel(1, spi_imx->base + MXC_RESET);
  330. }
  331. /*
  332. * These version numbers are taken from the Freescale driver. Unfortunately it
  333. * doesn't support i.MX1, so this entry doesn't match the scheme. :-(
  334. */
  335. static struct spi_imx_devtype_data spi_imx_devtype_data[] __devinitdata = {
  336. #ifdef CONFIG_SPI_IMX_VER_IMX1
  337. [SPI_IMX_VER_IMX1] = {
  338. .intctrl = mx1_intctrl,
  339. .config = mx1_config,
  340. .trigger = mx1_trigger,
  341. .rx_available = mx1_rx_available,
  342. .reset = mx1_reset,
  343. },
  344. #endif
  345. #ifdef CONFIG_SPI_IMX_VER_0_0
  346. [SPI_IMX_VER_0_0] = {
  347. .intctrl = mx27_intctrl,
  348. .config = mx27_config,
  349. .trigger = mx27_trigger,
  350. .rx_available = mx27_rx_available,
  351. .reset = spi_imx0_0_reset,
  352. },
  353. #endif
  354. #ifdef CONFIG_SPI_IMX_VER_0_4
  355. [SPI_IMX_VER_0_4] = {
  356. .intctrl = mx31_intctrl,
  357. .config = spi_imx0_4_config,
  358. .trigger = mx31_trigger,
  359. .rx_available = mx31_rx_available,
  360. .reset = spi_imx0_4_reset,
  361. },
  362. #endif
  363. #ifdef CONFIG_SPI_IMX_VER_0_7
  364. [SPI_IMX_VER_0_7] = {
  365. .intctrl = mx31_intctrl,
  366. .config = spi_imx0_7_config,
  367. .trigger = mx31_trigger,
  368. .rx_available = mx31_rx_available,
  369. .reset = spi_imx0_4_reset,
  370. },
  371. #endif
  372. };
  373. static void spi_imx_chipselect(struct spi_device *spi, int is_active)
  374. {
  375. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  376. int gpio = spi_imx->chipselect[spi->chip_select];
  377. int active = is_active != BITBANG_CS_INACTIVE;
  378. int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
  379. if (gpio < 0)
  380. return;
  381. gpio_set_value(gpio, dev_is_lowactive ^ active);
  382. }
  383. static void spi_imx_push(struct spi_imx_data *spi_imx)
  384. {
  385. while (spi_imx->txfifo < 8) {
  386. if (!spi_imx->count)
  387. break;
  388. spi_imx->tx(spi_imx);
  389. spi_imx->txfifo++;
  390. }
  391. spi_imx->devtype_data.trigger(spi_imx);
  392. }
  393. static irqreturn_t spi_imx_isr(int irq, void *dev_id)
  394. {
  395. struct spi_imx_data *spi_imx = dev_id;
  396. while (spi_imx->devtype_data.rx_available(spi_imx)) {
  397. spi_imx->rx(spi_imx);
  398. spi_imx->txfifo--;
  399. }
  400. if (spi_imx->count) {
  401. spi_imx_push(spi_imx);
  402. return IRQ_HANDLED;
  403. }
  404. if (spi_imx->txfifo) {
  405. /* No data left to push, but still waiting for rx data,
  406. * enable receive data available interrupt.
  407. */
  408. spi_imx->devtype_data.intctrl(
  409. spi_imx, MXC_INT_RR);
  410. return IRQ_HANDLED;
  411. }
  412. spi_imx->devtype_data.intctrl(spi_imx, 0);
  413. complete(&spi_imx->xfer_done);
  414. return IRQ_HANDLED;
  415. }
  416. static int spi_imx_setupxfer(struct spi_device *spi,
  417. struct spi_transfer *t)
  418. {
  419. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  420. struct spi_imx_config config;
  421. config.bpw = t ? t->bits_per_word : spi->bits_per_word;
  422. config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
  423. config.mode = spi->mode;
  424. config.cs = spi_imx->chipselect[spi->chip_select];
  425. if (!config.speed_hz)
  426. config.speed_hz = spi->max_speed_hz;
  427. if (!config.bpw)
  428. config.bpw = spi->bits_per_word;
  429. if (!config.speed_hz)
  430. config.speed_hz = spi->max_speed_hz;
  431. /* Initialize the functions for transfer */
  432. if (config.bpw <= 8) {
  433. spi_imx->rx = spi_imx_buf_rx_u8;
  434. spi_imx->tx = spi_imx_buf_tx_u8;
  435. } else if (config.bpw <= 16) {
  436. spi_imx->rx = spi_imx_buf_rx_u16;
  437. spi_imx->tx = spi_imx_buf_tx_u16;
  438. } else if (config.bpw <= 32) {
  439. spi_imx->rx = spi_imx_buf_rx_u32;
  440. spi_imx->tx = spi_imx_buf_tx_u32;
  441. } else
  442. BUG();
  443. spi_imx->devtype_data.config(spi_imx, &config);
  444. return 0;
  445. }
  446. static int spi_imx_transfer(struct spi_device *spi,
  447. struct spi_transfer *transfer)
  448. {
  449. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  450. spi_imx->tx_buf = transfer->tx_buf;
  451. spi_imx->rx_buf = transfer->rx_buf;
  452. spi_imx->count = transfer->len;
  453. spi_imx->txfifo = 0;
  454. init_completion(&spi_imx->xfer_done);
  455. spi_imx_push(spi_imx);
  456. spi_imx->devtype_data.intctrl(spi_imx, MXC_INT_TE);
  457. wait_for_completion(&spi_imx->xfer_done);
  458. return transfer->len;
  459. }
  460. static int spi_imx_setup(struct spi_device *spi)
  461. {
  462. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  463. int gpio = spi_imx->chipselect[spi->chip_select];
  464. dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
  465. spi->mode, spi->bits_per_word, spi->max_speed_hz);
  466. if (gpio >= 0)
  467. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  468. spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
  469. return 0;
  470. }
  471. static void spi_imx_cleanup(struct spi_device *spi)
  472. {
  473. }
  474. static struct platform_device_id spi_imx_devtype[] = {
  475. {
  476. .name = DRIVER_NAME,
  477. .driver_data = SPI_IMX_VER_AUTODETECT,
  478. }, {
  479. .name = "imx1-cspi",
  480. .driver_data = SPI_IMX_VER_IMX1,
  481. }, {
  482. .name = "imx21-cspi",
  483. .driver_data = SPI_IMX_VER_0_0,
  484. }, {
  485. .name = "imx25-cspi",
  486. .driver_data = SPI_IMX_VER_0_7,
  487. }, {
  488. .name = "imx27-cspi",
  489. .driver_data = SPI_IMX_VER_0_0,
  490. }, {
  491. .name = "imx31-cspi",
  492. .driver_data = SPI_IMX_VER_0_4,
  493. }, {
  494. .name = "imx35-cspi",
  495. .driver_data = SPI_IMX_VER_0_7,
  496. }, {
  497. /* sentinel */
  498. }
  499. };
  500. static int __devinit spi_imx_probe(struct platform_device *pdev)
  501. {
  502. struct spi_imx_master *mxc_platform_info;
  503. struct spi_master *master;
  504. struct spi_imx_data *spi_imx;
  505. struct resource *res;
  506. int i, ret;
  507. mxc_platform_info = dev_get_platdata(&pdev->dev);
  508. if (!mxc_platform_info) {
  509. dev_err(&pdev->dev, "can't get the platform data\n");
  510. return -EINVAL;
  511. }
  512. master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
  513. if (!master)
  514. return -ENOMEM;
  515. platform_set_drvdata(pdev, master);
  516. master->bus_num = pdev->id;
  517. master->num_chipselect = mxc_platform_info->num_chipselect;
  518. spi_imx = spi_master_get_devdata(master);
  519. spi_imx->bitbang.master = spi_master_get(master);
  520. spi_imx->chipselect = mxc_platform_info->chipselect;
  521. for (i = 0; i < master->num_chipselect; i++) {
  522. if (spi_imx->chipselect[i] < 0)
  523. continue;
  524. ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
  525. if (ret) {
  526. while (i > 0) {
  527. i--;
  528. if (spi_imx->chipselect[i] >= 0)
  529. gpio_free(spi_imx->chipselect[i]);
  530. }
  531. dev_err(&pdev->dev, "can't get cs gpios\n");
  532. goto out_master_put;
  533. }
  534. }
  535. spi_imx->bitbang.chipselect = spi_imx_chipselect;
  536. spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
  537. spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
  538. spi_imx->bitbang.master->setup = spi_imx_setup;
  539. spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
  540. spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  541. init_completion(&spi_imx->xfer_done);
  542. if (pdev->id_entry->driver_data == SPI_IMX_VER_AUTODETECT) {
  543. if (cpu_is_mx25() || cpu_is_mx35())
  544. spi_imx->devtype_data =
  545. spi_imx_devtype_data[SPI_IMX_VER_0_7];
  546. else if (cpu_is_mx25() || cpu_is_mx31() || cpu_is_mx35())
  547. spi_imx->devtype_data =
  548. spi_imx_devtype_data[SPI_IMX_VER_0_4];
  549. else if (cpu_is_mx27() || cpu_is_mx21())
  550. spi_imx->devtype_data =
  551. spi_imx_devtype_data[SPI_IMX_VER_0_0];
  552. else if (cpu_is_mx1())
  553. spi_imx->devtype_data =
  554. spi_imx_devtype_data[SPI_IMX_VER_IMX1];
  555. else
  556. BUG();
  557. } else
  558. spi_imx->devtype_data =
  559. spi_imx_devtype_data[pdev->id_entry->driver_data];
  560. if (!spi_imx->devtype_data.intctrl) {
  561. dev_err(&pdev->dev, "no support for this device compiled in\n");
  562. ret = -ENODEV;
  563. goto out_gpio_free;
  564. }
  565. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  566. if (!res) {
  567. dev_err(&pdev->dev, "can't get platform resource\n");
  568. ret = -ENOMEM;
  569. goto out_gpio_free;
  570. }
  571. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  572. dev_err(&pdev->dev, "request_mem_region failed\n");
  573. ret = -EBUSY;
  574. goto out_gpio_free;
  575. }
  576. spi_imx->base = ioremap(res->start, resource_size(res));
  577. if (!spi_imx->base) {
  578. ret = -EINVAL;
  579. goto out_release_mem;
  580. }
  581. spi_imx->irq = platform_get_irq(pdev, 0);
  582. if (spi_imx->irq <= 0) {
  583. ret = -EINVAL;
  584. goto out_iounmap;
  585. }
  586. ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
  587. if (ret) {
  588. dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
  589. goto out_iounmap;
  590. }
  591. spi_imx->clk = clk_get(&pdev->dev, NULL);
  592. if (IS_ERR(spi_imx->clk)) {
  593. dev_err(&pdev->dev, "unable to get clock\n");
  594. ret = PTR_ERR(spi_imx->clk);
  595. goto out_free_irq;
  596. }
  597. clk_enable(spi_imx->clk);
  598. spi_imx->spi_clk = clk_get_rate(spi_imx->clk);
  599. spi_imx->devtype_data.reset(spi_imx);
  600. spi_imx->devtype_data.intctrl(spi_imx, 0);
  601. ret = spi_bitbang_start(&spi_imx->bitbang);
  602. if (ret) {
  603. dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
  604. goto out_clk_put;
  605. }
  606. dev_info(&pdev->dev, "probed\n");
  607. return ret;
  608. out_clk_put:
  609. clk_disable(spi_imx->clk);
  610. clk_put(spi_imx->clk);
  611. out_free_irq:
  612. free_irq(spi_imx->irq, spi_imx);
  613. out_iounmap:
  614. iounmap(spi_imx->base);
  615. out_release_mem:
  616. release_mem_region(res->start, resource_size(res));
  617. out_gpio_free:
  618. for (i = 0; i < master->num_chipselect; i++)
  619. if (spi_imx->chipselect[i] >= 0)
  620. gpio_free(spi_imx->chipselect[i]);
  621. out_master_put:
  622. spi_master_put(master);
  623. kfree(master);
  624. platform_set_drvdata(pdev, NULL);
  625. return ret;
  626. }
  627. static int __devexit spi_imx_remove(struct platform_device *pdev)
  628. {
  629. struct spi_master *master = platform_get_drvdata(pdev);
  630. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  631. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  632. int i;
  633. spi_bitbang_stop(&spi_imx->bitbang);
  634. writel(0, spi_imx->base + MXC_CSPICTRL);
  635. clk_disable(spi_imx->clk);
  636. clk_put(spi_imx->clk);
  637. free_irq(spi_imx->irq, spi_imx);
  638. iounmap(spi_imx->base);
  639. for (i = 0; i < master->num_chipselect; i++)
  640. if (spi_imx->chipselect[i] >= 0)
  641. gpio_free(spi_imx->chipselect[i]);
  642. spi_master_put(master);
  643. release_mem_region(res->start, resource_size(res));
  644. platform_set_drvdata(pdev, NULL);
  645. return 0;
  646. }
  647. static struct platform_driver spi_imx_driver = {
  648. .driver = {
  649. .name = DRIVER_NAME,
  650. .owner = THIS_MODULE,
  651. },
  652. .id_table = spi_imx_devtype,
  653. .probe = spi_imx_probe,
  654. .remove = __devexit_p(spi_imx_remove),
  655. };
  656. static int __init spi_imx_init(void)
  657. {
  658. return platform_driver_register(&spi_imx_driver);
  659. }
  660. static void __exit spi_imx_exit(void)
  661. {
  662. platform_driver_unregister(&spi_imx_driver);
  663. }
  664. module_init(spi_imx_init);
  665. module_exit(spi_imx_exit);
  666. MODULE_DESCRIPTION("SPI Master Controller driver");
  667. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  668. MODULE_LICENSE("GPL");