Kconfig 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  7. select ARCH_HAVE_CUSTOM_GPIO_H
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CLONE_BACKWARDS
  11. select CPU_PM if (SUSPEND || CPU_IDLE)
  12. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  13. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  14. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  15. select GENERIC_IDLE_POLL_SETUP
  16. select GENERIC_IRQ_PROBE
  17. select GENERIC_IRQ_SHOW
  18. select GENERIC_PCI_IOMAP
  19. select GENERIC_SCHED_CLOCK
  20. select GENERIC_SMP_IDLE_THREAD
  21. select GENERIC_STRNCPY_FROM_USER
  22. select GENERIC_STRNLEN_USER
  23. select HARDIRQS_SW_RESEND
  24. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  25. select HAVE_ARCH_KGDB
  26. select HAVE_ARCH_SECCOMP_FILTER
  27. select HAVE_ARCH_TRACEHOOK
  28. select HAVE_BPF_JIT
  29. select HAVE_CONTEXT_TRACKING
  30. select HAVE_C_RECORDMCOUNT
  31. select HAVE_DEBUG_KMEMLEAK
  32. select HAVE_DMA_API_DEBUG
  33. select HAVE_DMA_ATTRS
  34. select HAVE_DMA_CONTIGUOUS if MMU
  35. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  36. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  37. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  38. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  39. select HAVE_GENERIC_DMA_COHERENT
  40. select HAVE_GENERIC_HARDIRQS
  41. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  42. select HAVE_IDE if PCI || ISA || PCMCIA
  43. select HAVE_IRQ_TIME_ACCOUNTING
  44. select HAVE_KERNEL_GZIP
  45. select HAVE_KERNEL_LZ4
  46. select HAVE_KERNEL_LZMA
  47. select HAVE_KERNEL_LZO
  48. select HAVE_KERNEL_XZ
  49. select HAVE_KPROBES if !XIP_KERNEL
  50. select HAVE_KRETPROBES if (HAVE_KPROBES)
  51. select HAVE_MEMBLOCK
  52. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  53. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  54. select HAVE_PERF_EVENTS
  55. select HAVE_REGS_AND_STACK_ACCESS_API
  56. select HAVE_SYSCALL_TRACEPOINTS
  57. select HAVE_UID16
  58. select IRQ_FORCED_THREADING
  59. select KTIME_SCALAR
  60. select MODULES_USE_ELF_REL
  61. select OLD_SIGACTION
  62. select OLD_SIGSUSPEND3
  63. select PERF_USE_VMALLOC
  64. select RTC_LIB
  65. select SYS_SUPPORTS_APM_EMULATION
  66. # Above selects are sorted alphabetically; please add new ones
  67. # according to that. Thanks.
  68. help
  69. The ARM series is a line of low-power-consumption RISC chip designs
  70. licensed by ARM Ltd and targeted at embedded applications and
  71. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  72. manufactured, but legacy ARM-based PC hardware remains popular in
  73. Europe. There is an ARM Linux project with a web page at
  74. <http://www.arm.linux.org.uk/>.
  75. config ARM_HAS_SG_CHAIN
  76. bool
  77. config NEED_SG_DMA_LENGTH
  78. bool
  79. config ARM_DMA_USE_IOMMU
  80. bool
  81. select ARM_HAS_SG_CHAIN
  82. select NEED_SG_DMA_LENGTH
  83. if ARM_DMA_USE_IOMMU
  84. config ARM_DMA_IOMMU_ALIGNMENT
  85. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  86. range 4 9
  87. default 8
  88. help
  89. DMA mapping framework by default aligns all buffers to the smallest
  90. PAGE_SIZE order which is greater than or equal to the requested buffer
  91. size. This works well for buffers up to a few hundreds kilobytes, but
  92. for larger buffers it just a waste of address space. Drivers which has
  93. relatively small addressing window (like 64Mib) might run out of
  94. virtual space with just a few allocations.
  95. With this parameter you can specify the maximum PAGE_SIZE order for
  96. DMA IOMMU buffers. Larger buffers will be aligned only to this
  97. specified order. The order is expressed as a power of two multiplied
  98. by the PAGE_SIZE.
  99. endif
  100. config HAVE_PWM
  101. bool
  102. config MIGHT_HAVE_PCI
  103. bool
  104. config SYS_SUPPORTS_APM_EMULATION
  105. bool
  106. config HAVE_TCM
  107. bool
  108. select GENERIC_ALLOCATOR
  109. config HAVE_PROC_CPU
  110. bool
  111. config NO_IOPORT
  112. bool
  113. config EISA
  114. bool
  115. ---help---
  116. The Extended Industry Standard Architecture (EISA) bus was
  117. developed as an open alternative to the IBM MicroChannel bus.
  118. The EISA bus provided some of the features of the IBM MicroChannel
  119. bus while maintaining backward compatibility with cards made for
  120. the older ISA bus. The EISA bus saw limited use between 1988 and
  121. 1995 when it was made obsolete by the PCI bus.
  122. Say Y here if you are building a kernel for an EISA-based machine.
  123. Otherwise, say N.
  124. config SBUS
  125. bool
  126. config STACKTRACE_SUPPORT
  127. bool
  128. default y
  129. config HAVE_LATENCYTOP_SUPPORT
  130. bool
  131. depends on !SMP
  132. default y
  133. config LOCKDEP_SUPPORT
  134. bool
  135. default y
  136. config TRACE_IRQFLAGS_SUPPORT
  137. bool
  138. default y
  139. config RWSEM_GENERIC_SPINLOCK
  140. bool
  141. default y
  142. config RWSEM_XCHGADD_ALGORITHM
  143. bool
  144. config ARCH_HAS_ILOG2_U32
  145. bool
  146. config ARCH_HAS_ILOG2_U64
  147. bool
  148. config ARCH_HAS_CPUFREQ
  149. bool
  150. help
  151. Internal node to signify that the ARCH has CPUFREQ support
  152. and that the relevant menu configurations are displayed for
  153. it.
  154. config ARCH_HAS_BANDGAP
  155. bool
  156. config GENERIC_HWEIGHT
  157. bool
  158. default y
  159. config GENERIC_CALIBRATE_DELAY
  160. bool
  161. default y
  162. config ARCH_MAY_HAVE_PC_FDC
  163. bool
  164. config ZONE_DMA
  165. bool
  166. config NEED_DMA_MAP_STATE
  167. def_bool y
  168. config ARCH_HAS_DMA_SET_COHERENT_MASK
  169. bool
  170. config GENERIC_ISA_DMA
  171. bool
  172. config FIQ
  173. bool
  174. config NEED_RET_TO_USER
  175. bool
  176. config ARCH_MTD_XIP
  177. bool
  178. config VECTORS_BASE
  179. hex
  180. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  181. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  182. default 0x00000000
  183. help
  184. The base address of exception vectors. This must be two pages
  185. in size.
  186. config ARM_PATCH_PHYS_VIRT
  187. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  188. default y
  189. depends on !XIP_KERNEL && MMU
  190. depends on !ARCH_REALVIEW || !SPARSEMEM
  191. help
  192. Patch phys-to-virt and virt-to-phys translation functions at
  193. boot and module load time according to the position of the
  194. kernel in system memory.
  195. This can only be used with non-XIP MMU kernels where the base
  196. of physical memory is at a 16MB boundary.
  197. Only disable this option if you know that you do not require
  198. this feature (eg, building a kernel for a single machine) and
  199. you need to shrink the kernel to the minimal size.
  200. config NEED_MACH_GPIO_H
  201. bool
  202. help
  203. Select this when mach/gpio.h is required to provide special
  204. definitions for this platform. The need for mach/gpio.h should
  205. be avoided when possible.
  206. config NEED_MACH_IO_H
  207. bool
  208. help
  209. Select this when mach/io.h is required to provide special
  210. definitions for this platform. The need for mach/io.h should
  211. be avoided when possible.
  212. config NEED_MACH_MEMORY_H
  213. bool
  214. help
  215. Select this when mach/memory.h is required to provide special
  216. definitions for this platform. The need for mach/memory.h should
  217. be avoided when possible.
  218. config PHYS_OFFSET
  219. hex "Physical address of main memory" if MMU
  220. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  221. default DRAM_BASE if !MMU
  222. help
  223. Please provide the physical address corresponding to the
  224. location of main memory in your system.
  225. config GENERIC_BUG
  226. def_bool y
  227. depends on BUG
  228. source "init/Kconfig"
  229. source "kernel/Kconfig.freezer"
  230. menu "System Type"
  231. config MMU
  232. bool "MMU-based Paged Memory Management Support"
  233. default y
  234. help
  235. Select if you want MMU-based virtualised addressing space
  236. support by paged memory management. If unsure, say 'Y'.
  237. #
  238. # The "ARM system type" choice list is ordered alphabetically by option
  239. # text. Please add new entries in the option alphabetic order.
  240. #
  241. choice
  242. prompt "ARM system type"
  243. default ARCH_VERSATILE if !MMU
  244. default ARCH_MULTIPLATFORM if MMU
  245. config ARCH_MULTIPLATFORM
  246. bool "Allow multiple platforms to be selected"
  247. depends on MMU
  248. select ARM_PATCH_PHYS_VIRT
  249. select AUTO_ZRELADDR
  250. select COMMON_CLK
  251. select MULTI_IRQ_HANDLER
  252. select SPARSE_IRQ
  253. select USE_OF
  254. config ARCH_INTEGRATOR
  255. bool "ARM Ltd. Integrator family"
  256. select ARCH_HAS_CPUFREQ
  257. select ARM_AMBA
  258. select COMMON_CLK
  259. select COMMON_CLK_VERSATILE
  260. select GENERIC_CLOCKEVENTS
  261. select HAVE_TCM
  262. select ICST
  263. select MULTI_IRQ_HANDLER
  264. select NEED_MACH_MEMORY_H
  265. select PLAT_VERSATILE
  266. select SPARSE_IRQ
  267. select VERSATILE_FPGA_IRQ
  268. help
  269. Support for ARM's Integrator platform.
  270. config ARCH_REALVIEW
  271. bool "ARM Ltd. RealView family"
  272. select ARCH_WANT_OPTIONAL_GPIOLIB
  273. select ARM_AMBA
  274. select ARM_TIMER_SP804
  275. select COMMON_CLK
  276. select COMMON_CLK_VERSATILE
  277. select GENERIC_CLOCKEVENTS
  278. select GPIO_PL061 if GPIOLIB
  279. select ICST
  280. select NEED_MACH_MEMORY_H
  281. select PLAT_VERSATILE
  282. select PLAT_VERSATILE_CLCD
  283. help
  284. This enables support for ARM Ltd RealView boards.
  285. config ARCH_VERSATILE
  286. bool "ARM Ltd. Versatile family"
  287. select ARCH_WANT_OPTIONAL_GPIOLIB
  288. select ARM_AMBA
  289. select ARM_TIMER_SP804
  290. select ARM_VIC
  291. select CLKDEV_LOOKUP
  292. select GENERIC_CLOCKEVENTS
  293. select HAVE_MACH_CLKDEV
  294. select ICST
  295. select PLAT_VERSATILE
  296. select PLAT_VERSATILE_CLCD
  297. select PLAT_VERSATILE_CLOCK
  298. select VERSATILE_FPGA_IRQ
  299. help
  300. This enables support for ARM Ltd Versatile board.
  301. config ARCH_AT91
  302. bool "Atmel AT91"
  303. select ARCH_REQUIRE_GPIOLIB
  304. select CLKDEV_LOOKUP
  305. select HAVE_CLK
  306. select IRQ_DOMAIN
  307. select NEED_MACH_GPIO_H
  308. select NEED_MACH_IO_H if PCCARD
  309. select PINCTRL
  310. select PINCTRL_AT91 if USE_OF
  311. help
  312. This enables support for systems based on Atmel
  313. AT91RM9200 and AT91SAM9* processors.
  314. config ARCH_CLPS711X
  315. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  316. select ARCH_REQUIRE_GPIOLIB
  317. select AUTO_ZRELADDR
  318. select CLKDEV_LOOKUP
  319. select CLKSRC_MMIO
  320. select COMMON_CLK
  321. select CPU_ARM720T
  322. select GENERIC_CLOCKEVENTS
  323. select MFD_SYSCON
  324. select MULTI_IRQ_HANDLER
  325. select SPARSE_IRQ
  326. help
  327. Support for Cirrus Logic 711x/721x/731x based boards.
  328. config ARCH_GEMINI
  329. bool "Cortina Systems Gemini"
  330. select ARCH_REQUIRE_GPIOLIB
  331. select ARCH_USES_GETTIMEOFFSET
  332. select CPU_FA526
  333. select NEED_MACH_GPIO_H
  334. help
  335. Support for the Cortina Systems Gemini family SoCs
  336. config ARCH_EBSA110
  337. bool "EBSA-110"
  338. select ARCH_USES_GETTIMEOFFSET
  339. select CPU_SA110
  340. select ISA
  341. select NEED_MACH_IO_H
  342. select NEED_MACH_MEMORY_H
  343. select NO_IOPORT
  344. help
  345. This is an evaluation board for the StrongARM processor available
  346. from Digital. It has limited hardware on-board, including an
  347. Ethernet interface, two PCMCIA sockets, two serial ports and a
  348. parallel port.
  349. config ARCH_EP93XX
  350. bool "EP93xx-based"
  351. select ARCH_HAS_HOLES_MEMORYMODEL
  352. select ARCH_REQUIRE_GPIOLIB
  353. select ARCH_USES_GETTIMEOFFSET
  354. select ARM_AMBA
  355. select ARM_VIC
  356. select CLKDEV_LOOKUP
  357. select CPU_ARM920T
  358. select NEED_MACH_MEMORY_H
  359. help
  360. This enables support for the Cirrus EP93xx series of CPUs.
  361. config ARCH_FOOTBRIDGE
  362. bool "FootBridge"
  363. select CPU_SA110
  364. select FOOTBRIDGE
  365. select GENERIC_CLOCKEVENTS
  366. select HAVE_IDE
  367. select NEED_MACH_IO_H if !MMU
  368. select NEED_MACH_MEMORY_H
  369. help
  370. Support for systems based on the DC21285 companion chip
  371. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  372. config ARCH_NETX
  373. bool "Hilscher NetX based"
  374. select ARM_VIC
  375. select CLKSRC_MMIO
  376. select CPU_ARM926T
  377. select GENERIC_CLOCKEVENTS
  378. help
  379. This enables support for systems based on the Hilscher NetX Soc
  380. config ARCH_IOP13XX
  381. bool "IOP13xx-based"
  382. depends on MMU
  383. select CPU_XSC3
  384. select NEED_MACH_MEMORY_H
  385. select NEED_RET_TO_USER
  386. select PCI
  387. select PLAT_IOP
  388. select VMSPLIT_1G
  389. help
  390. Support for Intel's IOP13XX (XScale) family of processors.
  391. config ARCH_IOP32X
  392. bool "IOP32x-based"
  393. depends on MMU
  394. select ARCH_REQUIRE_GPIOLIB
  395. select CPU_XSCALE
  396. select NEED_MACH_GPIO_H
  397. select NEED_RET_TO_USER
  398. select PCI
  399. select PLAT_IOP
  400. help
  401. Support for Intel's 80219 and IOP32X (XScale) family of
  402. processors.
  403. config ARCH_IOP33X
  404. bool "IOP33x-based"
  405. depends on MMU
  406. select ARCH_REQUIRE_GPIOLIB
  407. select CPU_XSCALE
  408. select NEED_MACH_GPIO_H
  409. select NEED_RET_TO_USER
  410. select PCI
  411. select PLAT_IOP
  412. help
  413. Support for Intel's IOP33X (XScale) family of processors.
  414. config ARCH_IXP4XX
  415. bool "IXP4xx-based"
  416. depends on MMU
  417. select ARCH_HAS_DMA_SET_COHERENT_MASK
  418. select ARCH_REQUIRE_GPIOLIB
  419. select CLKSRC_MMIO
  420. select CPU_XSCALE
  421. select DMABOUNCE if PCI
  422. select GENERIC_CLOCKEVENTS
  423. select MIGHT_HAVE_PCI
  424. select NEED_MACH_IO_H
  425. select USB_EHCI_BIG_ENDIAN_DESC
  426. select USB_EHCI_BIG_ENDIAN_MMIO
  427. help
  428. Support for Intel's IXP4XX (XScale) family of processors.
  429. config ARCH_DOVE
  430. bool "Marvell Dove"
  431. select ARCH_REQUIRE_GPIOLIB
  432. select CPU_PJ4
  433. select GENERIC_CLOCKEVENTS
  434. select MIGHT_HAVE_PCI
  435. select MVEBU_MBUS
  436. select PINCTRL
  437. select PINCTRL_DOVE
  438. select PLAT_ORION_LEGACY
  439. select USB_ARCH_HAS_EHCI
  440. help
  441. Support for the Marvell Dove SoC 88AP510
  442. config ARCH_KIRKWOOD
  443. bool "Marvell Kirkwood"
  444. select ARCH_HAS_CPUFREQ
  445. select ARCH_REQUIRE_GPIOLIB
  446. select CPU_FEROCEON
  447. select GENERIC_CLOCKEVENTS
  448. select MVEBU_MBUS
  449. select PCI
  450. select PCI_QUIRKS
  451. select PINCTRL
  452. select PINCTRL_KIRKWOOD
  453. select PLAT_ORION_LEGACY
  454. help
  455. Support for the following Marvell Kirkwood series SoCs:
  456. 88F6180, 88F6192 and 88F6281.
  457. config ARCH_MV78XX0
  458. bool "Marvell MV78xx0"
  459. select ARCH_REQUIRE_GPIOLIB
  460. select CPU_FEROCEON
  461. select GENERIC_CLOCKEVENTS
  462. select MVEBU_MBUS
  463. select PCI
  464. select PLAT_ORION_LEGACY
  465. help
  466. Support for the following Marvell MV78xx0 series SoCs:
  467. MV781x0, MV782x0.
  468. config ARCH_ORION5X
  469. bool "Marvell Orion"
  470. depends on MMU
  471. select ARCH_REQUIRE_GPIOLIB
  472. select CPU_FEROCEON
  473. select GENERIC_CLOCKEVENTS
  474. select MVEBU_MBUS
  475. select PCI
  476. select PLAT_ORION_LEGACY
  477. help
  478. Support for the following Marvell Orion 5x series SoCs:
  479. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  480. Orion-2 (5281), Orion-1-90 (6183).
  481. config ARCH_MMP
  482. bool "Marvell PXA168/910/MMP2"
  483. depends on MMU
  484. select ARCH_REQUIRE_GPIOLIB
  485. select CLKDEV_LOOKUP
  486. select GENERIC_ALLOCATOR
  487. select GENERIC_CLOCKEVENTS
  488. select GPIO_PXA
  489. select IRQ_DOMAIN
  490. select NEED_MACH_GPIO_H
  491. select PINCTRL
  492. select PLAT_PXA
  493. select SPARSE_IRQ
  494. help
  495. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  496. config ARCH_KS8695
  497. bool "Micrel/Kendin KS8695"
  498. select ARCH_REQUIRE_GPIOLIB
  499. select CLKSRC_MMIO
  500. select CPU_ARM922T
  501. select GENERIC_CLOCKEVENTS
  502. select NEED_MACH_MEMORY_H
  503. help
  504. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  505. System-on-Chip devices.
  506. config ARCH_W90X900
  507. bool "Nuvoton W90X900 CPU"
  508. select ARCH_REQUIRE_GPIOLIB
  509. select CLKDEV_LOOKUP
  510. select CLKSRC_MMIO
  511. select CPU_ARM926T
  512. select GENERIC_CLOCKEVENTS
  513. help
  514. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  515. At present, the w90x900 has been renamed nuc900, regarding
  516. the ARM series product line, you can login the following
  517. link address to know more.
  518. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  519. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  520. config ARCH_LPC32XX
  521. bool "NXP LPC32XX"
  522. select ARCH_REQUIRE_GPIOLIB
  523. select ARM_AMBA
  524. select CLKDEV_LOOKUP
  525. select CLKSRC_MMIO
  526. select CPU_ARM926T
  527. select GENERIC_CLOCKEVENTS
  528. select HAVE_IDE
  529. select HAVE_PWM
  530. select USB_ARCH_HAS_OHCI
  531. select USE_OF
  532. help
  533. Support for the NXP LPC32XX family of processors
  534. config ARCH_PXA
  535. bool "PXA2xx/PXA3xx-based"
  536. depends on MMU
  537. select ARCH_HAS_CPUFREQ
  538. select ARCH_MTD_XIP
  539. select ARCH_REQUIRE_GPIOLIB
  540. select ARM_CPU_SUSPEND if PM
  541. select AUTO_ZRELADDR
  542. select CLKDEV_LOOKUP
  543. select CLKSRC_MMIO
  544. select GENERIC_CLOCKEVENTS
  545. select GPIO_PXA
  546. select HAVE_IDE
  547. select MULTI_IRQ_HANDLER
  548. select NEED_MACH_GPIO_H
  549. select PLAT_PXA
  550. select SPARSE_IRQ
  551. help
  552. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  553. config ARCH_MSM
  554. bool "Qualcomm MSM"
  555. select ARCH_REQUIRE_GPIOLIB
  556. select CLKDEV_LOOKUP
  557. select CLKSRC_OF if OF
  558. select COMMON_CLK
  559. select GENERIC_CLOCKEVENTS
  560. help
  561. Support for Qualcomm MSM/QSD based systems. This runs on the
  562. apps processor of the MSM/QSD and depends on a shared memory
  563. interface to the modem processor which runs the baseband
  564. stack and controls some vital subsystems
  565. (clock and power control, etc).
  566. config ARCH_SHMOBILE
  567. bool "Renesas SH-Mobile / R-Mobile"
  568. select ARM_PATCH_PHYS_VIRT
  569. select CLKDEV_LOOKUP
  570. select GENERIC_CLOCKEVENTS
  571. select HAVE_ARM_SCU if SMP
  572. select HAVE_ARM_TWD if SMP
  573. select HAVE_CLK
  574. select HAVE_MACH_CLKDEV
  575. select HAVE_SMP
  576. select MIGHT_HAVE_CACHE_L2X0
  577. select MULTI_IRQ_HANDLER
  578. select NO_IOPORT
  579. select PINCTRL
  580. select PM_GENERIC_DOMAINS if PM
  581. select SPARSE_IRQ
  582. help
  583. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  584. config ARCH_RPC
  585. bool "RiscPC"
  586. select ARCH_ACORN
  587. select ARCH_MAY_HAVE_PC_FDC
  588. select ARCH_SPARSEMEM_ENABLE
  589. select ARCH_USES_GETTIMEOFFSET
  590. select FIQ
  591. select HAVE_IDE
  592. select HAVE_PATA_PLATFORM
  593. select ISA_DMA_API
  594. select NEED_MACH_IO_H
  595. select NEED_MACH_MEMORY_H
  596. select NO_IOPORT
  597. select VIRT_TO_BUS
  598. help
  599. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  600. CD-ROM interface, serial and parallel port, and the floppy drive.
  601. config ARCH_SA1100
  602. bool "SA1100-based"
  603. select ARCH_HAS_CPUFREQ
  604. select ARCH_MTD_XIP
  605. select ARCH_REQUIRE_GPIOLIB
  606. select ARCH_SPARSEMEM_ENABLE
  607. select CLKDEV_LOOKUP
  608. select CLKSRC_MMIO
  609. select CPU_FREQ
  610. select CPU_SA1100
  611. select GENERIC_CLOCKEVENTS
  612. select HAVE_IDE
  613. select ISA
  614. select NEED_MACH_GPIO_H
  615. select NEED_MACH_MEMORY_H
  616. select SPARSE_IRQ
  617. help
  618. Support for StrongARM 11x0 based boards.
  619. config ARCH_S3C24XX
  620. bool "Samsung S3C24XX SoCs"
  621. select ARCH_HAS_CPUFREQ
  622. select ARCH_REQUIRE_GPIOLIB
  623. select CLKDEV_LOOKUP
  624. select CLKSRC_SAMSUNG_PWM
  625. select GENERIC_CLOCKEVENTS
  626. select GPIO_SAMSUNG
  627. select HAVE_CLK
  628. select HAVE_S3C2410_I2C if I2C
  629. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  630. select HAVE_S3C_RTC if RTC_CLASS
  631. select MULTI_IRQ_HANDLER
  632. select NEED_MACH_GPIO_H
  633. select NEED_MACH_IO_H
  634. select SAMSUNG_ATAGS
  635. help
  636. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  637. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  638. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  639. Samsung SMDK2410 development board (and derivatives).
  640. config ARCH_S3C64XX
  641. bool "Samsung S3C64XX"
  642. select ARCH_HAS_CPUFREQ
  643. select ARCH_REQUIRE_GPIOLIB
  644. select ARM_VIC
  645. select CLKDEV_LOOKUP
  646. select CLKSRC_SAMSUNG_PWM
  647. select CPU_V6
  648. select GENERIC_CLOCKEVENTS
  649. select GPIO_SAMSUNG
  650. select HAVE_CLK
  651. select HAVE_S3C2410_I2C if I2C
  652. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  653. select HAVE_TCM
  654. select NEED_MACH_GPIO_H
  655. select NO_IOPORT
  656. select PLAT_SAMSUNG
  657. select S3C_DEV_NAND
  658. select S3C_GPIO_TRACK
  659. select SAMSUNG_ATAGS
  660. select SAMSUNG_CLKSRC
  661. select SAMSUNG_GPIOLIB_4BIT
  662. select SAMSUNG_WDT_RESET
  663. select USB_ARCH_HAS_OHCI
  664. help
  665. Samsung S3C64XX series based systems
  666. config ARCH_S5P64X0
  667. bool "Samsung S5P6440 S5P6450"
  668. select CLKDEV_LOOKUP
  669. select CLKSRC_SAMSUNG_PWM
  670. select CPU_V6
  671. select GENERIC_CLOCKEVENTS
  672. select GPIO_SAMSUNG
  673. select HAVE_CLK
  674. select HAVE_S3C2410_I2C if I2C
  675. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  676. select HAVE_S3C_RTC if RTC_CLASS
  677. select NEED_MACH_GPIO_H
  678. select SAMSUNG_ATAGS
  679. select SAMSUNG_WDT_RESET
  680. help
  681. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  682. SMDK6450.
  683. config ARCH_S5PC100
  684. bool "Samsung S5PC100"
  685. select ARCH_REQUIRE_GPIOLIB
  686. select CLKDEV_LOOKUP
  687. select CLKSRC_SAMSUNG_PWM
  688. select CPU_V7
  689. select GENERIC_CLOCKEVENTS
  690. select GPIO_SAMSUNG
  691. select HAVE_CLK
  692. select HAVE_S3C2410_I2C if I2C
  693. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  694. select HAVE_S3C_RTC if RTC_CLASS
  695. select NEED_MACH_GPIO_H
  696. select SAMSUNG_ATAGS
  697. select SAMSUNG_WDT_RESET
  698. help
  699. Samsung S5PC100 series based systems
  700. config ARCH_S5PV210
  701. bool "Samsung S5PV210/S5PC110"
  702. select ARCH_HAS_CPUFREQ
  703. select ARCH_HAS_HOLES_MEMORYMODEL
  704. select ARCH_SPARSEMEM_ENABLE
  705. select CLKDEV_LOOKUP
  706. select CLKSRC_SAMSUNG_PWM
  707. select CPU_V7
  708. select GENERIC_CLOCKEVENTS
  709. select GPIO_SAMSUNG
  710. select HAVE_CLK
  711. select HAVE_S3C2410_I2C if I2C
  712. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  713. select HAVE_S3C_RTC if RTC_CLASS
  714. select NEED_MACH_GPIO_H
  715. select NEED_MACH_MEMORY_H
  716. select SAMSUNG_ATAGS
  717. help
  718. Samsung S5PV210/S5PC110 series based systems
  719. config ARCH_EXYNOS
  720. bool "Samsung EXYNOS"
  721. select ARCH_HAS_CPUFREQ
  722. select ARCH_HAS_HOLES_MEMORYMODEL
  723. select ARCH_REQUIRE_GPIOLIB
  724. select ARCH_SPARSEMEM_ENABLE
  725. select ARM_GIC
  726. select CLKDEV_LOOKUP
  727. select COMMON_CLK
  728. select CPU_V7
  729. select GENERIC_CLOCKEVENTS
  730. select HAVE_CLK
  731. select HAVE_S3C2410_I2C if I2C
  732. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  733. select HAVE_S3C_RTC if RTC_CLASS
  734. select NEED_MACH_MEMORY_H
  735. select SPARSE_IRQ
  736. select USE_OF
  737. help
  738. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  739. config ARCH_SHARK
  740. bool "Shark"
  741. select ARCH_USES_GETTIMEOFFSET
  742. select CPU_SA110
  743. select ISA
  744. select ISA_DMA
  745. select NEED_MACH_MEMORY_H
  746. select PCI
  747. select VIRT_TO_BUS
  748. select ZONE_DMA
  749. help
  750. Support for the StrongARM based Digital DNARD machine, also known
  751. as "Shark" (<http://www.shark-linux.de/shark.html>).
  752. config ARCH_DAVINCI
  753. bool "TI DaVinci"
  754. select ARCH_HAS_HOLES_MEMORYMODEL
  755. select ARCH_REQUIRE_GPIOLIB
  756. select CLKDEV_LOOKUP
  757. select GENERIC_ALLOCATOR
  758. select GENERIC_CLOCKEVENTS
  759. select GENERIC_IRQ_CHIP
  760. select HAVE_IDE
  761. select NEED_MACH_GPIO_H
  762. select TI_PRIV_EDMA
  763. select USE_OF
  764. select ZONE_DMA
  765. help
  766. Support for TI's DaVinci platform.
  767. config ARCH_OMAP1
  768. bool "TI OMAP1"
  769. depends on MMU
  770. select ARCH_HAS_CPUFREQ
  771. select ARCH_HAS_HOLES_MEMORYMODEL
  772. select ARCH_OMAP
  773. select ARCH_REQUIRE_GPIOLIB
  774. select CLKDEV_LOOKUP
  775. select CLKSRC_MMIO
  776. select GENERIC_CLOCKEVENTS
  777. select GENERIC_IRQ_CHIP
  778. select HAVE_CLK
  779. select HAVE_IDE
  780. select IRQ_DOMAIN
  781. select NEED_MACH_IO_H if PCCARD
  782. select NEED_MACH_MEMORY_H
  783. help
  784. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  785. endchoice
  786. menu "Multiple platform selection"
  787. depends on ARCH_MULTIPLATFORM
  788. comment "CPU Core family selection"
  789. config ARCH_MULTI_V4T
  790. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  791. depends on !ARCH_MULTI_V6_V7
  792. select ARCH_MULTI_V4_V5
  793. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  794. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  795. CPU_ARM925T || CPU_ARM940T)
  796. config ARCH_MULTI_V5
  797. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  798. depends on !ARCH_MULTI_V6_V7
  799. select ARCH_MULTI_V4_V5
  800. select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
  801. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  802. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  803. config ARCH_MULTI_V4_V5
  804. bool
  805. config ARCH_MULTI_V6
  806. bool "ARMv6 based platforms (ARM11)"
  807. select ARCH_MULTI_V6_V7
  808. select CPU_V6
  809. config ARCH_MULTI_V7
  810. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  811. default y
  812. select ARCH_MULTI_V6_V7
  813. select CPU_V7
  814. config ARCH_MULTI_V6_V7
  815. bool
  816. config ARCH_MULTI_CPU_AUTO
  817. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  818. select ARCH_MULTI_V5
  819. endmenu
  820. #
  821. # This is sorted alphabetically by mach-* pathname. However, plat-*
  822. # Kconfigs may be included either alphabetically (according to the
  823. # plat- suffix) or along side the corresponding mach-* source.
  824. #
  825. source "arch/arm/mach-mvebu/Kconfig"
  826. source "arch/arm/mach-at91/Kconfig"
  827. source "arch/arm/mach-bcm/Kconfig"
  828. source "arch/arm/mach-bcm2835/Kconfig"
  829. source "arch/arm/mach-clps711x/Kconfig"
  830. source "arch/arm/mach-cns3xxx/Kconfig"
  831. source "arch/arm/mach-davinci/Kconfig"
  832. source "arch/arm/mach-dove/Kconfig"
  833. source "arch/arm/mach-ep93xx/Kconfig"
  834. source "arch/arm/mach-footbridge/Kconfig"
  835. source "arch/arm/mach-gemini/Kconfig"
  836. source "arch/arm/mach-highbank/Kconfig"
  837. source "arch/arm/mach-integrator/Kconfig"
  838. source "arch/arm/mach-iop32x/Kconfig"
  839. source "arch/arm/mach-iop33x/Kconfig"
  840. source "arch/arm/mach-iop13xx/Kconfig"
  841. source "arch/arm/mach-ixp4xx/Kconfig"
  842. source "arch/arm/mach-keystone/Kconfig"
  843. source "arch/arm/mach-kirkwood/Kconfig"
  844. source "arch/arm/mach-ks8695/Kconfig"
  845. source "arch/arm/mach-msm/Kconfig"
  846. source "arch/arm/mach-mv78xx0/Kconfig"
  847. source "arch/arm/mach-imx/Kconfig"
  848. source "arch/arm/mach-mxs/Kconfig"
  849. source "arch/arm/mach-netx/Kconfig"
  850. source "arch/arm/mach-nomadik/Kconfig"
  851. source "arch/arm/mach-nspire/Kconfig"
  852. source "arch/arm/plat-omap/Kconfig"
  853. source "arch/arm/mach-omap1/Kconfig"
  854. source "arch/arm/mach-omap2/Kconfig"
  855. source "arch/arm/mach-orion5x/Kconfig"
  856. source "arch/arm/mach-picoxcell/Kconfig"
  857. source "arch/arm/mach-pxa/Kconfig"
  858. source "arch/arm/plat-pxa/Kconfig"
  859. source "arch/arm/mach-mmp/Kconfig"
  860. source "arch/arm/mach-realview/Kconfig"
  861. source "arch/arm/mach-rockchip/Kconfig"
  862. source "arch/arm/mach-sa1100/Kconfig"
  863. source "arch/arm/plat-samsung/Kconfig"
  864. source "arch/arm/mach-socfpga/Kconfig"
  865. source "arch/arm/mach-spear/Kconfig"
  866. source "arch/arm/mach-sti/Kconfig"
  867. source "arch/arm/mach-s3c24xx/Kconfig"
  868. if ARCH_S3C64XX
  869. source "arch/arm/mach-s3c64xx/Kconfig"
  870. endif
  871. source "arch/arm/mach-s5p64x0/Kconfig"
  872. source "arch/arm/mach-s5pc100/Kconfig"
  873. source "arch/arm/mach-s5pv210/Kconfig"
  874. source "arch/arm/mach-exynos/Kconfig"
  875. source "arch/arm/mach-shmobile/Kconfig"
  876. source "arch/arm/mach-sunxi/Kconfig"
  877. source "arch/arm/mach-prima2/Kconfig"
  878. source "arch/arm/mach-tegra/Kconfig"
  879. source "arch/arm/mach-u300/Kconfig"
  880. source "arch/arm/mach-ux500/Kconfig"
  881. source "arch/arm/mach-versatile/Kconfig"
  882. source "arch/arm/mach-vexpress/Kconfig"
  883. source "arch/arm/plat-versatile/Kconfig"
  884. source "arch/arm/mach-virt/Kconfig"
  885. source "arch/arm/mach-vt8500/Kconfig"
  886. source "arch/arm/mach-w90x900/Kconfig"
  887. source "arch/arm/mach-zynq/Kconfig"
  888. # Definitions to make life easier
  889. config ARCH_ACORN
  890. bool
  891. config PLAT_IOP
  892. bool
  893. select GENERIC_CLOCKEVENTS
  894. config PLAT_ORION
  895. bool
  896. select CLKSRC_MMIO
  897. select COMMON_CLK
  898. select GENERIC_IRQ_CHIP
  899. select IRQ_DOMAIN
  900. config PLAT_ORION_LEGACY
  901. bool
  902. select PLAT_ORION
  903. config PLAT_PXA
  904. bool
  905. config PLAT_VERSATILE
  906. bool
  907. config ARM_TIMER_SP804
  908. bool
  909. select CLKSRC_MMIO
  910. select CLKSRC_OF if OF
  911. source arch/arm/mm/Kconfig
  912. config ARM_NR_BANKS
  913. int
  914. default 16 if ARCH_EP93XX
  915. default 8
  916. config IWMMXT
  917. bool "Enable iWMMXt support" if !CPU_PJ4
  918. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  919. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  920. help
  921. Enable support for iWMMXt context switching at run time if
  922. running on a CPU that supports it.
  923. config XSCALE_PMU
  924. bool
  925. depends on CPU_XSCALE
  926. default y
  927. config MULTI_IRQ_HANDLER
  928. bool
  929. help
  930. Allow each machine to specify it's own IRQ handler at run time.
  931. if !MMU
  932. source "arch/arm/Kconfig-nommu"
  933. endif
  934. config PJ4B_ERRATA_4742
  935. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  936. depends on CPU_PJ4B && MACH_ARMADA_370
  937. default y
  938. help
  939. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  940. Event (WFE) IDLE states, a specific timing sensitivity exists between
  941. the retiring WFI/WFE instructions and the newly issued subsequent
  942. instructions. This sensitivity can result in a CPU hang scenario.
  943. Workaround:
  944. The software must insert either a Data Synchronization Barrier (DSB)
  945. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  946. instruction
  947. config ARM_ERRATA_326103
  948. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  949. depends on CPU_V6
  950. help
  951. Executing a SWP instruction to read-only memory does not set bit 11
  952. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  953. treat the access as a read, preventing a COW from occurring and
  954. causing the faulting task to livelock.
  955. config ARM_ERRATA_411920
  956. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  957. depends on CPU_V6 || CPU_V6K
  958. help
  959. Invalidation of the Instruction Cache operation can
  960. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  961. It does not affect the MPCore. This option enables the ARM Ltd.
  962. recommended workaround.
  963. config ARM_ERRATA_430973
  964. bool "ARM errata: Stale prediction on replaced interworking branch"
  965. depends on CPU_V7
  966. help
  967. This option enables the workaround for the 430973 Cortex-A8
  968. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  969. interworking branch is replaced with another code sequence at the
  970. same virtual address, whether due to self-modifying code or virtual
  971. to physical address re-mapping, Cortex-A8 does not recover from the
  972. stale interworking branch prediction. This results in Cortex-A8
  973. executing the new code sequence in the incorrect ARM or Thumb state.
  974. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  975. and also flushes the branch target cache at every context switch.
  976. Note that setting specific bits in the ACTLR register may not be
  977. available in non-secure mode.
  978. config ARM_ERRATA_458693
  979. bool "ARM errata: Processor deadlock when a false hazard is created"
  980. depends on CPU_V7
  981. depends on !ARCH_MULTIPLATFORM
  982. help
  983. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  984. erratum. For very specific sequences of memory operations, it is
  985. possible for a hazard condition intended for a cache line to instead
  986. be incorrectly associated with a different cache line. This false
  987. hazard might then cause a processor deadlock. The workaround enables
  988. the L1 caching of the NEON accesses and disables the PLD instruction
  989. in the ACTLR register. Note that setting specific bits in the ACTLR
  990. register may not be available in non-secure mode.
  991. config ARM_ERRATA_460075
  992. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  993. depends on CPU_V7
  994. depends on !ARCH_MULTIPLATFORM
  995. help
  996. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  997. erratum. Any asynchronous access to the L2 cache may encounter a
  998. situation in which recent store transactions to the L2 cache are lost
  999. and overwritten with stale memory contents from external memory. The
  1000. workaround disables the write-allocate mode for the L2 cache via the
  1001. ACTLR register. Note that setting specific bits in the ACTLR register
  1002. may not be available in non-secure mode.
  1003. config ARM_ERRATA_742230
  1004. bool "ARM errata: DMB operation may be faulty"
  1005. depends on CPU_V7 && SMP
  1006. depends on !ARCH_MULTIPLATFORM
  1007. help
  1008. This option enables the workaround for the 742230 Cortex-A9
  1009. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1010. between two write operations may not ensure the correct visibility
  1011. ordering of the two writes. This workaround sets a specific bit in
  1012. the diagnostic register of the Cortex-A9 which causes the DMB
  1013. instruction to behave as a DSB, ensuring the correct behaviour of
  1014. the two writes.
  1015. config ARM_ERRATA_742231
  1016. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1017. depends on CPU_V7 && SMP
  1018. depends on !ARCH_MULTIPLATFORM
  1019. help
  1020. This option enables the workaround for the 742231 Cortex-A9
  1021. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1022. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1023. accessing some data located in the same cache line, may get corrupted
  1024. data due to bad handling of the address hazard when the line gets
  1025. replaced from one of the CPUs at the same time as another CPU is
  1026. accessing it. This workaround sets specific bits in the diagnostic
  1027. register of the Cortex-A9 which reduces the linefill issuing
  1028. capabilities of the processor.
  1029. config PL310_ERRATA_588369
  1030. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1031. depends on CACHE_L2X0
  1032. help
  1033. The PL310 L2 cache controller implements three types of Clean &
  1034. Invalidate maintenance operations: by Physical Address
  1035. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1036. They are architecturally defined to behave as the execution of a
  1037. clean operation followed immediately by an invalidate operation,
  1038. both performing to the same memory location. This functionality
  1039. is not correctly implemented in PL310 as clean lines are not
  1040. invalidated as a result of these operations.
  1041. config ARM_ERRATA_643719
  1042. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  1043. depends on CPU_V7 && SMP
  1044. help
  1045. This option enables the workaround for the 643719 Cortex-A9 (prior to
  1046. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  1047. register returns zero when it should return one. The workaround
  1048. corrects this value, ensuring cache maintenance operations which use
  1049. it behave as intended and avoiding data corruption.
  1050. config ARM_ERRATA_720789
  1051. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1052. depends on CPU_V7
  1053. help
  1054. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1055. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1056. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1057. As a consequence of this erratum, some TLB entries which should be
  1058. invalidated are not, resulting in an incoherency in the system page
  1059. tables. The workaround changes the TLB flushing routines to invalidate
  1060. entries regardless of the ASID.
  1061. config PL310_ERRATA_727915
  1062. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1063. depends on CACHE_L2X0
  1064. help
  1065. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1066. operation (offset 0x7FC). This operation runs in background so that
  1067. PL310 can handle normal accesses while it is in progress. Under very
  1068. rare circumstances, due to this erratum, write data can be lost when
  1069. PL310 treats a cacheable write transaction during a Clean &
  1070. Invalidate by Way operation.
  1071. config ARM_ERRATA_743622
  1072. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1073. depends on CPU_V7
  1074. depends on !ARCH_MULTIPLATFORM
  1075. help
  1076. This option enables the workaround for the 743622 Cortex-A9
  1077. (r2p*) erratum. Under very rare conditions, a faulty
  1078. optimisation in the Cortex-A9 Store Buffer may lead to data
  1079. corruption. This workaround sets a specific bit in the diagnostic
  1080. register of the Cortex-A9 which disables the Store Buffer
  1081. optimisation, preventing the defect from occurring. This has no
  1082. visible impact on the overall performance or power consumption of the
  1083. processor.
  1084. config ARM_ERRATA_751472
  1085. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1086. depends on CPU_V7
  1087. depends on !ARCH_MULTIPLATFORM
  1088. help
  1089. This option enables the workaround for the 751472 Cortex-A9 (prior
  1090. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1091. completion of a following broadcasted operation if the second
  1092. operation is received by a CPU before the ICIALLUIS has completed,
  1093. potentially leading to corrupted entries in the cache or TLB.
  1094. config PL310_ERRATA_753970
  1095. bool "PL310 errata: cache sync operation may be faulty"
  1096. depends on CACHE_PL310
  1097. help
  1098. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1099. Under some condition the effect of cache sync operation on
  1100. the store buffer still remains when the operation completes.
  1101. This means that the store buffer is always asked to drain and
  1102. this prevents it from merging any further writes. The workaround
  1103. is to replace the normal offset of cache sync operation (0x730)
  1104. by another offset targeting an unmapped PL310 register 0x740.
  1105. This has the same effect as the cache sync operation: store buffer
  1106. drain and waiting for all buffers empty.
  1107. config ARM_ERRATA_754322
  1108. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1109. depends on CPU_V7
  1110. help
  1111. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1112. r3p*) erratum. A speculative memory access may cause a page table walk
  1113. which starts prior to an ASID switch but completes afterwards. This
  1114. can populate the micro-TLB with a stale entry which may be hit with
  1115. the new ASID. This workaround places two dsb instructions in the mm
  1116. switching code so that no page table walks can cross the ASID switch.
  1117. config ARM_ERRATA_754327
  1118. bool "ARM errata: no automatic Store Buffer drain"
  1119. depends on CPU_V7 && SMP
  1120. help
  1121. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1122. r2p0) erratum. The Store Buffer does not have any automatic draining
  1123. mechanism and therefore a livelock may occur if an external agent
  1124. continuously polls a memory location waiting to observe an update.
  1125. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1126. written polling loops from denying visibility of updates to memory.
  1127. config ARM_ERRATA_364296
  1128. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1129. depends on CPU_V6
  1130. help
  1131. This options enables the workaround for the 364296 ARM1136
  1132. r0p2 erratum (possible cache data corruption with
  1133. hit-under-miss enabled). It sets the undocumented bit 31 in
  1134. the auxiliary control register and the FI bit in the control
  1135. register, thus disabling hit-under-miss without putting the
  1136. processor into full low interrupt latency mode. ARM11MPCore
  1137. is not affected.
  1138. config ARM_ERRATA_764369
  1139. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1140. depends on CPU_V7 && SMP
  1141. help
  1142. This option enables the workaround for erratum 764369
  1143. affecting Cortex-A9 MPCore with two or more processors (all
  1144. current revisions). Under certain timing circumstances, a data
  1145. cache line maintenance operation by MVA targeting an Inner
  1146. Shareable memory region may fail to proceed up to either the
  1147. Point of Coherency or to the Point of Unification of the
  1148. system. This workaround adds a DSB instruction before the
  1149. relevant cache maintenance functions and sets a specific bit
  1150. in the diagnostic control register of the SCU.
  1151. config PL310_ERRATA_769419
  1152. bool "PL310 errata: no automatic Store Buffer drain"
  1153. depends on CACHE_L2X0
  1154. help
  1155. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1156. not automatically drain. This can cause normal, non-cacheable
  1157. writes to be retained when the memory system is idle, leading
  1158. to suboptimal I/O performance for drivers using coherent DMA.
  1159. This option adds a write barrier to the cpu_idle loop so that,
  1160. on systems with an outer cache, the store buffer is drained
  1161. explicitly.
  1162. config ARM_ERRATA_775420
  1163. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1164. depends on CPU_V7
  1165. help
  1166. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1167. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1168. operation aborts with MMU exception, it might cause the processor
  1169. to deadlock. This workaround puts DSB before executing ISB if
  1170. an abort may occur on cache maintenance.
  1171. config ARM_ERRATA_798181
  1172. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1173. depends on CPU_V7 && SMP
  1174. help
  1175. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1176. adequately shooting down all use of the old entries. This
  1177. option enables the Linux kernel workaround for this erratum
  1178. which sends an IPI to the CPUs that are running the same ASID
  1179. as the one being invalidated.
  1180. config ARM_ERRATA_773022
  1181. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  1182. depends on CPU_V7
  1183. help
  1184. This option enables the workaround for the 773022 Cortex-A15
  1185. (up to r0p4) erratum. In certain rare sequences of code, the
  1186. loop buffer may deliver incorrect instructions. This
  1187. workaround disables the loop buffer to avoid the erratum.
  1188. endmenu
  1189. source "arch/arm/common/Kconfig"
  1190. menu "Bus support"
  1191. config ARM_AMBA
  1192. bool
  1193. config ISA
  1194. bool
  1195. help
  1196. Find out whether you have ISA slots on your motherboard. ISA is the
  1197. name of a bus system, i.e. the way the CPU talks to the other stuff
  1198. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1199. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1200. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1201. # Select ISA DMA controller support
  1202. config ISA_DMA
  1203. bool
  1204. select ISA_DMA_API
  1205. # Select ISA DMA interface
  1206. config ISA_DMA_API
  1207. bool
  1208. config PCI
  1209. bool "PCI support" if MIGHT_HAVE_PCI
  1210. help
  1211. Find out whether you have a PCI motherboard. PCI is the name of a
  1212. bus system, i.e. the way the CPU talks to the other stuff inside
  1213. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1214. VESA. If you have PCI, say Y, otherwise N.
  1215. config PCI_DOMAINS
  1216. bool
  1217. depends on PCI
  1218. config PCI_NANOENGINE
  1219. bool "BSE nanoEngine PCI support"
  1220. depends on SA1100_NANOENGINE
  1221. help
  1222. Enable PCI on the BSE nanoEngine board.
  1223. config PCI_SYSCALL
  1224. def_bool PCI
  1225. # Select the host bridge type
  1226. config PCI_HOST_VIA82C505
  1227. bool
  1228. depends on PCI && ARCH_SHARK
  1229. default y
  1230. config PCI_HOST_ITE8152
  1231. bool
  1232. depends on PCI && MACH_ARMCORE
  1233. default y
  1234. select DMABOUNCE
  1235. source "drivers/pci/Kconfig"
  1236. source "drivers/pci/pcie/Kconfig"
  1237. source "drivers/pcmcia/Kconfig"
  1238. endmenu
  1239. menu "Kernel Features"
  1240. config HAVE_SMP
  1241. bool
  1242. help
  1243. This option should be selected by machines which have an SMP-
  1244. capable CPU.
  1245. The only effect of this option is to make the SMP-related
  1246. options available to the user for configuration.
  1247. config SMP
  1248. bool "Symmetric Multi-Processing"
  1249. depends on CPU_V6K || CPU_V7
  1250. depends on GENERIC_CLOCKEVENTS
  1251. depends on HAVE_SMP
  1252. depends on MMU || ARM_MPU
  1253. select USE_GENERIC_SMP_HELPERS
  1254. help
  1255. This enables support for systems with more than one CPU. If you have
  1256. a system with only one CPU, like most personal computers, say N. If
  1257. you have a system with more than one CPU, say Y.
  1258. If you say N here, the kernel will run on single and multiprocessor
  1259. machines, but will use only one CPU of a multiprocessor machine. If
  1260. you say Y here, the kernel will run on many, but not all, single
  1261. processor machines. On a single processor machine, the kernel will
  1262. run faster if you say N here.
  1263. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1264. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1265. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1266. If you don't know what to do here, say N.
  1267. config SMP_ON_UP
  1268. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1269. depends on SMP && !XIP_KERNEL && MMU
  1270. default y
  1271. help
  1272. SMP kernels contain instructions which fail on non-SMP processors.
  1273. Enabling this option allows the kernel to modify itself to make
  1274. these instructions safe. Disabling it allows about 1K of space
  1275. savings.
  1276. If you don't know what to do here, say Y.
  1277. config ARM_CPU_TOPOLOGY
  1278. bool "Support cpu topology definition"
  1279. depends on SMP && CPU_V7
  1280. default y
  1281. help
  1282. Support ARM cpu topology definition. The MPIDR register defines
  1283. affinity between processors which is then used to describe the cpu
  1284. topology of an ARM System.
  1285. config SCHED_MC
  1286. bool "Multi-core scheduler support"
  1287. depends on ARM_CPU_TOPOLOGY
  1288. help
  1289. Multi-core scheduler support improves the CPU scheduler's decision
  1290. making when dealing with multi-core CPU chips at a cost of slightly
  1291. increased overhead in some places. If unsure say N here.
  1292. config SCHED_SMT
  1293. bool "SMT scheduler support"
  1294. depends on ARM_CPU_TOPOLOGY
  1295. help
  1296. Improves the CPU scheduler's decision making when dealing with
  1297. MultiThreading at a cost of slightly increased overhead in some
  1298. places. If unsure say N here.
  1299. config HAVE_ARM_SCU
  1300. bool
  1301. help
  1302. This option enables support for the ARM system coherency unit
  1303. config HAVE_ARM_ARCH_TIMER
  1304. bool "Architected timer support"
  1305. depends on CPU_V7
  1306. select ARM_ARCH_TIMER
  1307. help
  1308. This option enables support for the ARM architected timer
  1309. config HAVE_ARM_TWD
  1310. bool
  1311. depends on SMP
  1312. select CLKSRC_OF if OF
  1313. help
  1314. This options enables support for the ARM timer and watchdog unit
  1315. config MCPM
  1316. bool "Multi-Cluster Power Management"
  1317. depends on CPU_V7 && SMP
  1318. help
  1319. This option provides the common power management infrastructure
  1320. for (multi-)cluster based systems, such as big.LITTLE based
  1321. systems.
  1322. choice
  1323. prompt "Memory split"
  1324. default VMSPLIT_3G
  1325. help
  1326. Select the desired split between kernel and user memory.
  1327. If you are not absolutely sure what you are doing, leave this
  1328. option alone!
  1329. config VMSPLIT_3G
  1330. bool "3G/1G user/kernel split"
  1331. config VMSPLIT_2G
  1332. bool "2G/2G user/kernel split"
  1333. config VMSPLIT_1G
  1334. bool "1G/3G user/kernel split"
  1335. endchoice
  1336. config PAGE_OFFSET
  1337. hex
  1338. default 0x40000000 if VMSPLIT_1G
  1339. default 0x80000000 if VMSPLIT_2G
  1340. default 0xC0000000
  1341. config NR_CPUS
  1342. int "Maximum number of CPUs (2-32)"
  1343. range 2 32
  1344. depends on SMP
  1345. default "4"
  1346. config HOTPLUG_CPU
  1347. bool "Support for hot-pluggable CPUs"
  1348. depends on SMP
  1349. help
  1350. Say Y here to experiment with turning CPUs off and on. CPUs
  1351. can be controlled through /sys/devices/system/cpu.
  1352. config ARM_PSCI
  1353. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1354. depends on CPU_V7
  1355. help
  1356. Say Y here if you want Linux to communicate with system firmware
  1357. implementing the PSCI specification for CPU-centric power
  1358. management operations described in ARM document number ARM DEN
  1359. 0022A ("Power State Coordination Interface System Software on
  1360. ARM processors").
  1361. # The GPIO number here must be sorted by descending number. In case of
  1362. # a multiplatform kernel, we just want the highest value required by the
  1363. # selected platforms.
  1364. config ARCH_NR_GPIO
  1365. int
  1366. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1367. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
  1368. default 392 if ARCH_U8500
  1369. default 352 if ARCH_VT8500
  1370. default 288 if ARCH_SUNXI
  1371. default 264 if MACH_H4700
  1372. default 0
  1373. help
  1374. Maximum number of GPIOs in the system.
  1375. If unsure, leave the default value.
  1376. source kernel/Kconfig.preempt
  1377. config HZ_FIXED
  1378. int
  1379. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1380. ARCH_S5PV210 || ARCH_EXYNOS4
  1381. default AT91_TIMER_HZ if ARCH_AT91
  1382. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1383. default 0
  1384. choice
  1385. depends on HZ_FIXED = 0
  1386. prompt "Timer frequency"
  1387. config HZ_100
  1388. bool "100 Hz"
  1389. config HZ_200
  1390. bool "200 Hz"
  1391. config HZ_250
  1392. bool "250 Hz"
  1393. config HZ_300
  1394. bool "300 Hz"
  1395. config HZ_500
  1396. bool "500 Hz"
  1397. config HZ_1000
  1398. bool "1000 Hz"
  1399. endchoice
  1400. config HZ
  1401. int
  1402. default HZ_FIXED if HZ_FIXED != 0
  1403. default 100 if HZ_100
  1404. default 200 if HZ_200
  1405. default 250 if HZ_250
  1406. default 300 if HZ_300
  1407. default 500 if HZ_500
  1408. default 1000
  1409. config SCHED_HRTICK
  1410. def_bool HIGH_RES_TIMERS
  1411. config SCHED_HRTICK
  1412. def_bool HIGH_RES_TIMERS
  1413. config THUMB2_KERNEL
  1414. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1415. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1416. default y if CPU_THUMBONLY
  1417. select AEABI
  1418. select ARM_ASM_UNIFIED
  1419. select ARM_UNWIND
  1420. help
  1421. By enabling this option, the kernel will be compiled in
  1422. Thumb-2 mode. A compiler/assembler that understand the unified
  1423. ARM-Thumb syntax is needed.
  1424. If unsure, say N.
  1425. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1426. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1427. depends on THUMB2_KERNEL && MODULES
  1428. default y
  1429. help
  1430. Various binutils versions can resolve Thumb-2 branches to
  1431. locally-defined, preemptible global symbols as short-range "b.n"
  1432. branch instructions.
  1433. This is a problem, because there's no guarantee the final
  1434. destination of the symbol, or any candidate locations for a
  1435. trampoline, are within range of the branch. For this reason, the
  1436. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1437. relocation in modules at all, and it makes little sense to add
  1438. support.
  1439. The symptom is that the kernel fails with an "unsupported
  1440. relocation" error when loading some modules.
  1441. Until fixed tools are available, passing
  1442. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1443. code which hits this problem, at the cost of a bit of extra runtime
  1444. stack usage in some cases.
  1445. The problem is described in more detail at:
  1446. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1447. Only Thumb-2 kernels are affected.
  1448. Unless you are sure your tools don't have this problem, say Y.
  1449. config ARM_ASM_UNIFIED
  1450. bool
  1451. config AEABI
  1452. bool "Use the ARM EABI to compile the kernel"
  1453. help
  1454. This option allows for the kernel to be compiled using the latest
  1455. ARM ABI (aka EABI). This is only useful if you are using a user
  1456. space environment that is also compiled with EABI.
  1457. Since there are major incompatibilities between the legacy ABI and
  1458. EABI, especially with regard to structure member alignment, this
  1459. option also changes the kernel syscall calling convention to
  1460. disambiguate both ABIs and allow for backward compatibility support
  1461. (selected with CONFIG_OABI_COMPAT).
  1462. To use this you need GCC version 4.0.0 or later.
  1463. config OABI_COMPAT
  1464. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1465. depends on AEABI && !THUMB2_KERNEL
  1466. default y
  1467. help
  1468. This option preserves the old syscall interface along with the
  1469. new (ARM EABI) one. It also provides a compatibility layer to
  1470. intercept syscalls that have structure arguments which layout
  1471. in memory differs between the legacy ABI and the new ARM EABI
  1472. (only for non "thumb" binaries). This option adds a tiny
  1473. overhead to all syscalls and produces a slightly larger kernel.
  1474. If you know you'll be using only pure EABI user space then you
  1475. can say N here. If this option is not selected and you attempt
  1476. to execute a legacy ABI binary then the result will be
  1477. UNPREDICTABLE (in fact it can be predicted that it won't work
  1478. at all). If in doubt say Y.
  1479. config ARCH_HAS_HOLES_MEMORYMODEL
  1480. bool
  1481. config ARCH_SPARSEMEM_ENABLE
  1482. bool
  1483. config ARCH_SPARSEMEM_DEFAULT
  1484. def_bool ARCH_SPARSEMEM_ENABLE
  1485. config ARCH_SELECT_MEMORY_MODEL
  1486. def_bool ARCH_SPARSEMEM_ENABLE
  1487. config HAVE_ARCH_PFN_VALID
  1488. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1489. config HIGHMEM
  1490. bool "High Memory Support"
  1491. depends on MMU
  1492. help
  1493. The address space of ARM processors is only 4 Gigabytes large
  1494. and it has to accommodate user address space, kernel address
  1495. space as well as some memory mapped IO. That means that, if you
  1496. have a large amount of physical memory and/or IO, not all of the
  1497. memory can be "permanently mapped" by the kernel. The physical
  1498. memory that is not permanently mapped is called "high memory".
  1499. Depending on the selected kernel/user memory split, minimum
  1500. vmalloc space and actual amount of RAM, you may not need this
  1501. option which should result in a slightly faster kernel.
  1502. If unsure, say n.
  1503. config HIGHPTE
  1504. bool "Allocate 2nd-level pagetables from highmem"
  1505. depends on HIGHMEM
  1506. config HW_PERF_EVENTS
  1507. bool "Enable hardware performance counter support for perf events"
  1508. depends on PERF_EVENTS
  1509. default y
  1510. help
  1511. Enable hardware performance counter support for perf events. If
  1512. disabled, perf events will use software events only.
  1513. config SYS_SUPPORTS_HUGETLBFS
  1514. def_bool y
  1515. depends on ARM_LPAE
  1516. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1517. def_bool y
  1518. depends on ARM_LPAE
  1519. config ARCH_WANT_GENERAL_HUGETLB
  1520. def_bool y
  1521. source "mm/Kconfig"
  1522. config FORCE_MAX_ZONEORDER
  1523. int "Maximum zone order" if ARCH_SHMOBILE
  1524. range 11 64 if ARCH_SHMOBILE
  1525. default "12" if SOC_AM33XX
  1526. default "9" if SA1111
  1527. default "11"
  1528. help
  1529. The kernel memory allocator divides physically contiguous memory
  1530. blocks into "zones", where each zone is a power of two number of
  1531. pages. This option selects the largest power of two that the kernel
  1532. keeps in the memory allocator. If you need to allocate very large
  1533. blocks of physically contiguous memory, then you may need to
  1534. increase this value.
  1535. This config option is actually maximum order plus one. For example,
  1536. a value of 11 means that the largest free memory block is 2^10 pages.
  1537. config ALIGNMENT_TRAP
  1538. bool
  1539. depends on CPU_CP15_MMU
  1540. default y if !ARCH_EBSA110
  1541. select HAVE_PROC_CPU if PROC_FS
  1542. help
  1543. ARM processors cannot fetch/store information which is not
  1544. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1545. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1546. fetch/store instructions will be emulated in software if you say
  1547. here, which has a severe performance impact. This is necessary for
  1548. correct operation of some network protocols. With an IP-only
  1549. configuration it is safe to say N, otherwise say Y.
  1550. config UACCESS_WITH_MEMCPY
  1551. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1552. depends on MMU
  1553. default y if CPU_FEROCEON
  1554. help
  1555. Implement faster copy_to_user and clear_user methods for CPU
  1556. cores where a 8-word STM instruction give significantly higher
  1557. memory write throughput than a sequence of individual 32bit stores.
  1558. A possible side effect is a slight increase in scheduling latency
  1559. between threads sharing the same address space if they invoke
  1560. such copy operations with large buffers.
  1561. However, if the CPU data cache is using a write-allocate mode,
  1562. this option is unlikely to provide any performance gain.
  1563. config SECCOMP
  1564. bool
  1565. prompt "Enable seccomp to safely compute untrusted bytecode"
  1566. ---help---
  1567. This kernel feature is useful for number crunching applications
  1568. that may need to compute untrusted bytecode during their
  1569. execution. By using pipes or other transports made available to
  1570. the process as file descriptors supporting the read/write
  1571. syscalls, it's possible to isolate those applications in
  1572. their own address space using seccomp. Once seccomp is
  1573. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1574. and the task is only allowed to execute a few safe syscalls
  1575. defined by each seccomp mode.
  1576. config CC_STACKPROTECTOR
  1577. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1578. help
  1579. This option turns on the -fstack-protector GCC feature. This
  1580. feature puts, at the beginning of functions, a canary value on
  1581. the stack just before the return address, and validates
  1582. the value just before actually returning. Stack based buffer
  1583. overflows (that need to overwrite this return address) now also
  1584. overwrite the canary, which gets detected and the attack is then
  1585. neutralized via a kernel panic.
  1586. This feature requires gcc version 4.2 or above.
  1587. config XEN_DOM0
  1588. def_bool y
  1589. depends on XEN
  1590. config XEN
  1591. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1592. depends on ARM && AEABI && OF
  1593. depends on CPU_V7 && !CPU_V6
  1594. depends on !GENERIC_ATOMIC64
  1595. select ARM_PSCI
  1596. help
  1597. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1598. endmenu
  1599. menu "Boot options"
  1600. config USE_OF
  1601. bool "Flattened Device Tree support"
  1602. select IRQ_DOMAIN
  1603. select OF
  1604. select OF_EARLY_FLATTREE
  1605. help
  1606. Include support for flattened device tree machine descriptions.
  1607. config ATAGS
  1608. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1609. default y
  1610. help
  1611. This is the traditional way of passing data to the kernel at boot
  1612. time. If you are solely relying on the flattened device tree (or
  1613. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1614. to remove ATAGS support from your kernel binary. If unsure,
  1615. leave this to y.
  1616. config DEPRECATED_PARAM_STRUCT
  1617. bool "Provide old way to pass kernel parameters"
  1618. depends on ATAGS
  1619. help
  1620. This was deprecated in 2001 and announced to live on for 5 years.
  1621. Some old boot loaders still use this way.
  1622. # Compressed boot loader in ROM. Yes, we really want to ask about
  1623. # TEXT and BSS so we preserve their values in the config files.
  1624. config ZBOOT_ROM_TEXT
  1625. hex "Compressed ROM boot loader base address"
  1626. default "0"
  1627. help
  1628. The physical address at which the ROM-able zImage is to be
  1629. placed in the target. Platforms which normally make use of
  1630. ROM-able zImage formats normally set this to a suitable
  1631. value in their defconfig file.
  1632. If ZBOOT_ROM is not enabled, this has no effect.
  1633. config ZBOOT_ROM_BSS
  1634. hex "Compressed ROM boot loader BSS address"
  1635. default "0"
  1636. help
  1637. The base address of an area of read/write memory in the target
  1638. for the ROM-able zImage which must be available while the
  1639. decompressor is running. It must be large enough to hold the
  1640. entire decompressed kernel plus an additional 128 KiB.
  1641. Platforms which normally make use of ROM-able zImage formats
  1642. normally set this to a suitable value in their defconfig file.
  1643. If ZBOOT_ROM is not enabled, this has no effect.
  1644. config ZBOOT_ROM
  1645. bool "Compressed boot loader in ROM/flash"
  1646. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1647. help
  1648. Say Y here if you intend to execute your compressed kernel image
  1649. (zImage) directly from ROM or flash. If unsure, say N.
  1650. choice
  1651. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1652. depends on ZBOOT_ROM && ARCH_SH7372
  1653. default ZBOOT_ROM_NONE
  1654. help
  1655. Include experimental SD/MMC loading code in the ROM-able zImage.
  1656. With this enabled it is possible to write the ROM-able zImage
  1657. kernel image to an MMC or SD card and boot the kernel straight
  1658. from the reset vector. At reset the processor Mask ROM will load
  1659. the first part of the ROM-able zImage which in turn loads the
  1660. rest the kernel image to RAM.
  1661. config ZBOOT_ROM_NONE
  1662. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1663. help
  1664. Do not load image from SD or MMC
  1665. config ZBOOT_ROM_MMCIF
  1666. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1667. help
  1668. Load image from MMCIF hardware block.
  1669. config ZBOOT_ROM_SH_MOBILE_SDHI
  1670. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1671. help
  1672. Load image from SDHI hardware block
  1673. endchoice
  1674. config ARM_APPENDED_DTB
  1675. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1676. depends on OF && !ZBOOT_ROM
  1677. help
  1678. With this option, the boot code will look for a device tree binary
  1679. (DTB) appended to zImage
  1680. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1681. This is meant as a backward compatibility convenience for those
  1682. systems with a bootloader that can't be upgraded to accommodate
  1683. the documented boot protocol using a device tree.
  1684. Beware that there is very little in terms of protection against
  1685. this option being confused by leftover garbage in memory that might
  1686. look like a DTB header after a reboot if no actual DTB is appended
  1687. to zImage. Do not leave this option active in a production kernel
  1688. if you don't intend to always append a DTB. Proper passing of the
  1689. location into r2 of a bootloader provided DTB is always preferable
  1690. to this option.
  1691. config ARM_ATAG_DTB_COMPAT
  1692. bool "Supplement the appended DTB with traditional ATAG information"
  1693. depends on ARM_APPENDED_DTB
  1694. help
  1695. Some old bootloaders can't be updated to a DTB capable one, yet
  1696. they provide ATAGs with memory configuration, the ramdisk address,
  1697. the kernel cmdline string, etc. Such information is dynamically
  1698. provided by the bootloader and can't always be stored in a static
  1699. DTB. To allow a device tree enabled kernel to be used with such
  1700. bootloaders, this option allows zImage to extract the information
  1701. from the ATAG list and store it at run time into the appended DTB.
  1702. choice
  1703. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1704. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1705. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1706. bool "Use bootloader kernel arguments if available"
  1707. help
  1708. Uses the command-line options passed by the boot loader instead of
  1709. the device tree bootargs property. If the boot loader doesn't provide
  1710. any, the device tree bootargs property will be used.
  1711. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1712. bool "Extend with bootloader kernel arguments"
  1713. help
  1714. The command-line arguments provided by the boot loader will be
  1715. appended to the the device tree bootargs property.
  1716. endchoice
  1717. config CMDLINE
  1718. string "Default kernel command string"
  1719. default ""
  1720. help
  1721. On some architectures (EBSA110 and CATS), there is currently no way
  1722. for the boot loader to pass arguments to the kernel. For these
  1723. architectures, you should supply some command-line options at build
  1724. time by entering them here. As a minimum, you should specify the
  1725. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1726. choice
  1727. prompt "Kernel command line type" if CMDLINE != ""
  1728. default CMDLINE_FROM_BOOTLOADER
  1729. depends on ATAGS
  1730. config CMDLINE_FROM_BOOTLOADER
  1731. bool "Use bootloader kernel arguments if available"
  1732. help
  1733. Uses the command-line options passed by the boot loader. If
  1734. the boot loader doesn't provide any, the default kernel command
  1735. string provided in CMDLINE will be used.
  1736. config CMDLINE_EXTEND
  1737. bool "Extend bootloader kernel arguments"
  1738. help
  1739. The command-line arguments provided by the boot loader will be
  1740. appended to the default kernel command string.
  1741. config CMDLINE_FORCE
  1742. bool "Always use the default kernel command string"
  1743. help
  1744. Always use the default kernel command string, even if the boot
  1745. loader passes other arguments to the kernel.
  1746. This is useful if you cannot or don't want to change the
  1747. command-line options your boot loader passes to the kernel.
  1748. endchoice
  1749. config XIP_KERNEL
  1750. bool "Kernel Execute-In-Place from ROM"
  1751. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1752. help
  1753. Execute-In-Place allows the kernel to run from non-volatile storage
  1754. directly addressable by the CPU, such as NOR flash. This saves RAM
  1755. space since the text section of the kernel is not loaded from flash
  1756. to RAM. Read-write sections, such as the data section and stack,
  1757. are still copied to RAM. The XIP kernel is not compressed since
  1758. it has to run directly from flash, so it will take more space to
  1759. store it. The flash address used to link the kernel object files,
  1760. and for storing it, is configuration dependent. Therefore, if you
  1761. say Y here, you must know the proper physical address where to
  1762. store the kernel image depending on your own flash memory usage.
  1763. Also note that the make target becomes "make xipImage" rather than
  1764. "make zImage" or "make Image". The final kernel binary to put in
  1765. ROM memory will be arch/arm/boot/xipImage.
  1766. If unsure, say N.
  1767. config XIP_PHYS_ADDR
  1768. hex "XIP Kernel Physical Location"
  1769. depends on XIP_KERNEL
  1770. default "0x00080000"
  1771. help
  1772. This is the physical address in your flash memory the kernel will
  1773. be linked for and stored to. This address is dependent on your
  1774. own flash usage.
  1775. config KEXEC
  1776. bool "Kexec system call (EXPERIMENTAL)"
  1777. depends on (!SMP || PM_SLEEP_SMP)
  1778. help
  1779. kexec is a system call that implements the ability to shutdown your
  1780. current kernel, and to start another kernel. It is like a reboot
  1781. but it is independent of the system firmware. And like a reboot
  1782. you can start any kernel with it, not just Linux.
  1783. It is an ongoing process to be certain the hardware in a machine
  1784. is properly shutdown, so do not be surprised if this code does not
  1785. initially work for you.
  1786. config ATAGS_PROC
  1787. bool "Export atags in procfs"
  1788. depends on ATAGS && KEXEC
  1789. default y
  1790. help
  1791. Should the atags used to boot the kernel be exported in an "atags"
  1792. file in procfs. Useful with kexec.
  1793. config CRASH_DUMP
  1794. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1795. help
  1796. Generate crash dump after being started by kexec. This should
  1797. be normally only set in special crash dump kernels which are
  1798. loaded in the main kernel with kexec-tools into a specially
  1799. reserved region and then later executed after a crash by
  1800. kdump/kexec. The crash dump kernel must be compiled to a
  1801. memory address not used by the main kernel
  1802. For more details see Documentation/kdump/kdump.txt
  1803. config AUTO_ZRELADDR
  1804. bool "Auto calculation of the decompressed kernel image address"
  1805. depends on !ZBOOT_ROM
  1806. help
  1807. ZRELADDR is the physical address where the decompressed kernel
  1808. image will be placed. If AUTO_ZRELADDR is selected, the address
  1809. will be determined at run-time by masking the current IP with
  1810. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1811. from start of memory.
  1812. endmenu
  1813. menu "CPU Power Management"
  1814. if ARCH_HAS_CPUFREQ
  1815. source "drivers/cpufreq/Kconfig"
  1816. endif
  1817. source "drivers/cpuidle/Kconfig"
  1818. endmenu
  1819. menu "Floating point emulation"
  1820. comment "At least one emulation must be selected"
  1821. config FPE_NWFPE
  1822. bool "NWFPE math emulation"
  1823. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1824. ---help---
  1825. Say Y to include the NWFPE floating point emulator in the kernel.
  1826. This is necessary to run most binaries. Linux does not currently
  1827. support floating point hardware so you need to say Y here even if
  1828. your machine has an FPA or floating point co-processor podule.
  1829. You may say N here if you are going to load the Acorn FPEmulator
  1830. early in the bootup.
  1831. config FPE_NWFPE_XP
  1832. bool "Support extended precision"
  1833. depends on FPE_NWFPE
  1834. help
  1835. Say Y to include 80-bit support in the kernel floating-point
  1836. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1837. Note that gcc does not generate 80-bit operations by default,
  1838. so in most cases this option only enlarges the size of the
  1839. floating point emulator without any good reason.
  1840. You almost surely want to say N here.
  1841. config FPE_FASTFPE
  1842. bool "FastFPE math emulation (EXPERIMENTAL)"
  1843. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1844. ---help---
  1845. Say Y here to include the FAST floating point emulator in the kernel.
  1846. This is an experimental much faster emulator which now also has full
  1847. precision for the mantissa. It does not support any exceptions.
  1848. It is very simple, and approximately 3-6 times faster than NWFPE.
  1849. It should be sufficient for most programs. It may be not suitable
  1850. for scientific calculations, but you have to check this for yourself.
  1851. If you do not feel you need a faster FP emulation you should better
  1852. choose NWFPE.
  1853. config VFP
  1854. bool "VFP-format floating point maths"
  1855. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1856. help
  1857. Say Y to include VFP support code in the kernel. This is needed
  1858. if your hardware includes a VFP unit.
  1859. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1860. release notes and additional status information.
  1861. Say N if your target does not have VFP hardware.
  1862. config VFPv3
  1863. bool
  1864. depends on VFP
  1865. default y if CPU_V7
  1866. config NEON
  1867. bool "Advanced SIMD (NEON) Extension support"
  1868. depends on VFPv3 && CPU_V7
  1869. help
  1870. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1871. Extension.
  1872. config KERNEL_MODE_NEON
  1873. bool "Support for NEON in kernel mode"
  1874. default n
  1875. depends on NEON
  1876. help
  1877. Say Y to include support for NEON in kernel mode.
  1878. endmenu
  1879. menu "Userspace binary formats"
  1880. source "fs/Kconfig.binfmt"
  1881. config ARTHUR
  1882. tristate "RISC OS personality"
  1883. depends on !AEABI
  1884. help
  1885. Say Y here to include the kernel code necessary if you want to run
  1886. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1887. experimental; if this sounds frightening, say N and sleep in peace.
  1888. You can also say M here to compile this support as a module (which
  1889. will be called arthur).
  1890. endmenu
  1891. menu "Power management options"
  1892. source "kernel/power/Kconfig"
  1893. config ARCH_SUSPEND_POSSIBLE
  1894. depends on !ARCH_S5PC100
  1895. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1896. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1897. def_bool y
  1898. config ARM_CPU_SUSPEND
  1899. def_bool PM_SLEEP
  1900. endmenu
  1901. source "net/Kconfig"
  1902. source "drivers/Kconfig"
  1903. source "fs/Kconfig"
  1904. source "arch/arm/Kconfig.debug"
  1905. source "security/Kconfig"
  1906. source "crypto/Kconfig"
  1907. source "lib/Kconfig"
  1908. source "arch/arm/kvm/Kconfig"