gadget.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. /**
  54. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  55. * @dwc: pointer to our context structure
  56. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  57. *
  58. * Caller should take care of locking. This function will
  59. * return 0 on success or -EINVAL if wrong Test Selector
  60. * is passed
  61. */
  62. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  63. {
  64. u32 reg;
  65. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  66. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  67. switch (mode) {
  68. case TEST_J:
  69. case TEST_K:
  70. case TEST_SE0_NAK:
  71. case TEST_PACKET:
  72. case TEST_FORCE_EN:
  73. reg |= mode << 1;
  74. break;
  75. default:
  76. return -EINVAL;
  77. }
  78. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  79. return 0;
  80. }
  81. /**
  82. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  83. * @dwc: pointer to our context structure
  84. * @state: the state to put link into
  85. *
  86. * Caller should take care of locking. This function will
  87. * return 0 on success or -ETIMEDOUT.
  88. */
  89. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  90. {
  91. int retries = 10000;
  92. u32 reg;
  93. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  94. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  95. /* set requested state */
  96. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  97. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  98. /* wait for a change in DSTS */
  99. while (--retries) {
  100. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  101. if (DWC3_DSTS_USBLNKST(reg) == state)
  102. return 0;
  103. udelay(5);
  104. }
  105. dev_vdbg(dwc->dev, "link state change request timed out\n");
  106. return -ETIMEDOUT;
  107. }
  108. /**
  109. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  110. * @dwc: pointer to our context structure
  111. *
  112. * This function will a best effort FIFO allocation in order
  113. * to improve FIFO usage and throughput, while still allowing
  114. * us to enable as many endpoints as possible.
  115. *
  116. * Keep in mind that this operation will be highly dependent
  117. * on the configured size for RAM1 - which contains TxFifo -,
  118. * the amount of endpoints enabled on coreConsultant tool, and
  119. * the width of the Master Bus.
  120. *
  121. * In the ideal world, we would always be able to satisfy the
  122. * following equation:
  123. *
  124. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  125. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  126. *
  127. * Unfortunately, due to many variables that's not always the case.
  128. */
  129. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  130. {
  131. int last_fifo_depth = 0;
  132. int ram1_depth;
  133. int fifo_size;
  134. int mdwidth;
  135. int num;
  136. if (!dwc->needs_fifo_resize)
  137. return 0;
  138. ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
  139. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  140. /* MDWIDTH is represented in bits, we need it in bytes */
  141. mdwidth >>= 3;
  142. /*
  143. * FIXME For now we will only allocate 1 wMaxPacketSize space
  144. * for each enabled endpoint, later patches will come to
  145. * improve this algorithm so that we better use the internal
  146. * FIFO space
  147. */
  148. for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) {
  149. struct dwc3_ep *dep = dwc->eps[num];
  150. int fifo_number = dep->number >> 1;
  151. int mult = 1;
  152. int tmp;
  153. if (!(dep->number & 1))
  154. continue;
  155. if (!(dep->flags & DWC3_EP_ENABLED))
  156. continue;
  157. if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
  158. || usb_endpoint_xfer_isoc(dep->endpoint.desc))
  159. mult = 3;
  160. /*
  161. * REVISIT: the following assumes we will always have enough
  162. * space available on the FIFO RAM for all possible use cases.
  163. * Make sure that's true somehow and change FIFO allocation
  164. * accordingly.
  165. *
  166. * If we have Bulk or Isochronous endpoints, we want
  167. * them to be able to be very, very fast. So we're giving
  168. * those endpoints a fifo_size which is enough for 3 full
  169. * packets
  170. */
  171. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  172. tmp += mdwidth;
  173. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  174. fifo_size |= (last_fifo_depth << 16);
  175. dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
  176. dep->name, last_fifo_depth, fifo_size & 0xffff);
  177. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number),
  178. fifo_size);
  179. last_fifo_depth += (fifo_size & 0xffff);
  180. }
  181. return 0;
  182. }
  183. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  184. int status)
  185. {
  186. struct dwc3 *dwc = dep->dwc;
  187. if (req->queued) {
  188. if (req->request.num_mapped_sgs)
  189. dep->busy_slot += req->request.num_mapped_sgs;
  190. else
  191. dep->busy_slot++;
  192. /*
  193. * Skip LINK TRB. We can't use req->trb and check for
  194. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  195. * completed (not the LINK TRB).
  196. */
  197. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  198. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  199. dep->busy_slot++;
  200. }
  201. list_del(&req->list);
  202. req->trb = NULL;
  203. if (req->request.status == -EINPROGRESS)
  204. req->request.status = status;
  205. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  206. req->direction);
  207. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  208. req, dep->name, req->request.actual,
  209. req->request.length, status);
  210. spin_unlock(&dwc->lock);
  211. req->request.complete(&dep->endpoint, &req->request);
  212. spin_lock(&dwc->lock);
  213. }
  214. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  215. {
  216. switch (cmd) {
  217. case DWC3_DEPCMD_DEPSTARTCFG:
  218. return "Start New Configuration";
  219. case DWC3_DEPCMD_ENDTRANSFER:
  220. return "End Transfer";
  221. case DWC3_DEPCMD_UPDATETRANSFER:
  222. return "Update Transfer";
  223. case DWC3_DEPCMD_STARTTRANSFER:
  224. return "Start Transfer";
  225. case DWC3_DEPCMD_CLEARSTALL:
  226. return "Clear Stall";
  227. case DWC3_DEPCMD_SETSTALL:
  228. return "Set Stall";
  229. case DWC3_DEPCMD_GETSEQNUMBER:
  230. return "Get Data Sequence Number";
  231. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  232. return "Set Endpoint Transfer Resource";
  233. case DWC3_DEPCMD_SETEPCONFIG:
  234. return "Set Endpoint Configuration";
  235. default:
  236. return "UNKNOWN command";
  237. }
  238. }
  239. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  240. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  241. {
  242. struct dwc3_ep *dep = dwc->eps[ep];
  243. u32 timeout = 500;
  244. u32 reg;
  245. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  246. dep->name,
  247. dwc3_gadget_ep_cmd_string(cmd), params->param0,
  248. params->param1, params->param2);
  249. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  250. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  251. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  252. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  253. do {
  254. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  255. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  256. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  257. DWC3_DEPCMD_STATUS(reg));
  258. return 0;
  259. }
  260. /*
  261. * We can't sleep here, because it is also called from
  262. * interrupt context.
  263. */
  264. timeout--;
  265. if (!timeout)
  266. return -ETIMEDOUT;
  267. udelay(1);
  268. } while (1);
  269. }
  270. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  271. struct dwc3_trb *trb)
  272. {
  273. u32 offset = (char *) trb - (char *) dep->trb_pool;
  274. return dep->trb_pool_dma + offset;
  275. }
  276. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  277. {
  278. struct dwc3 *dwc = dep->dwc;
  279. if (dep->trb_pool)
  280. return 0;
  281. if (dep->number == 0 || dep->number == 1)
  282. return 0;
  283. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  284. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  285. &dep->trb_pool_dma, GFP_KERNEL);
  286. if (!dep->trb_pool) {
  287. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  288. dep->name);
  289. return -ENOMEM;
  290. }
  291. return 0;
  292. }
  293. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  294. {
  295. struct dwc3 *dwc = dep->dwc;
  296. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  297. dep->trb_pool, dep->trb_pool_dma);
  298. dep->trb_pool = NULL;
  299. dep->trb_pool_dma = 0;
  300. }
  301. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  302. {
  303. struct dwc3_gadget_ep_cmd_params params;
  304. u32 cmd;
  305. memset(&params, 0x00, sizeof(params));
  306. if (dep->number != 1) {
  307. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  308. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  309. if (dep->number > 1) {
  310. if (dwc->start_config_issued)
  311. return 0;
  312. dwc->start_config_issued = true;
  313. cmd |= DWC3_DEPCMD_PARAM(2);
  314. }
  315. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  316. }
  317. return 0;
  318. }
  319. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  320. const struct usb_endpoint_descriptor *desc,
  321. const struct usb_ss_ep_comp_descriptor *comp_desc)
  322. {
  323. struct dwc3_gadget_ep_cmd_params params;
  324. memset(&params, 0x00, sizeof(params));
  325. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  326. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc))
  327. | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst);
  328. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  329. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  330. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  331. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  332. | DWC3_DEPCFG_STREAM_EVENT_EN;
  333. dep->stream_capable = true;
  334. }
  335. if (usb_endpoint_xfer_isoc(desc))
  336. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  337. /*
  338. * We are doing 1:1 mapping for endpoints, meaning
  339. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  340. * so on. We consider the direction bit as part of the physical
  341. * endpoint number. So USB endpoint 0x81 is 0x03.
  342. */
  343. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  344. /*
  345. * We must use the lower 16 TX FIFOs even though
  346. * HW might have more
  347. */
  348. if (dep->direction)
  349. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  350. if (desc->bInterval) {
  351. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  352. dep->interval = 1 << (desc->bInterval - 1);
  353. }
  354. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  355. DWC3_DEPCMD_SETEPCONFIG, &params);
  356. }
  357. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  358. {
  359. struct dwc3_gadget_ep_cmd_params params;
  360. memset(&params, 0x00, sizeof(params));
  361. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  362. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  363. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  364. }
  365. /**
  366. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  367. * @dep: endpoint to be initialized
  368. * @desc: USB Endpoint Descriptor
  369. *
  370. * Caller should take care of locking
  371. */
  372. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  373. const struct usb_endpoint_descriptor *desc,
  374. const struct usb_ss_ep_comp_descriptor *comp_desc)
  375. {
  376. struct dwc3 *dwc = dep->dwc;
  377. u32 reg;
  378. int ret = -ENOMEM;
  379. if (!(dep->flags & DWC3_EP_ENABLED)) {
  380. ret = dwc3_gadget_start_config(dwc, dep);
  381. if (ret)
  382. return ret;
  383. }
  384. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc);
  385. if (ret)
  386. return ret;
  387. if (!(dep->flags & DWC3_EP_ENABLED)) {
  388. struct dwc3_trb *trb_st_hw;
  389. struct dwc3_trb *trb_link;
  390. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  391. if (ret)
  392. return ret;
  393. dep->endpoint.desc = desc;
  394. dep->comp_desc = comp_desc;
  395. dep->type = usb_endpoint_type(desc);
  396. dep->flags |= DWC3_EP_ENABLED;
  397. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  398. reg |= DWC3_DALEPENA_EP(dep->number);
  399. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  400. if (!usb_endpoint_xfer_isoc(desc))
  401. return 0;
  402. memset(&trb_link, 0, sizeof(trb_link));
  403. /* Link TRB for ISOC. The HWO bit is never reset */
  404. trb_st_hw = &dep->trb_pool[0];
  405. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  406. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  407. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  408. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  409. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  410. }
  411. return 0;
  412. }
  413. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  414. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  415. {
  416. struct dwc3_request *req;
  417. if (!list_empty(&dep->req_queued))
  418. dwc3_stop_active_transfer(dwc, dep->number);
  419. while (!list_empty(&dep->request_list)) {
  420. req = next_request(&dep->request_list);
  421. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  422. }
  423. }
  424. /**
  425. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  426. * @dep: the endpoint to disable
  427. *
  428. * This function also removes requests which are currently processed ny the
  429. * hardware and those which are not yet scheduled.
  430. * Caller should take care of locking.
  431. */
  432. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  433. {
  434. struct dwc3 *dwc = dep->dwc;
  435. u32 reg;
  436. dwc3_remove_requests(dwc, dep);
  437. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  438. reg &= ~DWC3_DALEPENA_EP(dep->number);
  439. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  440. dep->stream_capable = false;
  441. dep->endpoint.desc = NULL;
  442. dep->comp_desc = NULL;
  443. dep->type = 0;
  444. dep->flags = 0;
  445. return 0;
  446. }
  447. /* -------------------------------------------------------------------------- */
  448. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  449. const struct usb_endpoint_descriptor *desc)
  450. {
  451. return -EINVAL;
  452. }
  453. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  454. {
  455. return -EINVAL;
  456. }
  457. /* -------------------------------------------------------------------------- */
  458. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  459. const struct usb_endpoint_descriptor *desc)
  460. {
  461. struct dwc3_ep *dep;
  462. struct dwc3 *dwc;
  463. unsigned long flags;
  464. int ret;
  465. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  466. pr_debug("dwc3: invalid parameters\n");
  467. return -EINVAL;
  468. }
  469. if (!desc->wMaxPacketSize) {
  470. pr_debug("dwc3: missing wMaxPacketSize\n");
  471. return -EINVAL;
  472. }
  473. dep = to_dwc3_ep(ep);
  474. dwc = dep->dwc;
  475. switch (usb_endpoint_type(desc)) {
  476. case USB_ENDPOINT_XFER_CONTROL:
  477. strlcat(dep->name, "-control", sizeof(dep->name));
  478. break;
  479. case USB_ENDPOINT_XFER_ISOC:
  480. strlcat(dep->name, "-isoc", sizeof(dep->name));
  481. break;
  482. case USB_ENDPOINT_XFER_BULK:
  483. strlcat(dep->name, "-bulk", sizeof(dep->name));
  484. break;
  485. case USB_ENDPOINT_XFER_INT:
  486. strlcat(dep->name, "-int", sizeof(dep->name));
  487. break;
  488. default:
  489. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  490. }
  491. if (dep->flags & DWC3_EP_ENABLED) {
  492. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  493. dep->name);
  494. return 0;
  495. }
  496. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  497. spin_lock_irqsave(&dwc->lock, flags);
  498. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc);
  499. spin_unlock_irqrestore(&dwc->lock, flags);
  500. return ret;
  501. }
  502. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  503. {
  504. struct dwc3_ep *dep;
  505. struct dwc3 *dwc;
  506. unsigned long flags;
  507. int ret;
  508. if (!ep) {
  509. pr_debug("dwc3: invalid parameters\n");
  510. return -EINVAL;
  511. }
  512. dep = to_dwc3_ep(ep);
  513. dwc = dep->dwc;
  514. if (!(dep->flags & DWC3_EP_ENABLED)) {
  515. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  516. dep->name);
  517. return 0;
  518. }
  519. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  520. dep->number >> 1,
  521. (dep->number & 1) ? "in" : "out");
  522. spin_lock_irqsave(&dwc->lock, flags);
  523. ret = __dwc3_gadget_ep_disable(dep);
  524. spin_unlock_irqrestore(&dwc->lock, flags);
  525. return ret;
  526. }
  527. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  528. gfp_t gfp_flags)
  529. {
  530. struct dwc3_request *req;
  531. struct dwc3_ep *dep = to_dwc3_ep(ep);
  532. struct dwc3 *dwc = dep->dwc;
  533. req = kzalloc(sizeof(*req), gfp_flags);
  534. if (!req) {
  535. dev_err(dwc->dev, "not enough memory\n");
  536. return NULL;
  537. }
  538. req->epnum = dep->number;
  539. req->dep = dep;
  540. return &req->request;
  541. }
  542. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  543. struct usb_request *request)
  544. {
  545. struct dwc3_request *req = to_dwc3_request(request);
  546. kfree(req);
  547. }
  548. /**
  549. * dwc3_prepare_one_trb - setup one TRB from one request
  550. * @dep: endpoint for which this request is prepared
  551. * @req: dwc3_request pointer
  552. */
  553. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  554. struct dwc3_request *req, dma_addr_t dma,
  555. unsigned length, unsigned last, unsigned chain)
  556. {
  557. struct dwc3 *dwc = dep->dwc;
  558. struct dwc3_trb *trb;
  559. unsigned int cur_slot;
  560. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  561. dep->name, req, (unsigned long long) dma,
  562. length, last ? " last" : "",
  563. chain ? " chain" : "");
  564. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  565. cur_slot = dep->free_slot;
  566. dep->free_slot++;
  567. /* Skip the LINK-TRB on ISOC */
  568. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  569. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  570. return;
  571. if (!req->trb) {
  572. dwc3_gadget_move_request_queued(req);
  573. req->trb = trb;
  574. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  575. }
  576. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  577. trb->bpl = lower_32_bits(dma);
  578. trb->bph = upper_32_bits(dma);
  579. switch (usb_endpoint_type(dep->endpoint.desc)) {
  580. case USB_ENDPOINT_XFER_CONTROL:
  581. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  582. break;
  583. case USB_ENDPOINT_XFER_ISOC:
  584. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  585. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  586. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  587. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  588. break;
  589. case USB_ENDPOINT_XFER_BULK:
  590. case USB_ENDPOINT_XFER_INT:
  591. trb->ctrl = DWC3_TRBCTL_NORMAL;
  592. break;
  593. default:
  594. /*
  595. * This is only possible with faulty memory because we
  596. * checked it already :)
  597. */
  598. BUG();
  599. }
  600. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  601. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  602. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  603. } else {
  604. if (chain)
  605. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  606. if (last)
  607. trb->ctrl |= DWC3_TRB_CTRL_LST;
  608. }
  609. if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
  610. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  611. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  612. }
  613. /*
  614. * dwc3_prepare_trbs - setup TRBs from requests
  615. * @dep: endpoint for which requests are being prepared
  616. * @starting: true if the endpoint is idle and no requests are queued.
  617. *
  618. * The function goes through the requests list and sets up TRBs for the
  619. * transfers. The function returns once there are no more TRBs available or
  620. * it runs out of requests.
  621. */
  622. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  623. {
  624. struct dwc3_request *req, *n;
  625. u32 trbs_left;
  626. u32 max;
  627. unsigned int last_one = 0;
  628. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  629. /* the first request must not be queued */
  630. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  631. /* Can't wrap around on a non-isoc EP since there's no link TRB */
  632. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  633. max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
  634. if (trbs_left > max)
  635. trbs_left = max;
  636. }
  637. /*
  638. * If busy & slot are equal than it is either full or empty. If we are
  639. * starting to process requests then we are empty. Otherwise we are
  640. * full and don't do anything
  641. */
  642. if (!trbs_left) {
  643. if (!starting)
  644. return;
  645. trbs_left = DWC3_TRB_NUM;
  646. /*
  647. * In case we start from scratch, we queue the ISOC requests
  648. * starting from slot 1. This is done because we use ring
  649. * buffer and have no LST bit to stop us. Instead, we place
  650. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  651. * after the first request so we start at slot 1 and have
  652. * 7 requests proceed before we hit the first IOC.
  653. * Other transfer types don't use the ring buffer and are
  654. * processed from the first TRB until the last one. Since we
  655. * don't wrap around we have to start at the beginning.
  656. */
  657. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  658. dep->busy_slot = 1;
  659. dep->free_slot = 1;
  660. } else {
  661. dep->busy_slot = 0;
  662. dep->free_slot = 0;
  663. }
  664. }
  665. /* The last TRB is a link TRB, not used for xfer */
  666. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
  667. return;
  668. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  669. unsigned length;
  670. dma_addr_t dma;
  671. if (req->request.num_mapped_sgs > 0) {
  672. struct usb_request *request = &req->request;
  673. struct scatterlist *sg = request->sg;
  674. struct scatterlist *s;
  675. int i;
  676. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  677. unsigned chain = true;
  678. length = sg_dma_len(s);
  679. dma = sg_dma_address(s);
  680. if (i == (request->num_mapped_sgs - 1) ||
  681. sg_is_last(s)) {
  682. last_one = true;
  683. chain = false;
  684. }
  685. trbs_left--;
  686. if (!trbs_left)
  687. last_one = true;
  688. if (last_one)
  689. chain = false;
  690. dwc3_prepare_one_trb(dep, req, dma, length,
  691. last_one, chain);
  692. if (last_one)
  693. break;
  694. }
  695. } else {
  696. dma = req->request.dma;
  697. length = req->request.length;
  698. trbs_left--;
  699. if (!trbs_left)
  700. last_one = 1;
  701. /* Is this the last request? */
  702. if (list_is_last(&req->list, &dep->request_list))
  703. last_one = 1;
  704. dwc3_prepare_one_trb(dep, req, dma, length,
  705. last_one, false);
  706. if (last_one)
  707. break;
  708. }
  709. }
  710. }
  711. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  712. int start_new)
  713. {
  714. struct dwc3_gadget_ep_cmd_params params;
  715. struct dwc3_request *req;
  716. struct dwc3 *dwc = dep->dwc;
  717. int ret;
  718. u32 cmd;
  719. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  720. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  721. return -EBUSY;
  722. }
  723. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  724. /*
  725. * If we are getting here after a short-out-packet we don't enqueue any
  726. * new requests as we try to set the IOC bit only on the last request.
  727. */
  728. if (start_new) {
  729. if (list_empty(&dep->req_queued))
  730. dwc3_prepare_trbs(dep, start_new);
  731. /* req points to the first request which will be sent */
  732. req = next_request(&dep->req_queued);
  733. } else {
  734. dwc3_prepare_trbs(dep, start_new);
  735. /*
  736. * req points to the first request where HWO changed from 0 to 1
  737. */
  738. req = next_request(&dep->req_queued);
  739. }
  740. if (!req) {
  741. dep->flags |= DWC3_EP_PENDING_REQUEST;
  742. return 0;
  743. }
  744. memset(&params, 0, sizeof(params));
  745. params.param0 = upper_32_bits(req->trb_dma);
  746. params.param1 = lower_32_bits(req->trb_dma);
  747. if (start_new)
  748. cmd = DWC3_DEPCMD_STARTTRANSFER;
  749. else
  750. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  751. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  752. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  753. if (ret < 0) {
  754. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  755. /*
  756. * FIXME we need to iterate over the list of requests
  757. * here and stop, unmap, free and del each of the linked
  758. * requests instead of what we do now.
  759. */
  760. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  761. req->direction);
  762. list_del(&req->list);
  763. return ret;
  764. }
  765. dep->flags |= DWC3_EP_BUSY;
  766. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  767. dep->number);
  768. WARN_ON_ONCE(!dep->res_trans_idx);
  769. return 0;
  770. }
  771. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  772. {
  773. struct dwc3 *dwc = dep->dwc;
  774. int ret;
  775. req->request.actual = 0;
  776. req->request.status = -EINPROGRESS;
  777. req->direction = dep->direction;
  778. req->epnum = dep->number;
  779. /*
  780. * We only add to our list of requests now and
  781. * start consuming the list once we get XferNotReady
  782. * IRQ.
  783. *
  784. * That way, we avoid doing anything that we don't need
  785. * to do now and defer it until the point we receive a
  786. * particular token from the Host side.
  787. *
  788. * This will also avoid Host cancelling URBs due to too
  789. * many NAKs.
  790. */
  791. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  792. dep->direction);
  793. if (ret)
  794. return ret;
  795. list_add_tail(&req->list, &dep->request_list);
  796. /*
  797. * There is one special case: XferNotReady with
  798. * empty list of requests. We need to kick the
  799. * transfer here in that situation, otherwise
  800. * we will be NAKing forever.
  801. *
  802. * If we get XferNotReady before gadget driver
  803. * has a chance to queue a request, we will ACK
  804. * the IRQ but won't be able to receive the data
  805. * until the next request is queued. The following
  806. * code is handling exactly that.
  807. */
  808. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  809. int ret;
  810. int start_trans;
  811. start_trans = 1;
  812. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  813. (dep->flags & DWC3_EP_BUSY))
  814. start_trans = 0;
  815. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  816. if (ret && ret != -EBUSY) {
  817. struct dwc3 *dwc = dep->dwc;
  818. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  819. dep->name);
  820. }
  821. };
  822. return 0;
  823. }
  824. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  825. gfp_t gfp_flags)
  826. {
  827. struct dwc3_request *req = to_dwc3_request(request);
  828. struct dwc3_ep *dep = to_dwc3_ep(ep);
  829. struct dwc3 *dwc = dep->dwc;
  830. unsigned long flags;
  831. int ret;
  832. if (!dep->endpoint.desc) {
  833. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  834. request, ep->name);
  835. return -ESHUTDOWN;
  836. }
  837. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  838. request, ep->name, request->length);
  839. spin_lock_irqsave(&dwc->lock, flags);
  840. ret = __dwc3_gadget_ep_queue(dep, req);
  841. spin_unlock_irqrestore(&dwc->lock, flags);
  842. return ret;
  843. }
  844. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  845. struct usb_request *request)
  846. {
  847. struct dwc3_request *req = to_dwc3_request(request);
  848. struct dwc3_request *r = NULL;
  849. struct dwc3_ep *dep = to_dwc3_ep(ep);
  850. struct dwc3 *dwc = dep->dwc;
  851. unsigned long flags;
  852. int ret = 0;
  853. spin_lock_irqsave(&dwc->lock, flags);
  854. list_for_each_entry(r, &dep->request_list, list) {
  855. if (r == req)
  856. break;
  857. }
  858. if (r != req) {
  859. list_for_each_entry(r, &dep->req_queued, list) {
  860. if (r == req)
  861. break;
  862. }
  863. if (r == req) {
  864. /* wait until it is processed */
  865. dwc3_stop_active_transfer(dwc, dep->number);
  866. goto out0;
  867. }
  868. dev_err(dwc->dev, "request %p was not queued to %s\n",
  869. request, ep->name);
  870. ret = -EINVAL;
  871. goto out0;
  872. }
  873. /* giveback the request */
  874. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  875. out0:
  876. spin_unlock_irqrestore(&dwc->lock, flags);
  877. return ret;
  878. }
  879. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  880. {
  881. struct dwc3_gadget_ep_cmd_params params;
  882. struct dwc3 *dwc = dep->dwc;
  883. int ret;
  884. memset(&params, 0x00, sizeof(params));
  885. if (value) {
  886. if (dep->number == 0 || dep->number == 1) {
  887. /*
  888. * Whenever EP0 is stalled, we will restart
  889. * the state machine, thus moving back to
  890. * Setup Phase
  891. */
  892. dwc->ep0state = EP0_SETUP_PHASE;
  893. }
  894. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  895. DWC3_DEPCMD_SETSTALL, &params);
  896. if (ret)
  897. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  898. value ? "set" : "clear",
  899. dep->name);
  900. else
  901. dep->flags |= DWC3_EP_STALL;
  902. } else {
  903. if (dep->flags & DWC3_EP_WEDGE)
  904. return 0;
  905. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  906. DWC3_DEPCMD_CLEARSTALL, &params);
  907. if (ret)
  908. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  909. value ? "set" : "clear",
  910. dep->name);
  911. else
  912. dep->flags &= ~DWC3_EP_STALL;
  913. }
  914. return ret;
  915. }
  916. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  917. {
  918. struct dwc3_ep *dep = to_dwc3_ep(ep);
  919. struct dwc3 *dwc = dep->dwc;
  920. unsigned long flags;
  921. int ret;
  922. spin_lock_irqsave(&dwc->lock, flags);
  923. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  924. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  925. ret = -EINVAL;
  926. goto out;
  927. }
  928. ret = __dwc3_gadget_ep_set_halt(dep, value);
  929. out:
  930. spin_unlock_irqrestore(&dwc->lock, flags);
  931. return ret;
  932. }
  933. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  934. {
  935. struct dwc3_ep *dep = to_dwc3_ep(ep);
  936. struct dwc3 *dwc = dep->dwc;
  937. unsigned long flags;
  938. spin_lock_irqsave(&dwc->lock, flags);
  939. dep->flags |= DWC3_EP_WEDGE;
  940. spin_unlock_irqrestore(&dwc->lock, flags);
  941. return dwc3_gadget_ep_set_halt(ep, 1);
  942. }
  943. /* -------------------------------------------------------------------------- */
  944. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  945. .bLength = USB_DT_ENDPOINT_SIZE,
  946. .bDescriptorType = USB_DT_ENDPOINT,
  947. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  948. };
  949. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  950. .enable = dwc3_gadget_ep0_enable,
  951. .disable = dwc3_gadget_ep0_disable,
  952. .alloc_request = dwc3_gadget_ep_alloc_request,
  953. .free_request = dwc3_gadget_ep_free_request,
  954. .queue = dwc3_gadget_ep0_queue,
  955. .dequeue = dwc3_gadget_ep_dequeue,
  956. .set_halt = dwc3_gadget_ep_set_halt,
  957. .set_wedge = dwc3_gadget_ep_set_wedge,
  958. };
  959. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  960. .enable = dwc3_gadget_ep_enable,
  961. .disable = dwc3_gadget_ep_disable,
  962. .alloc_request = dwc3_gadget_ep_alloc_request,
  963. .free_request = dwc3_gadget_ep_free_request,
  964. .queue = dwc3_gadget_ep_queue,
  965. .dequeue = dwc3_gadget_ep_dequeue,
  966. .set_halt = dwc3_gadget_ep_set_halt,
  967. .set_wedge = dwc3_gadget_ep_set_wedge,
  968. };
  969. /* -------------------------------------------------------------------------- */
  970. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  971. {
  972. struct dwc3 *dwc = gadget_to_dwc(g);
  973. u32 reg;
  974. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  975. return DWC3_DSTS_SOFFN(reg);
  976. }
  977. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  978. {
  979. struct dwc3 *dwc = gadget_to_dwc(g);
  980. unsigned long timeout;
  981. unsigned long flags;
  982. u32 reg;
  983. int ret = 0;
  984. u8 link_state;
  985. u8 speed;
  986. spin_lock_irqsave(&dwc->lock, flags);
  987. /*
  988. * According to the Databook Remote wakeup request should
  989. * be issued only when the device is in early suspend state.
  990. *
  991. * We can check that via USB Link State bits in DSTS register.
  992. */
  993. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  994. speed = reg & DWC3_DSTS_CONNECTSPD;
  995. if (speed == DWC3_DSTS_SUPERSPEED) {
  996. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  997. ret = -EINVAL;
  998. goto out;
  999. }
  1000. link_state = DWC3_DSTS_USBLNKST(reg);
  1001. switch (link_state) {
  1002. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1003. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1004. break;
  1005. default:
  1006. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  1007. link_state);
  1008. ret = -EINVAL;
  1009. goto out;
  1010. }
  1011. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1012. if (ret < 0) {
  1013. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1014. goto out;
  1015. }
  1016. /* write zeroes to Link Change Request */
  1017. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1018. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1019. /* poll until Link State changes to ON */
  1020. timeout = jiffies + msecs_to_jiffies(100);
  1021. while (!time_after(jiffies, timeout)) {
  1022. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1023. /* in HS, means ON */
  1024. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1025. break;
  1026. }
  1027. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1028. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1029. ret = -EINVAL;
  1030. }
  1031. out:
  1032. spin_unlock_irqrestore(&dwc->lock, flags);
  1033. return ret;
  1034. }
  1035. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1036. int is_selfpowered)
  1037. {
  1038. struct dwc3 *dwc = gadget_to_dwc(g);
  1039. unsigned long flags;
  1040. spin_lock_irqsave(&dwc->lock, flags);
  1041. dwc->is_selfpowered = !!is_selfpowered;
  1042. spin_unlock_irqrestore(&dwc->lock, flags);
  1043. return 0;
  1044. }
  1045. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  1046. {
  1047. u32 reg;
  1048. u32 timeout = 500;
  1049. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1050. if (is_on) {
  1051. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1052. reg |= (DWC3_DCTL_RUN_STOP
  1053. | DWC3_DCTL_TRGTULST_RX_DET);
  1054. } else {
  1055. reg &= ~DWC3_DCTL_RUN_STOP;
  1056. }
  1057. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1058. do {
  1059. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1060. if (is_on) {
  1061. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1062. break;
  1063. } else {
  1064. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1065. break;
  1066. }
  1067. timeout--;
  1068. if (!timeout)
  1069. break;
  1070. udelay(1);
  1071. } while (1);
  1072. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  1073. dwc->gadget_driver
  1074. ? dwc->gadget_driver->function : "no-function",
  1075. is_on ? "connect" : "disconnect");
  1076. }
  1077. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1078. {
  1079. struct dwc3 *dwc = gadget_to_dwc(g);
  1080. unsigned long flags;
  1081. is_on = !!is_on;
  1082. spin_lock_irqsave(&dwc->lock, flags);
  1083. dwc3_gadget_run_stop(dwc, is_on);
  1084. spin_unlock_irqrestore(&dwc->lock, flags);
  1085. return 0;
  1086. }
  1087. static int dwc3_gadget_start(struct usb_gadget *g,
  1088. struct usb_gadget_driver *driver)
  1089. {
  1090. struct dwc3 *dwc = gadget_to_dwc(g);
  1091. struct dwc3_ep *dep;
  1092. unsigned long flags;
  1093. int ret = 0;
  1094. u32 reg;
  1095. spin_lock_irqsave(&dwc->lock, flags);
  1096. if (dwc->gadget_driver) {
  1097. dev_err(dwc->dev, "%s is already bound to %s\n",
  1098. dwc->gadget.name,
  1099. dwc->gadget_driver->driver.name);
  1100. ret = -EBUSY;
  1101. goto err0;
  1102. }
  1103. dwc->gadget_driver = driver;
  1104. dwc->gadget.dev.driver = &driver->driver;
  1105. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1106. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1107. reg |= dwc->maximum_speed;
  1108. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1109. dwc->start_config_issued = false;
  1110. /* Start with SuperSpeed Default */
  1111. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1112. dep = dwc->eps[0];
  1113. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1114. if (ret) {
  1115. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1116. goto err0;
  1117. }
  1118. dep = dwc->eps[1];
  1119. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1120. if (ret) {
  1121. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1122. goto err1;
  1123. }
  1124. /* begin to receive SETUP packets */
  1125. dwc->ep0state = EP0_SETUP_PHASE;
  1126. dwc3_ep0_out_start(dwc);
  1127. spin_unlock_irqrestore(&dwc->lock, flags);
  1128. return 0;
  1129. err1:
  1130. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1131. err0:
  1132. spin_unlock_irqrestore(&dwc->lock, flags);
  1133. return ret;
  1134. }
  1135. static int dwc3_gadget_stop(struct usb_gadget *g,
  1136. struct usb_gadget_driver *driver)
  1137. {
  1138. struct dwc3 *dwc = gadget_to_dwc(g);
  1139. unsigned long flags;
  1140. spin_lock_irqsave(&dwc->lock, flags);
  1141. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1142. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1143. dwc->gadget_driver = NULL;
  1144. dwc->gadget.dev.driver = NULL;
  1145. spin_unlock_irqrestore(&dwc->lock, flags);
  1146. return 0;
  1147. }
  1148. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1149. .get_frame = dwc3_gadget_get_frame,
  1150. .wakeup = dwc3_gadget_wakeup,
  1151. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1152. .pullup = dwc3_gadget_pullup,
  1153. .udc_start = dwc3_gadget_start,
  1154. .udc_stop = dwc3_gadget_stop,
  1155. };
  1156. /* -------------------------------------------------------------------------- */
  1157. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1158. {
  1159. struct dwc3_ep *dep;
  1160. u8 epnum;
  1161. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1162. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1163. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1164. if (!dep) {
  1165. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1166. epnum);
  1167. return -ENOMEM;
  1168. }
  1169. dep->dwc = dwc;
  1170. dep->number = epnum;
  1171. dwc->eps[epnum] = dep;
  1172. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1173. (epnum & 1) ? "in" : "out");
  1174. dep->endpoint.name = dep->name;
  1175. dep->direction = (epnum & 1);
  1176. if (epnum == 0 || epnum == 1) {
  1177. dep->endpoint.maxpacket = 512;
  1178. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1179. if (!epnum)
  1180. dwc->gadget.ep0 = &dep->endpoint;
  1181. } else {
  1182. int ret;
  1183. dep->endpoint.maxpacket = 1024;
  1184. dep->endpoint.max_streams = 15;
  1185. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1186. list_add_tail(&dep->endpoint.ep_list,
  1187. &dwc->gadget.ep_list);
  1188. ret = dwc3_alloc_trb_pool(dep);
  1189. if (ret)
  1190. return ret;
  1191. }
  1192. INIT_LIST_HEAD(&dep->request_list);
  1193. INIT_LIST_HEAD(&dep->req_queued);
  1194. }
  1195. return 0;
  1196. }
  1197. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1198. {
  1199. struct dwc3_ep *dep;
  1200. u8 epnum;
  1201. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1202. dep = dwc->eps[epnum];
  1203. dwc3_free_trb_pool(dep);
  1204. if (epnum != 0 && epnum != 1)
  1205. list_del(&dep->endpoint.ep_list);
  1206. kfree(dep);
  1207. }
  1208. }
  1209. static void dwc3_gadget_release(struct device *dev)
  1210. {
  1211. dev_dbg(dev, "%s\n", __func__);
  1212. }
  1213. /* -------------------------------------------------------------------------- */
  1214. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1215. const struct dwc3_event_depevt *event, int status)
  1216. {
  1217. struct dwc3_request *req;
  1218. struct dwc3_trb *trb;
  1219. unsigned int count;
  1220. unsigned int s_pkt = 0;
  1221. do {
  1222. req = next_request(&dep->req_queued);
  1223. if (!req) {
  1224. WARN_ON_ONCE(1);
  1225. return 1;
  1226. }
  1227. trb = req->trb;
  1228. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1229. /*
  1230. * We continue despite the error. There is not much we
  1231. * can do. If we don't clean it up we loop forever. If
  1232. * we skip the TRB then it gets overwritten after a
  1233. * while since we use them in a ring buffer. A BUG()
  1234. * would help. Lets hope that if this occurs, someone
  1235. * fixes the root cause instead of looking away :)
  1236. */
  1237. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1238. dep->name, req->trb);
  1239. count = trb->size & DWC3_TRB_SIZE_MASK;
  1240. if (dep->direction) {
  1241. if (count) {
  1242. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1243. dep->name);
  1244. status = -ECONNRESET;
  1245. }
  1246. } else {
  1247. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1248. s_pkt = 1;
  1249. }
  1250. /*
  1251. * We assume here we will always receive the entire data block
  1252. * which we should receive. Meaning, if we program RX to
  1253. * receive 4K but we receive only 2K, we assume that's all we
  1254. * should receive and we simply bounce the request back to the
  1255. * gadget driver for further processing.
  1256. */
  1257. req->request.actual += req->request.length - count;
  1258. dwc3_gadget_giveback(dep, req, status);
  1259. if (s_pkt)
  1260. break;
  1261. if ((event->status & DEPEVT_STATUS_LST) &&
  1262. (trb->ctrl & DWC3_TRB_CTRL_LST))
  1263. break;
  1264. if ((event->status & DEPEVT_STATUS_IOC) &&
  1265. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1266. break;
  1267. } while (1);
  1268. if ((event->status & DEPEVT_STATUS_IOC) &&
  1269. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1270. return 0;
  1271. return 1;
  1272. }
  1273. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1274. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1275. int start_new)
  1276. {
  1277. unsigned status = 0;
  1278. int clean_busy;
  1279. if (event->status & DEPEVT_STATUS_BUSERR)
  1280. status = -ECONNRESET;
  1281. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1282. if (clean_busy)
  1283. dep->flags &= ~DWC3_EP_BUSY;
  1284. /*
  1285. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1286. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1287. */
  1288. if (dwc->revision < DWC3_REVISION_183A) {
  1289. u32 reg;
  1290. int i;
  1291. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1292. struct dwc3_ep *dep = dwc->eps[i];
  1293. if (!(dep->flags & DWC3_EP_ENABLED))
  1294. continue;
  1295. if (!list_empty(&dep->req_queued))
  1296. return;
  1297. }
  1298. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1299. reg |= dwc->u1u2;
  1300. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1301. dwc->u1u2 = 0;
  1302. }
  1303. }
  1304. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1305. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1306. {
  1307. u32 uf, mask;
  1308. if (list_empty(&dep->request_list)) {
  1309. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1310. dep->name);
  1311. return;
  1312. }
  1313. mask = ~(dep->interval - 1);
  1314. uf = event->parameters & mask;
  1315. /* 4 micro frames in the future */
  1316. uf += dep->interval * 4;
  1317. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1318. }
  1319. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1320. const struct dwc3_event_depevt *event)
  1321. {
  1322. struct dwc3 *dwc = dep->dwc;
  1323. struct dwc3_event_depevt mod_ev = *event;
  1324. /*
  1325. * We were asked to remove one request. It is possible that this
  1326. * request and a few others were started together and have the same
  1327. * transfer index. Since we stopped the complete endpoint we don't
  1328. * know how many requests were already completed (and not yet)
  1329. * reported and how could be done (later). We purge them all until
  1330. * the end of the list.
  1331. */
  1332. mod_ev.status = DEPEVT_STATUS_LST;
  1333. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1334. dep->flags &= ~DWC3_EP_BUSY;
  1335. /* pending requests are ignored and are queued on XferNotReady */
  1336. }
  1337. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1338. const struct dwc3_event_depevt *event)
  1339. {
  1340. u32 param = event->parameters;
  1341. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1342. switch (cmd_type) {
  1343. case DWC3_DEPCMD_ENDTRANSFER:
  1344. dwc3_process_ep_cmd_complete(dep, event);
  1345. break;
  1346. case DWC3_DEPCMD_STARTTRANSFER:
  1347. dep->res_trans_idx = param & 0x7f;
  1348. break;
  1349. default:
  1350. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1351. __func__, cmd_type);
  1352. break;
  1353. };
  1354. }
  1355. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1356. const struct dwc3_event_depevt *event)
  1357. {
  1358. struct dwc3_ep *dep;
  1359. u8 epnum = event->endpoint_number;
  1360. dep = dwc->eps[epnum];
  1361. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1362. dwc3_ep_event_string(event->endpoint_event));
  1363. if (epnum == 0 || epnum == 1) {
  1364. dwc3_ep0_interrupt(dwc, event);
  1365. return;
  1366. }
  1367. switch (event->endpoint_event) {
  1368. case DWC3_DEPEVT_XFERCOMPLETE:
  1369. dep->res_trans_idx = 0;
  1370. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1371. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1372. dep->name);
  1373. return;
  1374. }
  1375. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1376. break;
  1377. case DWC3_DEPEVT_XFERINPROGRESS:
  1378. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1379. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1380. dep->name);
  1381. return;
  1382. }
  1383. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1384. break;
  1385. case DWC3_DEPEVT_XFERNOTREADY:
  1386. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1387. dwc3_gadget_start_isoc(dwc, dep, event);
  1388. } else {
  1389. int ret;
  1390. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1391. dep->name, event->status &
  1392. DEPEVT_STATUS_TRANSFER_ACTIVE
  1393. ? "Transfer Active"
  1394. : "Transfer Not Active");
  1395. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1396. if (!ret || ret == -EBUSY)
  1397. return;
  1398. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1399. dep->name);
  1400. }
  1401. break;
  1402. case DWC3_DEPEVT_STREAMEVT:
  1403. if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
  1404. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1405. dep->name);
  1406. return;
  1407. }
  1408. switch (event->status) {
  1409. case DEPEVT_STREAMEVT_FOUND:
  1410. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1411. event->parameters);
  1412. break;
  1413. case DEPEVT_STREAMEVT_NOTFOUND:
  1414. /* FALLTHROUGH */
  1415. default:
  1416. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1417. }
  1418. break;
  1419. case DWC3_DEPEVT_RXTXFIFOEVT:
  1420. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1421. break;
  1422. case DWC3_DEPEVT_EPCMDCMPLT:
  1423. dwc3_ep_cmd_compl(dep, event);
  1424. break;
  1425. }
  1426. }
  1427. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1428. {
  1429. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1430. spin_unlock(&dwc->lock);
  1431. dwc->gadget_driver->disconnect(&dwc->gadget);
  1432. spin_lock(&dwc->lock);
  1433. }
  1434. }
  1435. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1436. {
  1437. struct dwc3_ep *dep;
  1438. struct dwc3_gadget_ep_cmd_params params;
  1439. u32 cmd;
  1440. int ret;
  1441. dep = dwc->eps[epnum];
  1442. WARN_ON(!dep->res_trans_idx);
  1443. if (dep->res_trans_idx) {
  1444. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1445. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1446. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1447. memset(&params, 0, sizeof(params));
  1448. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1449. WARN_ON_ONCE(ret);
  1450. dep->res_trans_idx = 0;
  1451. }
  1452. }
  1453. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1454. {
  1455. u32 epnum;
  1456. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1457. struct dwc3_ep *dep;
  1458. dep = dwc->eps[epnum];
  1459. if (!(dep->flags & DWC3_EP_ENABLED))
  1460. continue;
  1461. dwc3_remove_requests(dwc, dep);
  1462. }
  1463. }
  1464. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1465. {
  1466. u32 epnum;
  1467. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1468. struct dwc3_ep *dep;
  1469. struct dwc3_gadget_ep_cmd_params params;
  1470. int ret;
  1471. dep = dwc->eps[epnum];
  1472. if (!(dep->flags & DWC3_EP_STALL))
  1473. continue;
  1474. dep->flags &= ~DWC3_EP_STALL;
  1475. memset(&params, 0, sizeof(params));
  1476. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1477. DWC3_DEPCMD_CLEARSTALL, &params);
  1478. WARN_ON_ONCE(ret);
  1479. }
  1480. }
  1481. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1482. {
  1483. dev_vdbg(dwc->dev, "%s\n", __func__);
  1484. #if 0
  1485. XXX
  1486. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1487. enable it before we can disable it.
  1488. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1489. reg &= ~DWC3_DCTL_INITU1ENA;
  1490. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1491. reg &= ~DWC3_DCTL_INITU2ENA;
  1492. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1493. #endif
  1494. dwc3_stop_active_transfers(dwc);
  1495. dwc3_disconnect_gadget(dwc);
  1496. dwc->start_config_issued = false;
  1497. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1498. dwc->setup_packet_pending = false;
  1499. }
  1500. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1501. {
  1502. u32 reg;
  1503. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1504. if (on)
  1505. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1506. else
  1507. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1508. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1509. }
  1510. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1511. {
  1512. u32 reg;
  1513. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1514. if (on)
  1515. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1516. else
  1517. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1518. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1519. }
  1520. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1521. {
  1522. u32 reg;
  1523. dev_vdbg(dwc->dev, "%s\n", __func__);
  1524. /*
  1525. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1526. * would cause a missing Disconnect Event if there's a
  1527. * pending Setup Packet in the FIFO.
  1528. *
  1529. * There's no suggested workaround on the official Bug
  1530. * report, which states that "unless the driver/application
  1531. * is doing any special handling of a disconnect event,
  1532. * there is no functional issue".
  1533. *
  1534. * Unfortunately, it turns out that we _do_ some special
  1535. * handling of a disconnect event, namely complete all
  1536. * pending transfers, notify gadget driver of the
  1537. * disconnection, and so on.
  1538. *
  1539. * Our suggested workaround is to follow the Disconnect
  1540. * Event steps here, instead, based on a setup_packet_pending
  1541. * flag. Such flag gets set whenever we have a XferNotReady
  1542. * event on EP0 and gets cleared on XferComplete for the
  1543. * same endpoint.
  1544. *
  1545. * Refers to:
  1546. *
  1547. * STAR#9000466709: RTL: Device : Disconnect event not
  1548. * generated if setup packet pending in FIFO
  1549. */
  1550. if (dwc->revision < DWC3_REVISION_188A) {
  1551. if (dwc->setup_packet_pending)
  1552. dwc3_gadget_disconnect_interrupt(dwc);
  1553. }
  1554. /* after reset -> Default State */
  1555. dwc->dev_state = DWC3_DEFAULT_STATE;
  1556. /* Enable PHYs */
  1557. dwc3_gadget_usb2_phy_power(dwc, true);
  1558. dwc3_gadget_usb3_phy_power(dwc, true);
  1559. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1560. dwc3_disconnect_gadget(dwc);
  1561. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1562. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1563. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1564. dwc->test_mode = false;
  1565. dwc3_stop_active_transfers(dwc);
  1566. dwc3_clear_stall_all_ep(dwc);
  1567. dwc->start_config_issued = false;
  1568. /* Reset device address to zero */
  1569. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1570. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1571. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1572. }
  1573. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1574. {
  1575. u32 reg;
  1576. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1577. /*
  1578. * We change the clock only at SS but I dunno why I would want to do
  1579. * this. Maybe it becomes part of the power saving plan.
  1580. */
  1581. if (speed != DWC3_DSTS_SUPERSPEED)
  1582. return;
  1583. /*
  1584. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1585. * each time on Connect Done.
  1586. */
  1587. if (!usb30_clock)
  1588. return;
  1589. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1590. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1591. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1592. }
  1593. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1594. {
  1595. switch (speed) {
  1596. case USB_SPEED_SUPER:
  1597. dwc3_gadget_usb2_phy_power(dwc, false);
  1598. break;
  1599. case USB_SPEED_HIGH:
  1600. case USB_SPEED_FULL:
  1601. case USB_SPEED_LOW:
  1602. dwc3_gadget_usb3_phy_power(dwc, false);
  1603. break;
  1604. }
  1605. }
  1606. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1607. {
  1608. struct dwc3_gadget_ep_cmd_params params;
  1609. struct dwc3_ep *dep;
  1610. int ret;
  1611. u32 reg;
  1612. u8 speed;
  1613. dev_vdbg(dwc->dev, "%s\n", __func__);
  1614. memset(&params, 0x00, sizeof(params));
  1615. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1616. speed = reg & DWC3_DSTS_CONNECTSPD;
  1617. dwc->speed = speed;
  1618. dwc3_update_ram_clk_sel(dwc, speed);
  1619. switch (speed) {
  1620. case DWC3_DCFG_SUPERSPEED:
  1621. /*
  1622. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1623. * would cause a missing USB3 Reset event.
  1624. *
  1625. * In such situations, we should force a USB3 Reset
  1626. * event by calling our dwc3_gadget_reset_interrupt()
  1627. * routine.
  1628. *
  1629. * Refers to:
  1630. *
  1631. * STAR#9000483510: RTL: SS : USB3 reset event may
  1632. * not be generated always when the link enters poll
  1633. */
  1634. if (dwc->revision < DWC3_REVISION_190A)
  1635. dwc3_gadget_reset_interrupt(dwc);
  1636. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1637. dwc->gadget.ep0->maxpacket = 512;
  1638. dwc->gadget.speed = USB_SPEED_SUPER;
  1639. break;
  1640. case DWC3_DCFG_HIGHSPEED:
  1641. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1642. dwc->gadget.ep0->maxpacket = 64;
  1643. dwc->gadget.speed = USB_SPEED_HIGH;
  1644. break;
  1645. case DWC3_DCFG_FULLSPEED2:
  1646. case DWC3_DCFG_FULLSPEED1:
  1647. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1648. dwc->gadget.ep0->maxpacket = 64;
  1649. dwc->gadget.speed = USB_SPEED_FULL;
  1650. break;
  1651. case DWC3_DCFG_LOWSPEED:
  1652. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1653. dwc->gadget.ep0->maxpacket = 8;
  1654. dwc->gadget.speed = USB_SPEED_LOW;
  1655. break;
  1656. }
  1657. /* Disable unneded PHY */
  1658. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1659. dep = dwc->eps[0];
  1660. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1661. if (ret) {
  1662. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1663. return;
  1664. }
  1665. dep = dwc->eps[1];
  1666. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1667. if (ret) {
  1668. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1669. return;
  1670. }
  1671. /*
  1672. * Configure PHY via GUSB3PIPECTLn if required.
  1673. *
  1674. * Update GTXFIFOSIZn
  1675. *
  1676. * In both cases reset values should be sufficient.
  1677. */
  1678. }
  1679. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1680. {
  1681. dev_vdbg(dwc->dev, "%s\n", __func__);
  1682. /*
  1683. * TODO take core out of low power mode when that's
  1684. * implemented.
  1685. */
  1686. dwc->gadget_driver->resume(&dwc->gadget);
  1687. }
  1688. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1689. unsigned int evtinfo)
  1690. {
  1691. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1692. /*
  1693. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1694. * on the link partner, the USB session might do multiple entry/exit
  1695. * of low power states before a transfer takes place.
  1696. *
  1697. * Due to this problem, we might experience lower throughput. The
  1698. * suggested workaround is to disable DCTL[12:9] bits if we're
  1699. * transitioning from U1/U2 to U0 and enable those bits again
  1700. * after a transfer completes and there are no pending transfers
  1701. * on any of the enabled endpoints.
  1702. *
  1703. * This is the first half of that workaround.
  1704. *
  1705. * Refers to:
  1706. *
  1707. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1708. * core send LGO_Ux entering U0
  1709. */
  1710. if (dwc->revision < DWC3_REVISION_183A) {
  1711. if (next == DWC3_LINK_STATE_U0) {
  1712. u32 u1u2;
  1713. u32 reg;
  1714. switch (dwc->link_state) {
  1715. case DWC3_LINK_STATE_U1:
  1716. case DWC3_LINK_STATE_U2:
  1717. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1718. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1719. | DWC3_DCTL_ACCEPTU2ENA
  1720. | DWC3_DCTL_INITU1ENA
  1721. | DWC3_DCTL_ACCEPTU1ENA);
  1722. if (!dwc->u1u2)
  1723. dwc->u1u2 = reg & u1u2;
  1724. reg &= ~u1u2;
  1725. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1726. break;
  1727. default:
  1728. /* do nothing */
  1729. break;
  1730. }
  1731. }
  1732. }
  1733. dwc->link_state = next;
  1734. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1735. }
  1736. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1737. const struct dwc3_event_devt *event)
  1738. {
  1739. switch (event->type) {
  1740. case DWC3_DEVICE_EVENT_DISCONNECT:
  1741. dwc3_gadget_disconnect_interrupt(dwc);
  1742. break;
  1743. case DWC3_DEVICE_EVENT_RESET:
  1744. dwc3_gadget_reset_interrupt(dwc);
  1745. break;
  1746. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1747. dwc3_gadget_conndone_interrupt(dwc);
  1748. break;
  1749. case DWC3_DEVICE_EVENT_WAKEUP:
  1750. dwc3_gadget_wakeup_interrupt(dwc);
  1751. break;
  1752. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1753. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1754. break;
  1755. case DWC3_DEVICE_EVENT_EOPF:
  1756. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1757. break;
  1758. case DWC3_DEVICE_EVENT_SOF:
  1759. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1760. break;
  1761. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1762. dev_vdbg(dwc->dev, "Erratic Error\n");
  1763. break;
  1764. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1765. dev_vdbg(dwc->dev, "Command Complete\n");
  1766. break;
  1767. case DWC3_DEVICE_EVENT_OVERFLOW:
  1768. dev_vdbg(dwc->dev, "Overflow\n");
  1769. break;
  1770. default:
  1771. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1772. }
  1773. }
  1774. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1775. const union dwc3_event *event)
  1776. {
  1777. /* Endpoint IRQ, handle it and return early */
  1778. if (event->type.is_devspec == 0) {
  1779. /* depevt */
  1780. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1781. }
  1782. switch (event->type.type) {
  1783. case DWC3_EVENT_TYPE_DEV:
  1784. dwc3_gadget_interrupt(dwc, &event->devt);
  1785. break;
  1786. /* REVISIT what to do with Carkit and I2C events ? */
  1787. default:
  1788. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1789. }
  1790. }
  1791. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1792. {
  1793. struct dwc3_event_buffer *evt;
  1794. int left;
  1795. u32 count;
  1796. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1797. count &= DWC3_GEVNTCOUNT_MASK;
  1798. if (!count)
  1799. return IRQ_NONE;
  1800. evt = dwc->ev_buffs[buf];
  1801. left = count;
  1802. while (left > 0) {
  1803. union dwc3_event event;
  1804. event.raw = *(u32 *) (evt->buf + evt->lpos);
  1805. dwc3_process_event_entry(dwc, &event);
  1806. /*
  1807. * XXX we wrap around correctly to the next entry as almost all
  1808. * entries are 4 bytes in size. There is one entry which has 12
  1809. * bytes which is a regular entry followed by 8 bytes data. ATM
  1810. * I don't know how things are organized if were get next to the
  1811. * a boundary so I worry about that once we try to handle that.
  1812. */
  1813. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1814. left -= 4;
  1815. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1816. }
  1817. return IRQ_HANDLED;
  1818. }
  1819. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1820. {
  1821. struct dwc3 *dwc = _dwc;
  1822. int i;
  1823. irqreturn_t ret = IRQ_NONE;
  1824. spin_lock(&dwc->lock);
  1825. for (i = 0; i < dwc->num_event_buffers; i++) {
  1826. irqreturn_t status;
  1827. status = dwc3_process_event_buf(dwc, i);
  1828. if (status == IRQ_HANDLED)
  1829. ret = status;
  1830. }
  1831. spin_unlock(&dwc->lock);
  1832. return ret;
  1833. }
  1834. /**
  1835. * dwc3_gadget_init - Initializes gadget related registers
  1836. * @dwc: pointer to our controller context structure
  1837. *
  1838. * Returns 0 on success otherwise negative errno.
  1839. */
  1840. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1841. {
  1842. u32 reg;
  1843. int ret;
  1844. int irq;
  1845. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1846. &dwc->ctrl_req_addr, GFP_KERNEL);
  1847. if (!dwc->ctrl_req) {
  1848. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1849. ret = -ENOMEM;
  1850. goto err0;
  1851. }
  1852. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1853. &dwc->ep0_trb_addr, GFP_KERNEL);
  1854. if (!dwc->ep0_trb) {
  1855. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1856. ret = -ENOMEM;
  1857. goto err1;
  1858. }
  1859. dwc->setup_buf = kzalloc(sizeof(*dwc->setup_buf) * 2,
  1860. GFP_KERNEL);
  1861. if (!dwc->setup_buf) {
  1862. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1863. ret = -ENOMEM;
  1864. goto err2;
  1865. }
  1866. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1867. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1868. if (!dwc->ep0_bounce) {
  1869. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1870. ret = -ENOMEM;
  1871. goto err3;
  1872. }
  1873. dev_set_name(&dwc->gadget.dev, "gadget");
  1874. dwc->gadget.ops = &dwc3_gadget_ops;
  1875. dwc->gadget.max_speed = USB_SPEED_SUPER;
  1876. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1877. dwc->gadget.dev.parent = dwc->dev;
  1878. dwc->gadget.sg_supported = true;
  1879. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1880. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1881. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1882. dwc->gadget.dev.release = dwc3_gadget_release;
  1883. dwc->gadget.name = "dwc3-gadget";
  1884. /*
  1885. * REVISIT: Here we should clear all pending IRQs to be
  1886. * sure we're starting from a well known location.
  1887. */
  1888. ret = dwc3_gadget_init_endpoints(dwc);
  1889. if (ret)
  1890. goto err4;
  1891. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1892. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1893. "dwc3", dwc);
  1894. if (ret) {
  1895. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1896. irq, ret);
  1897. goto err5;
  1898. }
  1899. /* Enable all but Start and End of Frame IRQs */
  1900. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1901. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1902. DWC3_DEVTEN_CMDCMPLTEN |
  1903. DWC3_DEVTEN_ERRTICERREN |
  1904. DWC3_DEVTEN_WKUPEVTEN |
  1905. DWC3_DEVTEN_ULSTCNGEN |
  1906. DWC3_DEVTEN_CONNECTDONEEN |
  1907. DWC3_DEVTEN_USBRSTEN |
  1908. DWC3_DEVTEN_DISCONNEVTEN);
  1909. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1910. ret = device_register(&dwc->gadget.dev);
  1911. if (ret) {
  1912. dev_err(dwc->dev, "failed to register gadget device\n");
  1913. put_device(&dwc->gadget.dev);
  1914. goto err6;
  1915. }
  1916. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1917. if (ret) {
  1918. dev_err(dwc->dev, "failed to register udc\n");
  1919. goto err7;
  1920. }
  1921. return 0;
  1922. err7:
  1923. device_unregister(&dwc->gadget.dev);
  1924. err6:
  1925. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1926. free_irq(irq, dwc);
  1927. err5:
  1928. dwc3_gadget_free_endpoints(dwc);
  1929. err4:
  1930. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1931. dwc->ep0_bounce_addr);
  1932. err3:
  1933. kfree(dwc->setup_buf);
  1934. err2:
  1935. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1936. dwc->ep0_trb, dwc->ep0_trb_addr);
  1937. err1:
  1938. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1939. dwc->ctrl_req, dwc->ctrl_req_addr);
  1940. err0:
  1941. return ret;
  1942. }
  1943. void dwc3_gadget_exit(struct dwc3 *dwc)
  1944. {
  1945. int irq;
  1946. usb_del_gadget_udc(&dwc->gadget);
  1947. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1948. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1949. free_irq(irq, dwc);
  1950. dwc3_gadget_free_endpoints(dwc);
  1951. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1952. dwc->ep0_bounce_addr);
  1953. kfree(dwc->setup_buf);
  1954. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1955. dwc->ep0_trb, dwc->ep0_trb_addr);
  1956. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1957. dwc->ctrl_req, dwc->ctrl_req_addr);
  1958. device_unregister(&dwc->gadget.dev);
  1959. }