Kconfig 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select HAVE_GENERIC_DMA_COHERENT
  20. select HAVE_KERNEL_GZIP
  21. select HAVE_KERNEL_LZO
  22. select HAVE_KERNEL_LZMA
  23. select HAVE_IRQ_WORK
  24. select HAVE_PERF_EVENTS
  25. select PERF_USE_VMALLOC
  26. select HAVE_REGS_AND_STACK_ACCESS_API
  27. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_GENERIC_HARDIRQS
  30. select HAVE_SPARSE_IRQ
  31. select GENERIC_IRQ_SHOW
  32. help
  33. The ARM series is a line of low-power-consumption RISC chip designs
  34. licensed by ARM Ltd and targeted at embedded applications and
  35. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  36. manufactured, but legacy ARM-based PC hardware remains popular in
  37. Europe. There is an ARM Linux project with a web page at
  38. <http://www.arm.linux.org.uk/>.
  39. config HAVE_PWM
  40. bool
  41. config MIGHT_HAVE_PCI
  42. bool
  43. config SYS_SUPPORTS_APM_EMULATION
  44. bool
  45. config HAVE_SCHED_CLOCK
  46. bool
  47. config GENERIC_GPIO
  48. bool
  49. config ARCH_USES_GETTIMEOFFSET
  50. bool
  51. default n
  52. config GENERIC_CLOCKEVENTS
  53. bool
  54. config GENERIC_CLOCKEVENTS_BROADCAST
  55. bool
  56. depends on GENERIC_CLOCKEVENTS
  57. default y if SMP
  58. config KTIME_SCALAR
  59. bool
  60. default y
  61. config HAVE_TCM
  62. bool
  63. select GENERIC_ALLOCATOR
  64. config HAVE_PROC_CPU
  65. bool
  66. config NO_IOPORT
  67. bool
  68. config EISA
  69. bool
  70. ---help---
  71. The Extended Industry Standard Architecture (EISA) bus was
  72. developed as an open alternative to the IBM MicroChannel bus.
  73. The EISA bus provided some of the features of the IBM MicroChannel
  74. bus while maintaining backward compatibility with cards made for
  75. the older ISA bus. The EISA bus saw limited use between 1988 and
  76. 1995 when it was made obsolete by the PCI bus.
  77. Say Y here if you are building a kernel for an EISA-based machine.
  78. Otherwise, say N.
  79. config SBUS
  80. bool
  81. config MCA
  82. bool
  83. help
  84. MicroChannel Architecture is found in some IBM PS/2 machines and
  85. laptops. It is a bus system similar to PCI or ISA. See
  86. <file:Documentation/mca.txt> (and especially the web page given
  87. there) before attempting to build an MCA bus kernel.
  88. config STACKTRACE_SUPPORT
  89. bool
  90. default y
  91. config HAVE_LATENCYTOP_SUPPORT
  92. bool
  93. depends on !SMP
  94. default y
  95. config LOCKDEP_SUPPORT
  96. bool
  97. default y
  98. config TRACE_IRQFLAGS_SUPPORT
  99. bool
  100. default y
  101. config HARDIRQS_SW_RESEND
  102. bool
  103. default y
  104. config GENERIC_IRQ_PROBE
  105. bool
  106. default y
  107. config GENERIC_LOCKBREAK
  108. bool
  109. default y
  110. depends on SMP && PREEMPT
  111. config RWSEM_GENERIC_SPINLOCK
  112. bool
  113. default y
  114. config RWSEM_XCHGADD_ALGORITHM
  115. bool
  116. config ARCH_HAS_ILOG2_U32
  117. bool
  118. config ARCH_HAS_ILOG2_U64
  119. bool
  120. config ARCH_HAS_CPUFREQ
  121. bool
  122. help
  123. Internal node to signify that the ARCH has CPUFREQ support
  124. and that the relevant menu configurations are displayed for
  125. it.
  126. config ARCH_HAS_CPU_IDLE_WAIT
  127. def_bool y
  128. config GENERIC_HWEIGHT
  129. bool
  130. default y
  131. config GENERIC_CALIBRATE_DELAY
  132. bool
  133. default y
  134. config ARCH_MAY_HAVE_PC_FDC
  135. bool
  136. config ZONE_DMA
  137. bool
  138. config NEED_DMA_MAP_STATE
  139. def_bool y
  140. config GENERIC_ISA_DMA
  141. bool
  142. config FIQ
  143. bool
  144. config ARCH_MTD_XIP
  145. bool
  146. config VECTORS_BASE
  147. hex
  148. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  149. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  150. default 0x00000000
  151. help
  152. The base address of exception vectors.
  153. config ARM_PATCH_PHYS_VIRT
  154. bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
  155. depends on EXPERIMENTAL
  156. depends on !XIP_KERNEL && MMU
  157. depends on !ARCH_REALVIEW || !SPARSEMEM
  158. help
  159. Patch phys-to-virt translation functions at runtime according to
  160. the position of the kernel in system memory.
  161. This can only be used with non-XIP with MMU kernels where
  162. the base of physical memory is at a 16MB boundary.
  163. config ARM_PATCH_PHYS_VIRT_16BIT
  164. def_bool y
  165. depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
  166. source "init/Kconfig"
  167. source "kernel/Kconfig.freezer"
  168. menu "System Type"
  169. config MMU
  170. bool "MMU-based Paged Memory Management Support"
  171. default y
  172. help
  173. Select if you want MMU-based virtualised addressing space
  174. support by paged memory management. If unsure, say 'Y'.
  175. #
  176. # The "ARM system type" choice list is ordered alphabetically by option
  177. # text. Please add new entries in the option alphabetic order.
  178. #
  179. choice
  180. prompt "ARM system type"
  181. default ARCH_VERSATILE
  182. config ARCH_INTEGRATOR
  183. bool "ARM Ltd. Integrator family"
  184. select ARM_AMBA
  185. select ARCH_HAS_CPUFREQ
  186. select CLKDEV_LOOKUP
  187. select ICST
  188. select GENERIC_CLOCKEVENTS
  189. select PLAT_VERSATILE
  190. select PLAT_VERSATILE_FPGA_IRQ
  191. help
  192. Support for ARM's Integrator platform.
  193. config ARCH_REALVIEW
  194. bool "ARM Ltd. RealView family"
  195. select ARM_AMBA
  196. select CLKDEV_LOOKUP
  197. select ICST
  198. select GENERIC_CLOCKEVENTS
  199. select ARCH_WANT_OPTIONAL_GPIOLIB
  200. select PLAT_VERSATILE
  201. select PLAT_VERSATILE_CLCD
  202. select ARM_TIMER_SP804
  203. select GPIO_PL061 if GPIOLIB
  204. help
  205. This enables support for ARM Ltd RealView boards.
  206. config ARCH_VERSATILE
  207. bool "ARM Ltd. Versatile family"
  208. select ARM_AMBA
  209. select ARM_VIC
  210. select CLKDEV_LOOKUP
  211. select ICST
  212. select GENERIC_CLOCKEVENTS
  213. select ARCH_WANT_OPTIONAL_GPIOLIB
  214. select PLAT_VERSATILE
  215. select PLAT_VERSATILE_CLCD
  216. select PLAT_VERSATILE_FPGA_IRQ
  217. select ARM_TIMER_SP804
  218. help
  219. This enables support for ARM Ltd Versatile board.
  220. config ARCH_VEXPRESS
  221. bool "ARM Ltd. Versatile Express family"
  222. select ARCH_WANT_OPTIONAL_GPIOLIB
  223. select ARM_AMBA
  224. select ARM_TIMER_SP804
  225. select CLKDEV_LOOKUP
  226. select GENERIC_CLOCKEVENTS
  227. select HAVE_CLK
  228. select HAVE_PATA_PLATFORM
  229. select ICST
  230. select PLAT_VERSATILE
  231. select PLAT_VERSATILE_CLCD
  232. help
  233. This enables support for the ARM Ltd Versatile Express boards.
  234. config ARCH_AT91
  235. bool "Atmel AT91"
  236. select ARCH_REQUIRE_GPIOLIB
  237. select HAVE_CLK
  238. help
  239. This enables support for systems based on the Atmel AT91RM9200,
  240. AT91SAM9 and AT91CAP9 processors.
  241. config ARCH_BCMRING
  242. bool "Broadcom BCMRING"
  243. depends on MMU
  244. select CPU_V6
  245. select ARM_AMBA
  246. select CLKDEV_LOOKUP
  247. select GENERIC_CLOCKEVENTS
  248. select ARCH_WANT_OPTIONAL_GPIOLIB
  249. help
  250. Support for Broadcom's BCMRing platform.
  251. config ARCH_CLPS711X
  252. bool "Cirrus Logic CLPS711x/EP721x-based"
  253. select CPU_ARM720T
  254. select ARCH_USES_GETTIMEOFFSET
  255. help
  256. Support for Cirrus Logic 711x/721x based boards.
  257. config ARCH_CNS3XXX
  258. bool "Cavium Networks CNS3XXX family"
  259. select CPU_V6
  260. select GENERIC_CLOCKEVENTS
  261. select ARM_GIC
  262. select MIGHT_HAVE_PCI
  263. select PCI_DOMAINS if PCI
  264. help
  265. Support for Cavium Networks CNS3XXX platform.
  266. config ARCH_GEMINI
  267. bool "Cortina Systems Gemini"
  268. select CPU_FA526
  269. select ARCH_REQUIRE_GPIOLIB
  270. select ARCH_USES_GETTIMEOFFSET
  271. help
  272. Support for the Cortina Systems Gemini family SoCs
  273. config ARCH_EBSA110
  274. bool "EBSA-110"
  275. select CPU_SA110
  276. select ISA
  277. select NO_IOPORT
  278. select ARCH_USES_GETTIMEOFFSET
  279. help
  280. This is an evaluation board for the StrongARM processor available
  281. from Digital. It has limited hardware on-board, including an
  282. Ethernet interface, two PCMCIA sockets, two serial ports and a
  283. parallel port.
  284. config ARCH_EP93XX
  285. bool "EP93xx-based"
  286. select CPU_ARM920T
  287. select ARM_AMBA
  288. select ARM_VIC
  289. select CLKDEV_LOOKUP
  290. select ARCH_REQUIRE_GPIOLIB
  291. select ARCH_HAS_HOLES_MEMORYMODEL
  292. select ARCH_USES_GETTIMEOFFSET
  293. help
  294. This enables support for the Cirrus EP93xx series of CPUs.
  295. config ARCH_FOOTBRIDGE
  296. bool "FootBridge"
  297. select CPU_SA110
  298. select FOOTBRIDGE
  299. select GENERIC_CLOCKEVENTS
  300. help
  301. Support for systems based on the DC21285 companion chip
  302. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  303. config ARCH_MXC
  304. bool "Freescale MXC/iMX-based"
  305. select GENERIC_CLOCKEVENTS
  306. select ARCH_REQUIRE_GPIOLIB
  307. select CLKDEV_LOOKUP
  308. select HAVE_SCHED_CLOCK
  309. help
  310. Support for Freescale MXC/iMX-based family of processors
  311. config ARCH_MXS
  312. bool "Freescale MXS-based"
  313. select GENERIC_CLOCKEVENTS
  314. select ARCH_REQUIRE_GPIOLIB
  315. select CLKDEV_LOOKUP
  316. help
  317. Support for Freescale MXS-based family of processors
  318. config ARCH_STMP3XXX
  319. bool "Freescale STMP3xxx"
  320. select CPU_ARM926T
  321. select CLKDEV_LOOKUP
  322. select ARCH_REQUIRE_GPIOLIB
  323. select GENERIC_CLOCKEVENTS
  324. select USB_ARCH_HAS_EHCI
  325. help
  326. Support for systems based on the Freescale 3xxx CPUs.
  327. config ARCH_NETX
  328. bool "Hilscher NetX based"
  329. select CPU_ARM926T
  330. select ARM_VIC
  331. select GENERIC_CLOCKEVENTS
  332. help
  333. This enables support for systems based on the Hilscher NetX Soc
  334. config ARCH_H720X
  335. bool "Hynix HMS720x-based"
  336. select CPU_ARM720T
  337. select ISA_DMA_API
  338. select ARCH_USES_GETTIMEOFFSET
  339. help
  340. This enables support for systems based on the Hynix HMS720x
  341. config ARCH_IOP13XX
  342. bool "IOP13xx-based"
  343. depends on MMU
  344. select CPU_XSC3
  345. select PLAT_IOP
  346. select PCI
  347. select ARCH_SUPPORTS_MSI
  348. select VMSPLIT_1G
  349. help
  350. Support for Intel's IOP13XX (XScale) family of processors.
  351. config ARCH_IOP32X
  352. bool "IOP32x-based"
  353. depends on MMU
  354. select CPU_XSCALE
  355. select PLAT_IOP
  356. select PCI
  357. select ARCH_REQUIRE_GPIOLIB
  358. help
  359. Support for Intel's 80219 and IOP32X (XScale) family of
  360. processors.
  361. config ARCH_IOP33X
  362. bool "IOP33x-based"
  363. depends on MMU
  364. select CPU_XSCALE
  365. select PLAT_IOP
  366. select PCI
  367. select ARCH_REQUIRE_GPIOLIB
  368. help
  369. Support for Intel's IOP33X (XScale) family of processors.
  370. config ARCH_IXP23XX
  371. bool "IXP23XX-based"
  372. depends on MMU
  373. select CPU_XSC3
  374. select PCI
  375. select ARCH_USES_GETTIMEOFFSET
  376. help
  377. Support for Intel's IXP23xx (XScale) family of processors.
  378. config ARCH_IXP2000
  379. bool "IXP2400/2800-based"
  380. depends on MMU
  381. select CPU_XSCALE
  382. select PCI
  383. select ARCH_USES_GETTIMEOFFSET
  384. help
  385. Support for Intel's IXP2400/2800 (XScale) family of processors.
  386. config ARCH_IXP4XX
  387. bool "IXP4xx-based"
  388. depends on MMU
  389. select CPU_XSCALE
  390. select GENERIC_GPIO
  391. select GENERIC_CLOCKEVENTS
  392. select HAVE_SCHED_CLOCK
  393. select MIGHT_HAVE_PCI
  394. select DMABOUNCE if PCI
  395. help
  396. Support for Intel's IXP4XX (XScale) family of processors.
  397. config ARCH_DOVE
  398. bool "Marvell Dove"
  399. select CPU_V6K
  400. select PCI
  401. select ARCH_REQUIRE_GPIOLIB
  402. select GENERIC_CLOCKEVENTS
  403. select PLAT_ORION
  404. help
  405. Support for the Marvell Dove SoC 88AP510
  406. config ARCH_KIRKWOOD
  407. bool "Marvell Kirkwood"
  408. select CPU_FEROCEON
  409. select PCI
  410. select ARCH_REQUIRE_GPIOLIB
  411. select GENERIC_CLOCKEVENTS
  412. select PLAT_ORION
  413. help
  414. Support for the following Marvell Kirkwood series SoCs:
  415. 88F6180, 88F6192 and 88F6281.
  416. config ARCH_LOKI
  417. bool "Marvell Loki (88RC8480)"
  418. select CPU_FEROCEON
  419. select GENERIC_CLOCKEVENTS
  420. select PLAT_ORION
  421. help
  422. Support for the Marvell Loki (88RC8480) SoC.
  423. config ARCH_LPC32XX
  424. bool "NXP LPC32XX"
  425. select CPU_ARM926T
  426. select ARCH_REQUIRE_GPIOLIB
  427. select HAVE_IDE
  428. select ARM_AMBA
  429. select USB_ARCH_HAS_OHCI
  430. select CLKDEV_LOOKUP
  431. select GENERIC_TIME
  432. select GENERIC_CLOCKEVENTS
  433. help
  434. Support for the NXP LPC32XX family of processors
  435. config ARCH_MV78XX0
  436. bool "Marvell MV78xx0"
  437. select CPU_FEROCEON
  438. select PCI
  439. select ARCH_REQUIRE_GPIOLIB
  440. select GENERIC_CLOCKEVENTS
  441. select PLAT_ORION
  442. help
  443. Support for the following Marvell MV78xx0 series SoCs:
  444. MV781x0, MV782x0.
  445. config ARCH_ORION5X
  446. bool "Marvell Orion"
  447. depends on MMU
  448. select CPU_FEROCEON
  449. select PCI
  450. select ARCH_REQUIRE_GPIOLIB
  451. select GENERIC_CLOCKEVENTS
  452. select PLAT_ORION
  453. help
  454. Support for the following Marvell Orion 5x series SoCs:
  455. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  456. Orion-2 (5281), Orion-1-90 (6183).
  457. config ARCH_MMP
  458. bool "Marvell PXA168/910/MMP2"
  459. depends on MMU
  460. select ARCH_REQUIRE_GPIOLIB
  461. select CLKDEV_LOOKUP
  462. select GENERIC_CLOCKEVENTS
  463. select HAVE_SCHED_CLOCK
  464. select TICK_ONESHOT
  465. select PLAT_PXA
  466. select SPARSE_IRQ
  467. help
  468. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  469. config ARCH_KS8695
  470. bool "Micrel/Kendin KS8695"
  471. select CPU_ARM922T
  472. select ARCH_REQUIRE_GPIOLIB
  473. select ARCH_USES_GETTIMEOFFSET
  474. help
  475. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  476. System-on-Chip devices.
  477. config ARCH_W90X900
  478. bool "Nuvoton W90X900 CPU"
  479. select CPU_ARM926T
  480. select ARCH_REQUIRE_GPIOLIB
  481. select CLKDEV_LOOKUP
  482. select GENERIC_CLOCKEVENTS
  483. help
  484. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  485. At present, the w90x900 has been renamed nuc900, regarding
  486. the ARM series product line, you can login the following
  487. link address to know more.
  488. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  489. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  490. config ARCH_NUC93X
  491. bool "Nuvoton NUC93X CPU"
  492. select CPU_ARM926T
  493. select CLKDEV_LOOKUP
  494. help
  495. Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
  496. low-power and high performance MPEG-4/JPEG multimedia controller chip.
  497. config ARCH_TEGRA
  498. bool "NVIDIA Tegra"
  499. select CLKDEV_LOOKUP
  500. select GENERIC_TIME
  501. select GENERIC_CLOCKEVENTS
  502. select GENERIC_GPIO
  503. select HAVE_CLK
  504. select HAVE_SCHED_CLOCK
  505. select ARCH_HAS_BARRIERS if CACHE_L2X0
  506. select ARCH_HAS_CPUFREQ
  507. help
  508. This enables support for NVIDIA Tegra based systems (Tegra APX,
  509. Tegra 6xx and Tegra 2 series).
  510. config ARCH_PNX4008
  511. bool "Philips Nexperia PNX4008 Mobile"
  512. select CPU_ARM926T
  513. select CLKDEV_LOOKUP
  514. select ARCH_USES_GETTIMEOFFSET
  515. help
  516. This enables support for Philips PNX4008 mobile platform.
  517. config ARCH_PXA
  518. bool "PXA2xx/PXA3xx-based"
  519. depends on MMU
  520. select ARCH_MTD_XIP
  521. select ARCH_HAS_CPUFREQ
  522. select CLKDEV_LOOKUP
  523. select ARCH_REQUIRE_GPIOLIB
  524. select GENERIC_CLOCKEVENTS
  525. select HAVE_SCHED_CLOCK
  526. select TICK_ONESHOT
  527. select PLAT_PXA
  528. select SPARSE_IRQ
  529. help
  530. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  531. config ARCH_MSM
  532. bool "Qualcomm MSM"
  533. select HAVE_CLK
  534. select GENERIC_CLOCKEVENTS
  535. select ARCH_REQUIRE_GPIOLIB
  536. select CLKDEV_LOOKUP
  537. help
  538. Support for Qualcomm MSM/QSD based systems. This runs on the
  539. apps processor of the MSM/QSD and depends on a shared memory
  540. interface to the modem processor which runs the baseband
  541. stack and controls some vital subsystems
  542. (clock and power control, etc).
  543. config ARCH_SHMOBILE
  544. bool "Renesas SH-Mobile / R-Mobile"
  545. select HAVE_CLK
  546. select CLKDEV_LOOKUP
  547. select GENERIC_CLOCKEVENTS
  548. select NO_IOPORT
  549. select SPARSE_IRQ
  550. select MULTI_IRQ_HANDLER
  551. help
  552. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  553. config ARCH_RPC
  554. bool "RiscPC"
  555. select ARCH_ACORN
  556. select FIQ
  557. select TIMER_ACORN
  558. select ARCH_MAY_HAVE_PC_FDC
  559. select HAVE_PATA_PLATFORM
  560. select ISA_DMA_API
  561. select NO_IOPORT
  562. select ARCH_SPARSEMEM_ENABLE
  563. select ARCH_USES_GETTIMEOFFSET
  564. help
  565. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  566. CD-ROM interface, serial and parallel port, and the floppy drive.
  567. config ARCH_SA1100
  568. bool "SA1100-based"
  569. select CPU_SA1100
  570. select ISA
  571. select ARCH_SPARSEMEM_ENABLE
  572. select ARCH_MTD_XIP
  573. select ARCH_HAS_CPUFREQ
  574. select CPU_FREQ
  575. select GENERIC_CLOCKEVENTS
  576. select HAVE_CLK
  577. select HAVE_SCHED_CLOCK
  578. select TICK_ONESHOT
  579. select ARCH_REQUIRE_GPIOLIB
  580. help
  581. Support for StrongARM 11x0 based boards.
  582. config ARCH_S3C2410
  583. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  584. select GENERIC_GPIO
  585. select ARCH_HAS_CPUFREQ
  586. select HAVE_CLK
  587. select ARCH_USES_GETTIMEOFFSET
  588. select HAVE_S3C2410_I2C if I2C
  589. help
  590. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  591. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  592. the Samsung SMDK2410 development board (and derivatives).
  593. Note, the S3C2416 and the S3C2450 are so close that they even share
  594. the same SoC ID code. This means that there is no separate machine
  595. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  596. config ARCH_S3C64XX
  597. bool "Samsung S3C64XX"
  598. select PLAT_SAMSUNG
  599. select CPU_V6
  600. select ARM_VIC
  601. select HAVE_CLK
  602. select NO_IOPORT
  603. select ARCH_USES_GETTIMEOFFSET
  604. select ARCH_HAS_CPUFREQ
  605. select ARCH_REQUIRE_GPIOLIB
  606. select SAMSUNG_CLKSRC
  607. select SAMSUNG_IRQ_VIC_TIMER
  608. select SAMSUNG_IRQ_UART
  609. select S3C_GPIO_TRACK
  610. select S3C_GPIO_PULL_UPDOWN
  611. select S3C_GPIO_CFG_S3C24XX
  612. select S3C_GPIO_CFG_S3C64XX
  613. select S3C_DEV_NAND
  614. select USB_ARCH_HAS_OHCI
  615. select SAMSUNG_GPIOLIB_4BIT
  616. select HAVE_S3C2410_I2C if I2C
  617. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  618. help
  619. Samsung S3C64XX series based systems
  620. config ARCH_S5P64X0
  621. bool "Samsung S5P6440 S5P6450"
  622. select CPU_V6
  623. select GENERIC_GPIO
  624. select HAVE_CLK
  625. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  626. select GENERIC_CLOCKEVENTS
  627. select HAVE_SCHED_CLOCK
  628. select HAVE_S3C2410_I2C if I2C
  629. select HAVE_S3C_RTC if RTC_CLASS
  630. help
  631. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  632. SMDK6450.
  633. config ARCH_S5P6442
  634. bool "Samsung S5P6442"
  635. select CPU_V6
  636. select GENERIC_GPIO
  637. select HAVE_CLK
  638. select ARCH_USES_GETTIMEOFFSET
  639. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  640. help
  641. Samsung S5P6442 CPU based systems
  642. config ARCH_S5PC100
  643. bool "Samsung S5PC100"
  644. select GENERIC_GPIO
  645. select HAVE_CLK
  646. select CPU_V7
  647. select ARM_L1_CACHE_SHIFT_6
  648. select ARCH_USES_GETTIMEOFFSET
  649. select HAVE_S3C2410_I2C if I2C
  650. select HAVE_S3C_RTC if RTC_CLASS
  651. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  652. help
  653. Samsung S5PC100 series based systems
  654. config ARCH_S5PV210
  655. bool "Samsung S5PV210/S5PC110"
  656. select CPU_V7
  657. select ARCH_SPARSEMEM_ENABLE
  658. select GENERIC_GPIO
  659. select HAVE_CLK
  660. select ARM_L1_CACHE_SHIFT_6
  661. select ARCH_HAS_CPUFREQ
  662. select GENERIC_CLOCKEVENTS
  663. select HAVE_SCHED_CLOCK
  664. select HAVE_S3C2410_I2C if I2C
  665. select HAVE_S3C_RTC if RTC_CLASS
  666. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  667. help
  668. Samsung S5PV210/S5PC110 series based systems
  669. config ARCH_EXYNOS4
  670. bool "Samsung EXYNOS4"
  671. select CPU_V7
  672. select ARCH_SPARSEMEM_ENABLE
  673. select GENERIC_GPIO
  674. select HAVE_CLK
  675. select ARCH_HAS_CPUFREQ
  676. select GENERIC_CLOCKEVENTS
  677. select HAVE_S3C_RTC if RTC_CLASS
  678. select HAVE_S3C2410_I2C if I2C
  679. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  680. help
  681. Samsung EXYNOS4 series based systems
  682. config ARCH_SHARK
  683. bool "Shark"
  684. select CPU_SA110
  685. select ISA
  686. select ISA_DMA
  687. select ZONE_DMA
  688. select PCI
  689. select ARCH_USES_GETTIMEOFFSET
  690. help
  691. Support for the StrongARM based Digital DNARD machine, also known
  692. as "Shark" (<http://www.shark-linux.de/shark.html>).
  693. config ARCH_TCC_926
  694. bool "Telechips TCC ARM926-based systems"
  695. select CPU_ARM926T
  696. select HAVE_CLK
  697. select CLKDEV_LOOKUP
  698. select GENERIC_CLOCKEVENTS
  699. help
  700. Support for Telechips TCC ARM926-based systems.
  701. config ARCH_U300
  702. bool "ST-Ericsson U300 Series"
  703. depends on MMU
  704. select CPU_ARM926T
  705. select HAVE_SCHED_CLOCK
  706. select HAVE_TCM
  707. select ARM_AMBA
  708. select ARM_VIC
  709. select GENERIC_CLOCKEVENTS
  710. select CLKDEV_LOOKUP
  711. select GENERIC_GPIO
  712. help
  713. Support for ST-Ericsson U300 series mobile platforms.
  714. config ARCH_U8500
  715. bool "ST-Ericsson U8500 Series"
  716. select CPU_V7
  717. select ARM_AMBA
  718. select GENERIC_CLOCKEVENTS
  719. select CLKDEV_LOOKUP
  720. select ARCH_REQUIRE_GPIOLIB
  721. select ARCH_HAS_CPUFREQ
  722. help
  723. Support for ST-Ericsson's Ux500 architecture
  724. config ARCH_NOMADIK
  725. bool "STMicroelectronics Nomadik"
  726. select ARM_AMBA
  727. select ARM_VIC
  728. select CPU_ARM926T
  729. select CLKDEV_LOOKUP
  730. select GENERIC_CLOCKEVENTS
  731. select ARCH_REQUIRE_GPIOLIB
  732. help
  733. Support for the Nomadik platform by ST-Ericsson
  734. config ARCH_DAVINCI
  735. bool "TI DaVinci"
  736. select GENERIC_CLOCKEVENTS
  737. select ARCH_REQUIRE_GPIOLIB
  738. select ZONE_DMA
  739. select HAVE_IDE
  740. select CLKDEV_LOOKUP
  741. select GENERIC_ALLOCATOR
  742. select ARCH_HAS_HOLES_MEMORYMODEL
  743. help
  744. Support for TI's DaVinci platform.
  745. config ARCH_OMAP
  746. bool "TI OMAP"
  747. select HAVE_CLK
  748. select ARCH_REQUIRE_GPIOLIB
  749. select ARCH_HAS_CPUFREQ
  750. select GENERIC_CLOCKEVENTS
  751. select HAVE_SCHED_CLOCK
  752. select ARCH_HAS_HOLES_MEMORYMODEL
  753. help
  754. Support for TI's OMAP platform (OMAP1/2/3/4).
  755. config PLAT_SPEAR
  756. bool "ST SPEAr"
  757. select ARM_AMBA
  758. select ARCH_REQUIRE_GPIOLIB
  759. select CLKDEV_LOOKUP
  760. select GENERIC_CLOCKEVENTS
  761. select HAVE_CLK
  762. help
  763. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  764. config ARCH_VT8500
  765. bool "VIA/WonderMedia 85xx"
  766. select CPU_ARM926T
  767. select GENERIC_GPIO
  768. select ARCH_HAS_CPUFREQ
  769. select GENERIC_CLOCKEVENTS
  770. select ARCH_REQUIRE_GPIOLIB
  771. select HAVE_PWM
  772. help
  773. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  774. endchoice
  775. #
  776. # This is sorted alphabetically by mach-* pathname. However, plat-*
  777. # Kconfigs may be included either alphabetically (according to the
  778. # plat- suffix) or along side the corresponding mach-* source.
  779. #
  780. source "arch/arm/mach-at91/Kconfig"
  781. source "arch/arm/mach-bcmring/Kconfig"
  782. source "arch/arm/mach-clps711x/Kconfig"
  783. source "arch/arm/mach-cns3xxx/Kconfig"
  784. source "arch/arm/mach-davinci/Kconfig"
  785. source "arch/arm/mach-dove/Kconfig"
  786. source "arch/arm/mach-ep93xx/Kconfig"
  787. source "arch/arm/mach-footbridge/Kconfig"
  788. source "arch/arm/mach-gemini/Kconfig"
  789. source "arch/arm/mach-h720x/Kconfig"
  790. source "arch/arm/mach-integrator/Kconfig"
  791. source "arch/arm/mach-iop32x/Kconfig"
  792. source "arch/arm/mach-iop33x/Kconfig"
  793. source "arch/arm/mach-iop13xx/Kconfig"
  794. source "arch/arm/mach-ixp4xx/Kconfig"
  795. source "arch/arm/mach-ixp2000/Kconfig"
  796. source "arch/arm/mach-ixp23xx/Kconfig"
  797. source "arch/arm/mach-kirkwood/Kconfig"
  798. source "arch/arm/mach-ks8695/Kconfig"
  799. source "arch/arm/mach-loki/Kconfig"
  800. source "arch/arm/mach-lpc32xx/Kconfig"
  801. source "arch/arm/mach-msm/Kconfig"
  802. source "arch/arm/mach-mv78xx0/Kconfig"
  803. source "arch/arm/plat-mxc/Kconfig"
  804. source "arch/arm/mach-mxs/Kconfig"
  805. source "arch/arm/mach-netx/Kconfig"
  806. source "arch/arm/mach-nomadik/Kconfig"
  807. source "arch/arm/plat-nomadik/Kconfig"
  808. source "arch/arm/mach-nuc93x/Kconfig"
  809. source "arch/arm/plat-omap/Kconfig"
  810. source "arch/arm/mach-omap1/Kconfig"
  811. source "arch/arm/mach-omap2/Kconfig"
  812. source "arch/arm/mach-orion5x/Kconfig"
  813. source "arch/arm/mach-pxa/Kconfig"
  814. source "arch/arm/plat-pxa/Kconfig"
  815. source "arch/arm/mach-mmp/Kconfig"
  816. source "arch/arm/mach-realview/Kconfig"
  817. source "arch/arm/mach-sa1100/Kconfig"
  818. source "arch/arm/plat-samsung/Kconfig"
  819. source "arch/arm/plat-s3c24xx/Kconfig"
  820. source "arch/arm/plat-s5p/Kconfig"
  821. source "arch/arm/plat-spear/Kconfig"
  822. source "arch/arm/plat-tcc/Kconfig"
  823. if ARCH_S3C2410
  824. source "arch/arm/mach-s3c2400/Kconfig"
  825. source "arch/arm/mach-s3c2410/Kconfig"
  826. source "arch/arm/mach-s3c2412/Kconfig"
  827. source "arch/arm/mach-s3c2416/Kconfig"
  828. source "arch/arm/mach-s3c2440/Kconfig"
  829. source "arch/arm/mach-s3c2443/Kconfig"
  830. endif
  831. if ARCH_S3C64XX
  832. source "arch/arm/mach-s3c64xx/Kconfig"
  833. endif
  834. source "arch/arm/mach-s5p64x0/Kconfig"
  835. source "arch/arm/mach-s5p6442/Kconfig"
  836. source "arch/arm/mach-s5pc100/Kconfig"
  837. source "arch/arm/mach-s5pv210/Kconfig"
  838. source "arch/arm/mach-exynos4/Kconfig"
  839. source "arch/arm/mach-shmobile/Kconfig"
  840. source "arch/arm/plat-stmp3xxx/Kconfig"
  841. source "arch/arm/mach-tegra/Kconfig"
  842. source "arch/arm/mach-u300/Kconfig"
  843. source "arch/arm/mach-ux500/Kconfig"
  844. source "arch/arm/mach-versatile/Kconfig"
  845. source "arch/arm/mach-vexpress/Kconfig"
  846. source "arch/arm/plat-versatile/Kconfig"
  847. source "arch/arm/mach-vt8500/Kconfig"
  848. source "arch/arm/mach-w90x900/Kconfig"
  849. # Definitions to make life easier
  850. config ARCH_ACORN
  851. bool
  852. config PLAT_IOP
  853. bool
  854. select GENERIC_CLOCKEVENTS
  855. select HAVE_SCHED_CLOCK
  856. config PLAT_ORION
  857. bool
  858. select HAVE_SCHED_CLOCK
  859. config PLAT_PXA
  860. bool
  861. config PLAT_VERSATILE
  862. bool
  863. config ARM_TIMER_SP804
  864. bool
  865. source arch/arm/mm/Kconfig
  866. config IWMMXT
  867. bool "Enable iWMMXt support"
  868. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  869. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  870. help
  871. Enable support for iWMMXt context switching at run time if
  872. running on a CPU that supports it.
  873. # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
  874. config XSCALE_PMU
  875. bool
  876. depends on CPU_XSCALE && !XSCALE_PMU_TIMER
  877. default y
  878. config CPU_HAS_PMU
  879. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  880. (!ARCH_OMAP3 || OMAP3_EMU)
  881. default y
  882. bool
  883. config MULTI_IRQ_HANDLER
  884. bool
  885. help
  886. Allow each machine to specify it's own IRQ handler at run time.
  887. if !MMU
  888. source "arch/arm/Kconfig-nommu"
  889. endif
  890. config ARM_ERRATA_411920
  891. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  892. depends on CPU_V6 || CPU_V6K
  893. help
  894. Invalidation of the Instruction Cache operation can
  895. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  896. It does not affect the MPCore. This option enables the ARM Ltd.
  897. recommended workaround.
  898. config ARM_ERRATA_430973
  899. bool "ARM errata: Stale prediction on replaced interworking branch"
  900. depends on CPU_V7
  901. help
  902. This option enables the workaround for the 430973 Cortex-A8
  903. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  904. interworking branch is replaced with another code sequence at the
  905. same virtual address, whether due to self-modifying code or virtual
  906. to physical address re-mapping, Cortex-A8 does not recover from the
  907. stale interworking branch prediction. This results in Cortex-A8
  908. executing the new code sequence in the incorrect ARM or Thumb state.
  909. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  910. and also flushes the branch target cache at every context switch.
  911. Note that setting specific bits in the ACTLR register may not be
  912. available in non-secure mode.
  913. config ARM_ERRATA_458693
  914. bool "ARM errata: Processor deadlock when a false hazard is created"
  915. depends on CPU_V7
  916. help
  917. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  918. erratum. For very specific sequences of memory operations, it is
  919. possible for a hazard condition intended for a cache line to instead
  920. be incorrectly associated with a different cache line. This false
  921. hazard might then cause a processor deadlock. The workaround enables
  922. the L1 caching of the NEON accesses and disables the PLD instruction
  923. in the ACTLR register. Note that setting specific bits in the ACTLR
  924. register may not be available in non-secure mode.
  925. config ARM_ERRATA_460075
  926. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  927. depends on CPU_V7
  928. help
  929. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  930. erratum. Any asynchronous access to the L2 cache may encounter a
  931. situation in which recent store transactions to the L2 cache are lost
  932. and overwritten with stale memory contents from external memory. The
  933. workaround disables the write-allocate mode for the L2 cache via the
  934. ACTLR register. Note that setting specific bits in the ACTLR register
  935. may not be available in non-secure mode.
  936. config ARM_ERRATA_742230
  937. bool "ARM errata: DMB operation may be faulty"
  938. depends on CPU_V7 && SMP
  939. help
  940. This option enables the workaround for the 742230 Cortex-A9
  941. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  942. between two write operations may not ensure the correct visibility
  943. ordering of the two writes. This workaround sets a specific bit in
  944. the diagnostic register of the Cortex-A9 which causes the DMB
  945. instruction to behave as a DSB, ensuring the correct behaviour of
  946. the two writes.
  947. config ARM_ERRATA_742231
  948. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  949. depends on CPU_V7 && SMP
  950. help
  951. This option enables the workaround for the 742231 Cortex-A9
  952. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  953. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  954. accessing some data located in the same cache line, may get corrupted
  955. data due to bad handling of the address hazard when the line gets
  956. replaced from one of the CPUs at the same time as another CPU is
  957. accessing it. This workaround sets specific bits in the diagnostic
  958. register of the Cortex-A9 which reduces the linefill issuing
  959. capabilities of the processor.
  960. config PL310_ERRATA_588369
  961. bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
  962. depends on CACHE_L2X0
  963. help
  964. The PL310 L2 cache controller implements three types of Clean &
  965. Invalidate maintenance operations: by Physical Address
  966. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  967. They are architecturally defined to behave as the execution of a
  968. clean operation followed immediately by an invalidate operation,
  969. both performing to the same memory location. This functionality
  970. is not correctly implemented in PL310 as clean lines are not
  971. invalidated as a result of these operations.
  972. config ARM_ERRATA_720789
  973. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  974. depends on CPU_V7 && SMP
  975. help
  976. This option enables the workaround for the 720789 Cortex-A9 (prior to
  977. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  978. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  979. As a consequence of this erratum, some TLB entries which should be
  980. invalidated are not, resulting in an incoherency in the system page
  981. tables. The workaround changes the TLB flushing routines to invalidate
  982. entries regardless of the ASID.
  983. config PL310_ERRATA_727915
  984. bool "Background Clean & Invalidate by Way operation can cause data corruption"
  985. depends on CACHE_L2X0
  986. help
  987. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  988. operation (offset 0x7FC). This operation runs in background so that
  989. PL310 can handle normal accesses while it is in progress. Under very
  990. rare circumstances, due to this erratum, write data can be lost when
  991. PL310 treats a cacheable write transaction during a Clean &
  992. Invalidate by Way operation.
  993. config ARM_ERRATA_743622
  994. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  995. depends on CPU_V7
  996. help
  997. This option enables the workaround for the 743622 Cortex-A9
  998. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  999. optimisation in the Cortex-A9 Store Buffer may lead to data
  1000. corruption. This workaround sets a specific bit in the diagnostic
  1001. register of the Cortex-A9 which disables the Store Buffer
  1002. optimisation, preventing the defect from occurring. This has no
  1003. visible impact on the overall performance or power consumption of the
  1004. processor.
  1005. config ARM_ERRATA_751472
  1006. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1007. depends on CPU_V7 && SMP
  1008. help
  1009. This option enables the workaround for the 751472 Cortex-A9 (prior
  1010. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1011. completion of a following broadcasted operation if the second
  1012. operation is received by a CPU before the ICIALLUIS has completed,
  1013. potentially leading to corrupted entries in the cache or TLB.
  1014. config ARM_ERRATA_753970
  1015. bool "ARM errata: cache sync operation may be faulty"
  1016. depends on CACHE_PL310
  1017. help
  1018. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1019. Under some condition the effect of cache sync operation on
  1020. the store buffer still remains when the operation completes.
  1021. This means that the store buffer is always asked to drain and
  1022. this prevents it from merging any further writes. The workaround
  1023. is to replace the normal offset of cache sync operation (0x730)
  1024. by another offset targeting an unmapped PL310 register 0x740.
  1025. This has the same effect as the cache sync operation: store buffer
  1026. drain and waiting for all buffers empty.
  1027. config ARM_ERRATA_754322
  1028. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1029. depends on CPU_V7
  1030. help
  1031. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1032. r3p*) erratum. A speculative memory access may cause a page table walk
  1033. which starts prior to an ASID switch but completes afterwards. This
  1034. can populate the micro-TLB with a stale entry which may be hit with
  1035. the new ASID. This workaround places two dsb instructions in the mm
  1036. switching code so that no page table walks can cross the ASID switch.
  1037. config ARM_ERRATA_754327
  1038. bool "ARM errata: no automatic Store Buffer drain"
  1039. depends on CPU_V7 && SMP
  1040. help
  1041. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1042. r2p0) erratum. The Store Buffer does not have any automatic draining
  1043. mechanism and therefore a livelock may occur if an external agent
  1044. continuously polls a memory location waiting to observe an update.
  1045. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1046. written polling loops from denying visibility of updates to memory.
  1047. endmenu
  1048. source "arch/arm/common/Kconfig"
  1049. menu "Bus support"
  1050. config ARM_AMBA
  1051. bool
  1052. config ISA
  1053. bool
  1054. help
  1055. Find out whether you have ISA slots on your motherboard. ISA is the
  1056. name of a bus system, i.e. the way the CPU talks to the other stuff
  1057. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1058. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1059. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1060. # Select ISA DMA controller support
  1061. config ISA_DMA
  1062. bool
  1063. select ISA_DMA_API
  1064. # Select ISA DMA interface
  1065. config ISA_DMA_API
  1066. bool
  1067. config PCI
  1068. bool "PCI support" if MIGHT_HAVE_PCI
  1069. help
  1070. Find out whether you have a PCI motherboard. PCI is the name of a
  1071. bus system, i.e. the way the CPU talks to the other stuff inside
  1072. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1073. VESA. If you have PCI, say Y, otherwise N.
  1074. config PCI_DOMAINS
  1075. bool
  1076. depends on PCI
  1077. config PCI_NANOENGINE
  1078. bool "BSE nanoEngine PCI support"
  1079. depends on SA1100_NANOENGINE
  1080. help
  1081. Enable PCI on the BSE nanoEngine board.
  1082. config PCI_SYSCALL
  1083. def_bool PCI
  1084. # Select the host bridge type
  1085. config PCI_HOST_VIA82C505
  1086. bool
  1087. depends on PCI && ARCH_SHARK
  1088. default y
  1089. config PCI_HOST_ITE8152
  1090. bool
  1091. depends on PCI && MACH_ARMCORE
  1092. default y
  1093. select DMABOUNCE
  1094. source "drivers/pci/Kconfig"
  1095. source "drivers/pcmcia/Kconfig"
  1096. endmenu
  1097. menu "Kernel Features"
  1098. source "kernel/time/Kconfig"
  1099. config SMP
  1100. bool "Symmetric Multi-Processing (EXPERIMENTAL)"
  1101. depends on EXPERIMENTAL
  1102. depends on CPU_V6K || CPU_V7
  1103. depends on GENERIC_CLOCKEVENTS
  1104. depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
  1105. MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
  1106. ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
  1107. ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
  1108. select USE_GENERIC_SMP_HELPERS
  1109. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1110. help
  1111. This enables support for systems with more than one CPU. If you have
  1112. a system with only one CPU, like most personal computers, say N. If
  1113. you have a system with more than one CPU, say Y.
  1114. If you say N here, the kernel will run on single and multiprocessor
  1115. machines, but will use only one CPU of a multiprocessor machine. If
  1116. you say Y here, the kernel will run on many, but not all, single
  1117. processor machines. On a single processor machine, the kernel will
  1118. run faster if you say N here.
  1119. See also <file:Documentation/i386/IO-APIC.txt>,
  1120. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1121. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1122. If you don't know what to do here, say N.
  1123. config SMP_ON_UP
  1124. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1125. depends on EXPERIMENTAL
  1126. depends on SMP && !XIP_KERNEL
  1127. default y
  1128. help
  1129. SMP kernels contain instructions which fail on non-SMP processors.
  1130. Enabling this option allows the kernel to modify itself to make
  1131. these instructions safe. Disabling it allows about 1K of space
  1132. savings.
  1133. If you don't know what to do here, say Y.
  1134. config HAVE_ARM_SCU
  1135. bool
  1136. depends on SMP
  1137. help
  1138. This option enables support for the ARM system coherency unit
  1139. config HAVE_ARM_TWD
  1140. bool
  1141. depends on SMP
  1142. select TICK_ONESHOT
  1143. help
  1144. This options enables support for the ARM timer and watchdog unit
  1145. choice
  1146. prompt "Memory split"
  1147. default VMSPLIT_3G
  1148. help
  1149. Select the desired split between kernel and user memory.
  1150. If you are not absolutely sure what you are doing, leave this
  1151. option alone!
  1152. config VMSPLIT_3G
  1153. bool "3G/1G user/kernel split"
  1154. config VMSPLIT_2G
  1155. bool "2G/2G user/kernel split"
  1156. config VMSPLIT_1G
  1157. bool "1G/3G user/kernel split"
  1158. endchoice
  1159. config PAGE_OFFSET
  1160. hex
  1161. default 0x40000000 if VMSPLIT_1G
  1162. default 0x80000000 if VMSPLIT_2G
  1163. default 0xC0000000
  1164. config NR_CPUS
  1165. int "Maximum number of CPUs (2-32)"
  1166. range 2 32
  1167. depends on SMP
  1168. default "4"
  1169. config HOTPLUG_CPU
  1170. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1171. depends on SMP && HOTPLUG && EXPERIMENTAL
  1172. depends on !ARCH_MSM
  1173. help
  1174. Say Y here to experiment with turning CPUs off and on. CPUs
  1175. can be controlled through /sys/devices/system/cpu.
  1176. config LOCAL_TIMERS
  1177. bool "Use local timer interrupts"
  1178. depends on SMP
  1179. default y
  1180. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1181. help
  1182. Enable support for local timers on SMP platforms, rather then the
  1183. legacy IPI broadcast method. Local timers allows the system
  1184. accounting to be spread across the timer interval, preventing a
  1185. "thundering herd" at every timer tick.
  1186. source kernel/Kconfig.preempt
  1187. config HZ
  1188. int
  1189. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1190. ARCH_S5P6442 || ARCH_S5PV210 || ARCH_EXYNOS4
  1191. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1192. default AT91_TIMER_HZ if ARCH_AT91
  1193. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1194. default 100
  1195. config THUMB2_KERNEL
  1196. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1197. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1198. select AEABI
  1199. select ARM_ASM_UNIFIED
  1200. help
  1201. By enabling this option, the kernel will be compiled in
  1202. Thumb-2 mode. A compiler/assembler that understand the unified
  1203. ARM-Thumb syntax is needed.
  1204. If unsure, say N.
  1205. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1206. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1207. depends on THUMB2_KERNEL && MODULES
  1208. default y
  1209. help
  1210. Various binutils versions can resolve Thumb-2 branches to
  1211. locally-defined, preemptible global symbols as short-range "b.n"
  1212. branch instructions.
  1213. This is a problem, because there's no guarantee the final
  1214. destination of the symbol, or any candidate locations for a
  1215. trampoline, are within range of the branch. For this reason, the
  1216. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1217. relocation in modules at all, and it makes little sense to add
  1218. support.
  1219. The symptom is that the kernel fails with an "unsupported
  1220. relocation" error when loading some modules.
  1221. Until fixed tools are available, passing
  1222. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1223. code which hits this problem, at the cost of a bit of extra runtime
  1224. stack usage in some cases.
  1225. The problem is described in more detail at:
  1226. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1227. Only Thumb-2 kernels are affected.
  1228. Unless you are sure your tools don't have this problem, say Y.
  1229. config ARM_ASM_UNIFIED
  1230. bool
  1231. config AEABI
  1232. bool "Use the ARM EABI to compile the kernel"
  1233. help
  1234. This option allows for the kernel to be compiled using the latest
  1235. ARM ABI (aka EABI). This is only useful if you are using a user
  1236. space environment that is also compiled with EABI.
  1237. Since there are major incompatibilities between the legacy ABI and
  1238. EABI, especially with regard to structure member alignment, this
  1239. option also changes the kernel syscall calling convention to
  1240. disambiguate both ABIs and allow for backward compatibility support
  1241. (selected with CONFIG_OABI_COMPAT).
  1242. To use this you need GCC version 4.0.0 or later.
  1243. config OABI_COMPAT
  1244. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1245. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1246. default y
  1247. help
  1248. This option preserves the old syscall interface along with the
  1249. new (ARM EABI) one. It also provides a compatibility layer to
  1250. intercept syscalls that have structure arguments which layout
  1251. in memory differs between the legacy ABI and the new ARM EABI
  1252. (only for non "thumb" binaries). This option adds a tiny
  1253. overhead to all syscalls and produces a slightly larger kernel.
  1254. If you know you'll be using only pure EABI user space then you
  1255. can say N here. If this option is not selected and you attempt
  1256. to execute a legacy ABI binary then the result will be
  1257. UNPREDICTABLE (in fact it can be predicted that it won't work
  1258. at all). If in doubt say Y.
  1259. config ARCH_HAS_HOLES_MEMORYMODEL
  1260. bool
  1261. config ARCH_SPARSEMEM_ENABLE
  1262. bool
  1263. config ARCH_SPARSEMEM_DEFAULT
  1264. def_bool ARCH_SPARSEMEM_ENABLE
  1265. config ARCH_SELECT_MEMORY_MODEL
  1266. def_bool ARCH_SPARSEMEM_ENABLE
  1267. config HIGHMEM
  1268. bool "High Memory Support (EXPERIMENTAL)"
  1269. depends on MMU && EXPERIMENTAL
  1270. help
  1271. The address space of ARM processors is only 4 Gigabytes large
  1272. and it has to accommodate user address space, kernel address
  1273. space as well as some memory mapped IO. That means that, if you
  1274. have a large amount of physical memory and/or IO, not all of the
  1275. memory can be "permanently mapped" by the kernel. The physical
  1276. memory that is not permanently mapped is called "high memory".
  1277. Depending on the selected kernel/user memory split, minimum
  1278. vmalloc space and actual amount of RAM, you may not need this
  1279. option which should result in a slightly faster kernel.
  1280. If unsure, say n.
  1281. config HIGHPTE
  1282. bool "Allocate 2nd-level pagetables from highmem"
  1283. depends on HIGHMEM
  1284. config HW_PERF_EVENTS
  1285. bool "Enable hardware performance counter support for perf events"
  1286. depends on PERF_EVENTS && CPU_HAS_PMU
  1287. default y
  1288. help
  1289. Enable hardware performance counter support for perf events. If
  1290. disabled, perf events will use software events only.
  1291. source "mm/Kconfig"
  1292. config FORCE_MAX_ZONEORDER
  1293. int "Maximum zone order" if ARCH_SHMOBILE
  1294. range 11 64 if ARCH_SHMOBILE
  1295. default "9" if SA1111
  1296. default "11"
  1297. help
  1298. The kernel memory allocator divides physically contiguous memory
  1299. blocks into "zones", where each zone is a power of two number of
  1300. pages. This option selects the largest power of two that the kernel
  1301. keeps in the memory allocator. If you need to allocate very large
  1302. blocks of physically contiguous memory, then you may need to
  1303. increase this value.
  1304. This config option is actually maximum order plus one. For example,
  1305. a value of 11 means that the largest free memory block is 2^10 pages.
  1306. config LEDS
  1307. bool "Timer and CPU usage LEDs"
  1308. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1309. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1310. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1311. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1312. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1313. ARCH_AT91 || ARCH_DAVINCI || \
  1314. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1315. help
  1316. If you say Y here, the LEDs on your machine will be used
  1317. to provide useful information about your current system status.
  1318. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1319. be able to select which LEDs are active using the options below. If
  1320. you are compiling a kernel for the EBSA-110 or the LART however, the
  1321. red LED will simply flash regularly to indicate that the system is
  1322. still functional. It is safe to say Y here if you have a CATS
  1323. system, but the driver will do nothing.
  1324. config LEDS_TIMER
  1325. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1326. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1327. || MACH_OMAP_PERSEUS2
  1328. depends on LEDS
  1329. depends on !GENERIC_CLOCKEVENTS
  1330. default y if ARCH_EBSA110
  1331. help
  1332. If you say Y here, one of the system LEDs (the green one on the
  1333. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1334. will flash regularly to indicate that the system is still
  1335. operational. This is mainly useful to kernel hackers who are
  1336. debugging unstable kernels.
  1337. The LART uses the same LED for both Timer LED and CPU usage LED
  1338. functions. You may choose to use both, but the Timer LED function
  1339. will overrule the CPU usage LED.
  1340. config LEDS_CPU
  1341. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1342. !ARCH_OMAP) \
  1343. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1344. || MACH_OMAP_PERSEUS2
  1345. depends on LEDS
  1346. help
  1347. If you say Y here, the red LED will be used to give a good real
  1348. time indication of CPU usage, by lighting whenever the idle task
  1349. is not currently executing.
  1350. The LART uses the same LED for both Timer LED and CPU usage LED
  1351. functions. You may choose to use both, but the Timer LED function
  1352. will overrule the CPU usage LED.
  1353. config ALIGNMENT_TRAP
  1354. bool
  1355. depends on CPU_CP15_MMU
  1356. default y if !ARCH_EBSA110
  1357. select HAVE_PROC_CPU if PROC_FS
  1358. help
  1359. ARM processors cannot fetch/store information which is not
  1360. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1361. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1362. fetch/store instructions will be emulated in software if you say
  1363. here, which has a severe performance impact. This is necessary for
  1364. correct operation of some network protocols. With an IP-only
  1365. configuration it is safe to say N, otherwise say Y.
  1366. config UACCESS_WITH_MEMCPY
  1367. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1368. depends on MMU && EXPERIMENTAL
  1369. default y if CPU_FEROCEON
  1370. help
  1371. Implement faster copy_to_user and clear_user methods for CPU
  1372. cores where a 8-word STM instruction give significantly higher
  1373. memory write throughput than a sequence of individual 32bit stores.
  1374. A possible side effect is a slight increase in scheduling latency
  1375. between threads sharing the same address space if they invoke
  1376. such copy operations with large buffers.
  1377. However, if the CPU data cache is using a write-allocate mode,
  1378. this option is unlikely to provide any performance gain.
  1379. config SECCOMP
  1380. bool
  1381. prompt "Enable seccomp to safely compute untrusted bytecode"
  1382. ---help---
  1383. This kernel feature is useful for number crunching applications
  1384. that may need to compute untrusted bytecode during their
  1385. execution. By using pipes or other transports made available to
  1386. the process as file descriptors supporting the read/write
  1387. syscalls, it's possible to isolate those applications in
  1388. their own address space using seccomp. Once seccomp is
  1389. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1390. and the task is only allowed to execute a few safe syscalls
  1391. defined by each seccomp mode.
  1392. config CC_STACKPROTECTOR
  1393. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1394. depends on EXPERIMENTAL
  1395. help
  1396. This option turns on the -fstack-protector GCC feature. This
  1397. feature puts, at the beginning of functions, a canary value on
  1398. the stack just before the return address, and validates
  1399. the value just before actually returning. Stack based buffer
  1400. overflows (that need to overwrite this return address) now also
  1401. overwrite the canary, which gets detected and the attack is then
  1402. neutralized via a kernel panic.
  1403. This feature requires gcc version 4.2 or above.
  1404. config DEPRECATED_PARAM_STRUCT
  1405. bool "Provide old way to pass kernel parameters"
  1406. help
  1407. This was deprecated in 2001 and announced to live on for 5 years.
  1408. Some old boot loaders still use this way.
  1409. endmenu
  1410. menu "Boot options"
  1411. # Compressed boot loader in ROM. Yes, we really want to ask about
  1412. # TEXT and BSS so we preserve their values in the config files.
  1413. config ZBOOT_ROM_TEXT
  1414. hex "Compressed ROM boot loader base address"
  1415. default "0"
  1416. help
  1417. The physical address at which the ROM-able zImage is to be
  1418. placed in the target. Platforms which normally make use of
  1419. ROM-able zImage formats normally set this to a suitable
  1420. value in their defconfig file.
  1421. If ZBOOT_ROM is not enabled, this has no effect.
  1422. config ZBOOT_ROM_BSS
  1423. hex "Compressed ROM boot loader BSS address"
  1424. default "0"
  1425. help
  1426. The base address of an area of read/write memory in the target
  1427. for the ROM-able zImage which must be available while the
  1428. decompressor is running. It must be large enough to hold the
  1429. entire decompressed kernel plus an additional 128 KiB.
  1430. Platforms which normally make use of ROM-able zImage formats
  1431. normally set this to a suitable value in their defconfig file.
  1432. If ZBOOT_ROM is not enabled, this has no effect.
  1433. config ZBOOT_ROM
  1434. bool "Compressed boot loader in ROM/flash"
  1435. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1436. help
  1437. Say Y here if you intend to execute your compressed kernel image
  1438. (zImage) directly from ROM or flash. If unsure, say N.
  1439. config ZBOOT_ROM_MMCIF
  1440. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1441. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1442. help
  1443. Say Y here to include experimental MMCIF loading code in the
  1444. ROM-able zImage. With this enabled it is possible to write the
  1445. the ROM-able zImage kernel image to an MMC card and boot the
  1446. kernel straight from the reset vector. At reset the processor
  1447. Mask ROM will load the first part of the the ROM-able zImage
  1448. which in turn loads the rest the kernel image to RAM using the
  1449. MMCIF hardware block.
  1450. config CMDLINE
  1451. string "Default kernel command string"
  1452. default ""
  1453. help
  1454. On some architectures (EBSA110 and CATS), there is currently no way
  1455. for the boot loader to pass arguments to the kernel. For these
  1456. architectures, you should supply some command-line options at build
  1457. time by entering them here. As a minimum, you should specify the
  1458. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1459. config CMDLINE_FORCE
  1460. bool "Always use the default kernel command string"
  1461. depends on CMDLINE != ""
  1462. help
  1463. Always use the default kernel command string, even if the boot
  1464. loader passes other arguments to the kernel.
  1465. This is useful if you cannot or don't want to change the
  1466. command-line options your boot loader passes to the kernel.
  1467. If unsure, say N.
  1468. config XIP_KERNEL
  1469. bool "Kernel Execute-In-Place from ROM"
  1470. depends on !ZBOOT_ROM
  1471. help
  1472. Execute-In-Place allows the kernel to run from non-volatile storage
  1473. directly addressable by the CPU, such as NOR flash. This saves RAM
  1474. space since the text section of the kernel is not loaded from flash
  1475. to RAM. Read-write sections, such as the data section and stack,
  1476. are still copied to RAM. The XIP kernel is not compressed since
  1477. it has to run directly from flash, so it will take more space to
  1478. store it. The flash address used to link the kernel object files,
  1479. and for storing it, is configuration dependent. Therefore, if you
  1480. say Y here, you must know the proper physical address where to
  1481. store the kernel image depending on your own flash memory usage.
  1482. Also note that the make target becomes "make xipImage" rather than
  1483. "make zImage" or "make Image". The final kernel binary to put in
  1484. ROM memory will be arch/arm/boot/xipImage.
  1485. If unsure, say N.
  1486. config XIP_PHYS_ADDR
  1487. hex "XIP Kernel Physical Location"
  1488. depends on XIP_KERNEL
  1489. default "0x00080000"
  1490. help
  1491. This is the physical address in your flash memory the kernel will
  1492. be linked for and stored to. This address is dependent on your
  1493. own flash usage.
  1494. config KEXEC
  1495. bool "Kexec system call (EXPERIMENTAL)"
  1496. depends on EXPERIMENTAL
  1497. help
  1498. kexec is a system call that implements the ability to shutdown your
  1499. current kernel, and to start another kernel. It is like a reboot
  1500. but it is independent of the system firmware. And like a reboot
  1501. you can start any kernel with it, not just Linux.
  1502. It is an ongoing process to be certain the hardware in a machine
  1503. is properly shutdown, so do not be surprised if this code does not
  1504. initially work for you. It may help to enable device hotplugging
  1505. support.
  1506. config ATAGS_PROC
  1507. bool "Export atags in procfs"
  1508. depends on KEXEC
  1509. default y
  1510. help
  1511. Should the atags used to boot the kernel be exported in an "atags"
  1512. file in procfs. Useful with kexec.
  1513. config CRASH_DUMP
  1514. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1515. depends on EXPERIMENTAL
  1516. help
  1517. Generate crash dump after being started by kexec. This should
  1518. be normally only set in special crash dump kernels which are
  1519. loaded in the main kernel with kexec-tools into a specially
  1520. reserved region and then later executed after a crash by
  1521. kdump/kexec. The crash dump kernel must be compiled to a
  1522. memory address not used by the main kernel
  1523. For more details see Documentation/kdump/kdump.txt
  1524. config AUTO_ZRELADDR
  1525. bool "Auto calculation of the decompressed kernel image address"
  1526. depends on !ZBOOT_ROM && !ARCH_U300
  1527. help
  1528. ZRELADDR is the physical address where the decompressed kernel
  1529. image will be placed. If AUTO_ZRELADDR is selected, the address
  1530. will be determined at run-time by masking the current IP with
  1531. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1532. from start of memory.
  1533. endmenu
  1534. menu "CPU Power Management"
  1535. if ARCH_HAS_CPUFREQ
  1536. source "drivers/cpufreq/Kconfig"
  1537. config CPU_FREQ_IMX
  1538. tristate "CPUfreq driver for i.MX CPUs"
  1539. depends on ARCH_MXC && CPU_FREQ
  1540. help
  1541. This enables the CPUfreq driver for i.MX CPUs.
  1542. config CPU_FREQ_SA1100
  1543. bool
  1544. config CPU_FREQ_SA1110
  1545. bool
  1546. config CPU_FREQ_INTEGRATOR
  1547. tristate "CPUfreq driver for ARM Integrator CPUs"
  1548. depends on ARCH_INTEGRATOR && CPU_FREQ
  1549. default y
  1550. help
  1551. This enables the CPUfreq driver for ARM Integrator CPUs.
  1552. For details, take a look at <file:Documentation/cpu-freq>.
  1553. If in doubt, say Y.
  1554. config CPU_FREQ_PXA
  1555. bool
  1556. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1557. default y
  1558. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1559. config CPU_FREQ_S3C64XX
  1560. bool "CPUfreq support for Samsung S3C64XX CPUs"
  1561. depends on CPU_FREQ && CPU_S3C6410
  1562. config CPU_FREQ_S3C
  1563. bool
  1564. help
  1565. Internal configuration node for common cpufreq on Samsung SoC
  1566. config CPU_FREQ_S3C24XX
  1567. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1568. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1569. select CPU_FREQ_S3C
  1570. help
  1571. This enables the CPUfreq driver for the Samsung S3C24XX family
  1572. of CPUs.
  1573. For details, take a look at <file:Documentation/cpu-freq>.
  1574. If in doubt, say N.
  1575. config CPU_FREQ_S3C24XX_PLL
  1576. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1577. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1578. help
  1579. Compile in support for changing the PLL frequency from the
  1580. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1581. after a frequency change, so by default it is not enabled.
  1582. This also means that the PLL tables for the selected CPU(s) will
  1583. be built which may increase the size of the kernel image.
  1584. config CPU_FREQ_S3C24XX_DEBUG
  1585. bool "Debug CPUfreq Samsung driver core"
  1586. depends on CPU_FREQ_S3C24XX
  1587. help
  1588. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1589. config CPU_FREQ_S3C24XX_IODEBUG
  1590. bool "Debug CPUfreq Samsung driver IO timing"
  1591. depends on CPU_FREQ_S3C24XX
  1592. help
  1593. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1594. config CPU_FREQ_S3C24XX_DEBUGFS
  1595. bool "Export debugfs for CPUFreq"
  1596. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1597. help
  1598. Export status information via debugfs.
  1599. endif
  1600. source "drivers/cpuidle/Kconfig"
  1601. endmenu
  1602. menu "Floating point emulation"
  1603. comment "At least one emulation must be selected"
  1604. config FPE_NWFPE
  1605. bool "NWFPE math emulation"
  1606. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1607. ---help---
  1608. Say Y to include the NWFPE floating point emulator in the kernel.
  1609. This is necessary to run most binaries. Linux does not currently
  1610. support floating point hardware so you need to say Y here even if
  1611. your machine has an FPA or floating point co-processor podule.
  1612. You may say N here if you are going to load the Acorn FPEmulator
  1613. early in the bootup.
  1614. config FPE_NWFPE_XP
  1615. bool "Support extended precision"
  1616. depends on FPE_NWFPE
  1617. help
  1618. Say Y to include 80-bit support in the kernel floating-point
  1619. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1620. Note that gcc does not generate 80-bit operations by default,
  1621. so in most cases this option only enlarges the size of the
  1622. floating point emulator without any good reason.
  1623. You almost surely want to say N here.
  1624. config FPE_FASTFPE
  1625. bool "FastFPE math emulation (EXPERIMENTAL)"
  1626. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1627. ---help---
  1628. Say Y here to include the FAST floating point emulator in the kernel.
  1629. This is an experimental much faster emulator which now also has full
  1630. precision for the mantissa. It does not support any exceptions.
  1631. It is very simple, and approximately 3-6 times faster than NWFPE.
  1632. It should be sufficient for most programs. It may be not suitable
  1633. for scientific calculations, but you have to check this for yourself.
  1634. If you do not feel you need a faster FP emulation you should better
  1635. choose NWFPE.
  1636. config VFP
  1637. bool "VFP-format floating point maths"
  1638. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1639. help
  1640. Say Y to include VFP support code in the kernel. This is needed
  1641. if your hardware includes a VFP unit.
  1642. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1643. release notes and additional status information.
  1644. Say N if your target does not have VFP hardware.
  1645. config VFPv3
  1646. bool
  1647. depends on VFP
  1648. default y if CPU_V7
  1649. config NEON
  1650. bool "Advanced SIMD (NEON) Extension support"
  1651. depends on VFPv3 && CPU_V7
  1652. help
  1653. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1654. Extension.
  1655. endmenu
  1656. menu "Userspace binary formats"
  1657. source "fs/Kconfig.binfmt"
  1658. config ARTHUR
  1659. tristate "RISC OS personality"
  1660. depends on !AEABI
  1661. help
  1662. Say Y here to include the kernel code necessary if you want to run
  1663. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1664. experimental; if this sounds frightening, say N and sleep in peace.
  1665. You can also say M here to compile this support as a module (which
  1666. will be called arthur).
  1667. endmenu
  1668. menu "Power management options"
  1669. source "kernel/power/Kconfig"
  1670. config ARCH_SUSPEND_POSSIBLE
  1671. depends on !ARCH_S5P64X0 && !ARCH_S5P6442
  1672. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1673. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1674. def_bool y
  1675. endmenu
  1676. source "net/Kconfig"
  1677. source "drivers/Kconfig"
  1678. source "fs/Kconfig"
  1679. source "arch/arm/Kconfig.debug"
  1680. source "security/Kconfig"
  1681. source "crypto/Kconfig"
  1682. source "lib/Kconfig"