smp.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. /*
  2. * This program is free software; you can redistribute it and/or
  3. * modify it under the terms of the GNU General Public License
  4. * as published by the Free Software Foundation; either version 2
  5. * of the License, or (at your option) any later version.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  15. *
  16. * Copyright (C) 2000, 2001 Kanoj Sarcar
  17. * Copyright (C) 2000, 2001 Ralf Baechle
  18. * Copyright (C) 2000, 2001 Silicon Graphics, Inc.
  19. * Copyright (C) 2000, 2001, 2003 Broadcom Corporation
  20. */
  21. #include <linux/cache.h>
  22. #include <linux/delay.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/smp.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/threads.h>
  28. #include <linux/module.h>
  29. #include <linux/time.h>
  30. #include <linux/timex.h>
  31. #include <linux/sched.h>
  32. #include <linux/cpumask.h>
  33. #include <linux/cpu.h>
  34. #include <linux/err.h>
  35. #include <linux/ftrace.h>
  36. #include <linux/atomic.h>
  37. #include <asm/cpu.h>
  38. #include <asm/processor.h>
  39. #include <asm/r4k-timer.h>
  40. #include <asm/mmu_context.h>
  41. #include <asm/time.h>
  42. #include <asm/setup.h>
  43. #ifdef CONFIG_MIPS_MT_SMTC
  44. #include <asm/mipsmtregs.h>
  45. #endif /* CONFIG_MIPS_MT_SMTC */
  46. volatile cpumask_t cpu_callin_map; /* Bitmask of started secondaries */
  47. int __cpu_number_map[NR_CPUS]; /* Map physical to logical */
  48. EXPORT_SYMBOL(__cpu_number_map);
  49. int __cpu_logical_map[NR_CPUS]; /* Map logical to physical */
  50. EXPORT_SYMBOL(__cpu_logical_map);
  51. /* Number of TCs (or siblings in Intel speak) per CPU core */
  52. int smp_num_siblings = 1;
  53. EXPORT_SYMBOL(smp_num_siblings);
  54. /* representing the TCs (or siblings in Intel speak) of each logical CPU */
  55. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  56. EXPORT_SYMBOL(cpu_sibling_map);
  57. /* representing cpus for which sibling maps can be computed */
  58. static cpumask_t cpu_sibling_setup_map;
  59. static inline void set_cpu_sibling_map(int cpu)
  60. {
  61. int i;
  62. cpu_set(cpu, cpu_sibling_setup_map);
  63. if (smp_num_siblings > 1) {
  64. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  65. if (cpu_data[cpu].core == cpu_data[i].core) {
  66. cpu_set(i, cpu_sibling_map[cpu]);
  67. cpu_set(cpu, cpu_sibling_map[i]);
  68. }
  69. }
  70. } else
  71. cpu_set(cpu, cpu_sibling_map[cpu]);
  72. }
  73. struct plat_smp_ops *mp_ops;
  74. __cpuinit void register_smp_ops(struct plat_smp_ops *ops)
  75. {
  76. if (mp_ops)
  77. printk(KERN_WARNING "Overriding previously set SMP ops\n");
  78. mp_ops = ops;
  79. }
  80. /*
  81. * First C code run on the secondary CPUs after being started up by
  82. * the master.
  83. */
  84. asmlinkage __cpuinit void start_secondary(void)
  85. {
  86. unsigned int cpu;
  87. #ifdef CONFIG_MIPS_MT_SMTC
  88. /* Only do cpu_probe for first TC of CPU */
  89. if ((read_c0_tcbind() & TCBIND_CURTC) == 0)
  90. #endif /* CONFIG_MIPS_MT_SMTC */
  91. cpu_probe();
  92. cpu_report();
  93. per_cpu_trap_init();
  94. mips_clockevent_init();
  95. mp_ops->init_secondary();
  96. /*
  97. * XXX parity protection should be folded in here when it's converted
  98. * to an option instead of something based on .cputype
  99. */
  100. calibrate_delay();
  101. preempt_disable();
  102. cpu = smp_processor_id();
  103. cpu_data[cpu].udelay_val = loops_per_jiffy;
  104. notify_cpu_starting(cpu);
  105. mp_ops->smp_finish();
  106. set_cpu_sibling_map(cpu);
  107. cpu_set(cpu, cpu_callin_map);
  108. synchronise_count_slave();
  109. cpu_idle();
  110. }
  111. /*
  112. * Call into both interrupt handlers, as we share the IPI for them
  113. */
  114. void __irq_entry smp_call_function_interrupt(void)
  115. {
  116. irq_enter();
  117. generic_smp_call_function_single_interrupt();
  118. generic_smp_call_function_interrupt();
  119. irq_exit();
  120. }
  121. static void stop_this_cpu(void *dummy)
  122. {
  123. /*
  124. * Remove this CPU:
  125. */
  126. set_cpu_online(smp_processor_id(), false);
  127. for (;;) {
  128. if (cpu_wait)
  129. (*cpu_wait)(); /* Wait if available. */
  130. }
  131. }
  132. void smp_send_stop(void)
  133. {
  134. smp_call_function(stop_this_cpu, NULL, 0);
  135. }
  136. void __init smp_cpus_done(unsigned int max_cpus)
  137. {
  138. mp_ops->cpus_done();
  139. synchronise_count_master();
  140. }
  141. /* called from main before smp_init() */
  142. void __init smp_prepare_cpus(unsigned int max_cpus)
  143. {
  144. init_new_context(current, &init_mm);
  145. current_thread_info()->cpu = 0;
  146. mp_ops->prepare_cpus(max_cpus);
  147. set_cpu_sibling_map(0);
  148. #ifndef CONFIG_HOTPLUG_CPU
  149. init_cpu_present(cpu_possible_mask);
  150. #endif
  151. }
  152. /* preload SMP state for boot cpu */
  153. void __devinit smp_prepare_boot_cpu(void)
  154. {
  155. set_cpu_possible(0, true);
  156. set_cpu_online(0, true);
  157. cpu_set(0, cpu_callin_map);
  158. }
  159. int __cpuinit __cpu_up(unsigned int cpu, struct task_struct *tidle)
  160. {
  161. mp_ops->boot_secondary(cpu, tidle);
  162. /*
  163. * Trust is futile. We should really have timeouts ...
  164. */
  165. while (!cpu_isset(cpu, cpu_callin_map))
  166. udelay(100);
  167. set_cpu_online(cpu, true);
  168. return 0;
  169. }
  170. /* Not really SMP stuff ... */
  171. int setup_profiling_timer(unsigned int multiplier)
  172. {
  173. return 0;
  174. }
  175. static void flush_tlb_all_ipi(void *info)
  176. {
  177. local_flush_tlb_all();
  178. }
  179. void flush_tlb_all(void)
  180. {
  181. on_each_cpu(flush_tlb_all_ipi, NULL, 1);
  182. }
  183. static void flush_tlb_mm_ipi(void *mm)
  184. {
  185. local_flush_tlb_mm((struct mm_struct *)mm);
  186. }
  187. /*
  188. * Special Variant of smp_call_function for use by TLB functions:
  189. *
  190. * o No return value
  191. * o collapses to normal function call on UP kernels
  192. * o collapses to normal function call on systems with a single shared
  193. * primary cache.
  194. * o CONFIG_MIPS_MT_SMTC currently implies there is only one physical core.
  195. */
  196. static inline void smp_on_other_tlbs(void (*func) (void *info), void *info)
  197. {
  198. #ifndef CONFIG_MIPS_MT_SMTC
  199. smp_call_function(func, info, 1);
  200. #endif
  201. }
  202. static inline void smp_on_each_tlb(void (*func) (void *info), void *info)
  203. {
  204. preempt_disable();
  205. smp_on_other_tlbs(func, info);
  206. func(info);
  207. preempt_enable();
  208. }
  209. /*
  210. * The following tlb flush calls are invoked when old translations are
  211. * being torn down, or pte attributes are changing. For single threaded
  212. * address spaces, a new context is obtained on the current cpu, and tlb
  213. * context on other cpus are invalidated to force a new context allocation
  214. * at switch_mm time, should the mm ever be used on other cpus. For
  215. * multithreaded address spaces, intercpu interrupts have to be sent.
  216. * Another case where intercpu interrupts are required is when the target
  217. * mm might be active on another cpu (eg debuggers doing the flushes on
  218. * behalf of debugees, kswapd stealing pages from another process etc).
  219. * Kanoj 07/00.
  220. */
  221. void flush_tlb_mm(struct mm_struct *mm)
  222. {
  223. preempt_disable();
  224. if ((atomic_read(&mm->mm_users) != 1) || (current->mm != mm)) {
  225. smp_on_other_tlbs(flush_tlb_mm_ipi, mm);
  226. } else {
  227. unsigned int cpu;
  228. for_each_online_cpu(cpu) {
  229. if (cpu != smp_processor_id() && cpu_context(cpu, mm))
  230. cpu_context(cpu, mm) = 0;
  231. }
  232. }
  233. local_flush_tlb_mm(mm);
  234. preempt_enable();
  235. }
  236. struct flush_tlb_data {
  237. struct vm_area_struct *vma;
  238. unsigned long addr1;
  239. unsigned long addr2;
  240. };
  241. static void flush_tlb_range_ipi(void *info)
  242. {
  243. struct flush_tlb_data *fd = info;
  244. local_flush_tlb_range(fd->vma, fd->addr1, fd->addr2);
  245. }
  246. void flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  247. {
  248. struct mm_struct *mm = vma->vm_mm;
  249. preempt_disable();
  250. if ((atomic_read(&mm->mm_users) != 1) || (current->mm != mm)) {
  251. struct flush_tlb_data fd = {
  252. .vma = vma,
  253. .addr1 = start,
  254. .addr2 = end,
  255. };
  256. smp_on_other_tlbs(flush_tlb_range_ipi, &fd);
  257. } else {
  258. unsigned int cpu;
  259. for_each_online_cpu(cpu) {
  260. if (cpu != smp_processor_id() && cpu_context(cpu, mm))
  261. cpu_context(cpu, mm) = 0;
  262. }
  263. }
  264. local_flush_tlb_range(vma, start, end);
  265. preempt_enable();
  266. }
  267. static void flush_tlb_kernel_range_ipi(void *info)
  268. {
  269. struct flush_tlb_data *fd = info;
  270. local_flush_tlb_kernel_range(fd->addr1, fd->addr2);
  271. }
  272. void flush_tlb_kernel_range(unsigned long start, unsigned long end)
  273. {
  274. struct flush_tlb_data fd = {
  275. .addr1 = start,
  276. .addr2 = end,
  277. };
  278. on_each_cpu(flush_tlb_kernel_range_ipi, &fd, 1);
  279. }
  280. static void flush_tlb_page_ipi(void *info)
  281. {
  282. struct flush_tlb_data *fd = info;
  283. local_flush_tlb_page(fd->vma, fd->addr1);
  284. }
  285. void flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
  286. {
  287. preempt_disable();
  288. if ((atomic_read(&vma->vm_mm->mm_users) != 1) || (current->mm != vma->vm_mm)) {
  289. struct flush_tlb_data fd = {
  290. .vma = vma,
  291. .addr1 = page,
  292. };
  293. smp_on_other_tlbs(flush_tlb_page_ipi, &fd);
  294. } else {
  295. unsigned int cpu;
  296. for_each_online_cpu(cpu) {
  297. if (cpu != smp_processor_id() && cpu_context(cpu, vma->vm_mm))
  298. cpu_context(cpu, vma->vm_mm) = 0;
  299. }
  300. }
  301. local_flush_tlb_page(vma, page);
  302. preempt_enable();
  303. }
  304. static void flush_tlb_one_ipi(void *info)
  305. {
  306. unsigned long vaddr = (unsigned long) info;
  307. local_flush_tlb_one(vaddr);
  308. }
  309. void flush_tlb_one(unsigned long vaddr)
  310. {
  311. smp_on_each_tlb(flush_tlb_one_ipi, (void *) vaddr);
  312. }
  313. EXPORT_SYMBOL(flush_tlb_page);
  314. EXPORT_SYMBOL(flush_tlb_one);