clock34xx.h 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  19. #include <mach/control.h>
  20. #include "clock.h"
  21. #include "cm.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm.h"
  24. #include "prm-regbits-34xx.h"
  25. static void omap3_dpll_recalc(struct clk *clk);
  26. static void omap3_clkoutx2_recalc(struct clk *clk);
  27. static void omap3_dpll_allow_idle(struct clk *clk);
  28. static void omap3_dpll_deny_idle(struct clk *clk);
  29. static u32 omap3_dpll_autoidle_read(struct clk *clk);
  30. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  31. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
  32. /* Maximum DPLL multiplier, divider values for OMAP3 */
  33. #define OMAP3_MAX_DPLL_MULT 2048
  34. #define OMAP3_MAX_DPLL_DIV 128
  35. /*
  36. * DPLL1 supplies clock to the MPU.
  37. * DPLL2 supplies clock to the IVA2.
  38. * DPLL3 supplies CORE domain clocks.
  39. * DPLL4 supplies peripheral clocks.
  40. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  41. */
  42. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  43. #define DPLL_LOW_POWER_STOP 0x1
  44. #define DPLL_LOW_POWER_BYPASS 0x5
  45. #define DPLL_LOCKED 0x7
  46. /* PRM CLOCKS */
  47. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  48. static struct clk omap_32k_fck = {
  49. .name = "omap_32k_fck",
  50. .ops = &clkops_null,
  51. .rate = 32768,
  52. .flags = RATE_FIXED | RATE_PROPAGATES,
  53. };
  54. static struct clk secure_32k_fck = {
  55. .name = "secure_32k_fck",
  56. .ops = &clkops_null,
  57. .rate = 32768,
  58. .flags = RATE_FIXED | RATE_PROPAGATES,
  59. };
  60. /* Virtual source clocks for osc_sys_ck */
  61. static struct clk virt_12m_ck = {
  62. .name = "virt_12m_ck",
  63. .ops = &clkops_null,
  64. .rate = 12000000,
  65. .flags = RATE_FIXED | RATE_PROPAGATES,
  66. };
  67. static struct clk virt_13m_ck = {
  68. .name = "virt_13m_ck",
  69. .ops = &clkops_null,
  70. .rate = 13000000,
  71. .flags = RATE_FIXED | RATE_PROPAGATES,
  72. };
  73. static struct clk virt_16_8m_ck = {
  74. .name = "virt_16_8m_ck",
  75. .ops = &clkops_null,
  76. .rate = 16800000,
  77. .flags = RATE_FIXED | RATE_PROPAGATES,
  78. };
  79. static struct clk virt_19_2m_ck = {
  80. .name = "virt_19_2m_ck",
  81. .ops = &clkops_null,
  82. .rate = 19200000,
  83. .flags = RATE_FIXED | RATE_PROPAGATES,
  84. };
  85. static struct clk virt_26m_ck = {
  86. .name = "virt_26m_ck",
  87. .ops = &clkops_null,
  88. .rate = 26000000,
  89. .flags = RATE_FIXED | RATE_PROPAGATES,
  90. };
  91. static struct clk virt_38_4m_ck = {
  92. .name = "virt_38_4m_ck",
  93. .ops = &clkops_null,
  94. .rate = 38400000,
  95. .flags = RATE_FIXED | RATE_PROPAGATES,
  96. };
  97. static const struct clksel_rate osc_sys_12m_rates[] = {
  98. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  99. { .div = 0 }
  100. };
  101. static const struct clksel_rate osc_sys_13m_rates[] = {
  102. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  103. { .div = 0 }
  104. };
  105. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  106. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  107. { .div = 0 }
  108. };
  109. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  110. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  111. { .div = 0 }
  112. };
  113. static const struct clksel_rate osc_sys_26m_rates[] = {
  114. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  115. { .div = 0 }
  116. };
  117. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  118. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  119. { .div = 0 }
  120. };
  121. static const struct clksel osc_sys_clksel[] = {
  122. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  123. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  124. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  125. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  126. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  127. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  128. { .parent = NULL },
  129. };
  130. /* Oscillator clock */
  131. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  132. static struct clk osc_sys_ck = {
  133. .name = "osc_sys_ck",
  134. .ops = &clkops_null,
  135. .init = &omap2_init_clksel_parent,
  136. .clksel_reg = OMAP3430_PRM_CLKSEL,
  137. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  138. .clksel = osc_sys_clksel,
  139. /* REVISIT: deal with autoextclkmode? */
  140. .flags = RATE_FIXED | RATE_PROPAGATES,
  141. .recalc = &omap2_clksel_recalc,
  142. };
  143. static const struct clksel_rate div2_rates[] = {
  144. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  145. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  146. { .div = 0 }
  147. };
  148. static const struct clksel sys_clksel[] = {
  149. { .parent = &osc_sys_ck, .rates = div2_rates },
  150. { .parent = NULL }
  151. };
  152. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  153. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  154. static struct clk sys_ck = {
  155. .name = "sys_ck",
  156. .ops = &clkops_null,
  157. .parent = &osc_sys_ck,
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  160. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  161. .clksel = sys_clksel,
  162. .flags = RATE_PROPAGATES,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk sys_altclk = {
  166. .name = "sys_altclk",
  167. .ops = &clkops_null,
  168. .flags = RATE_PROPAGATES,
  169. };
  170. /* Optional external clock input for some McBSPs */
  171. static struct clk mcbsp_clks = {
  172. .name = "mcbsp_clks",
  173. .ops = &clkops_null,
  174. .flags = RATE_PROPAGATES,
  175. };
  176. /* PRM EXTERNAL CLOCK OUTPUT */
  177. static struct clk sys_clkout1 = {
  178. .name = "sys_clkout1",
  179. .ops = &clkops_omap2_dflt,
  180. .parent = &osc_sys_ck,
  181. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  182. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  183. .recalc = &followparent_recalc,
  184. };
  185. /* DPLLS */
  186. /* CM CLOCKS */
  187. static const struct clksel_rate dpll_bypass_rates[] = {
  188. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  189. { .div = 0 }
  190. };
  191. static const struct clksel_rate dpll_locked_rates[] = {
  192. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  193. { .div = 0 }
  194. };
  195. static const struct clksel_rate div16_dpll_rates[] = {
  196. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  197. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  198. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  199. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  200. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  201. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  202. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  203. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  204. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  205. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  206. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  207. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  208. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  209. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  210. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  211. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  212. { .div = 0 }
  213. };
  214. /* DPLL1 */
  215. /* MPU clock source */
  216. /* Type: DPLL */
  217. static struct dpll_data dpll1_dd = {
  218. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  219. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  220. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  221. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  222. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  223. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  224. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  225. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  226. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  227. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  228. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  229. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  230. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  231. .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
  232. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  233. .max_divider = OMAP3_MAX_DPLL_DIV,
  234. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  235. };
  236. static struct clk dpll1_ck = {
  237. .name = "dpll1_ck",
  238. .ops = &clkops_null,
  239. .parent = &sys_ck,
  240. .dpll_data = &dpll1_dd,
  241. .flags = RATE_PROPAGATES,
  242. .round_rate = &omap2_dpll_round_rate,
  243. .set_rate = &omap3_noncore_dpll_set_rate,
  244. .recalc = &omap3_dpll_recalc,
  245. };
  246. /*
  247. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  248. * DPLL isn't bypassed.
  249. */
  250. static struct clk dpll1_x2_ck = {
  251. .name = "dpll1_x2_ck",
  252. .ops = &clkops_null,
  253. .parent = &dpll1_ck,
  254. .flags = RATE_PROPAGATES,
  255. .recalc = &omap3_clkoutx2_recalc,
  256. };
  257. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  258. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  259. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  260. { .parent = NULL }
  261. };
  262. /*
  263. * Does not exist in the TRM - needed to separate the M2 divider from
  264. * bypass selection in mpu_ck
  265. */
  266. static struct clk dpll1_x2m2_ck = {
  267. .name = "dpll1_x2m2_ck",
  268. .ops = &clkops_null,
  269. .parent = &dpll1_x2_ck,
  270. .init = &omap2_init_clksel_parent,
  271. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  272. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  273. .clksel = div16_dpll1_x2m2_clksel,
  274. .flags = RATE_PROPAGATES,
  275. .recalc = &omap2_clksel_recalc,
  276. };
  277. /* DPLL2 */
  278. /* IVA2 clock source */
  279. /* Type: DPLL */
  280. static struct dpll_data dpll2_dd = {
  281. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  282. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  283. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  284. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  285. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  286. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  287. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  288. (1 << DPLL_LOW_POWER_BYPASS),
  289. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  290. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  291. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  292. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  293. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  294. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  295. .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
  296. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  297. .max_divider = OMAP3_MAX_DPLL_DIV,
  298. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  299. };
  300. static struct clk dpll2_ck = {
  301. .name = "dpll2_ck",
  302. .ops = &clkops_noncore_dpll_ops,
  303. .parent = &sys_ck,
  304. .dpll_data = &dpll2_dd,
  305. .flags = RATE_PROPAGATES,
  306. .round_rate = &omap2_dpll_round_rate,
  307. .set_rate = &omap3_noncore_dpll_set_rate,
  308. .recalc = &omap3_dpll_recalc,
  309. };
  310. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  311. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  312. { .parent = NULL }
  313. };
  314. /*
  315. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  316. * or CLKOUTX2. CLKOUT seems most plausible.
  317. */
  318. static struct clk dpll2_m2_ck = {
  319. .name = "dpll2_m2_ck",
  320. .ops = &clkops_null,
  321. .parent = &dpll2_ck,
  322. .init = &omap2_init_clksel_parent,
  323. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  324. OMAP3430_CM_CLKSEL2_PLL),
  325. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  326. .clksel = div16_dpll2_m2x2_clksel,
  327. .flags = RATE_PROPAGATES,
  328. .recalc = &omap2_clksel_recalc,
  329. };
  330. /*
  331. * DPLL3
  332. * Source clock for all interfaces and for some device fclks
  333. * REVISIT: Also supports fast relock bypass - not included below
  334. */
  335. static struct dpll_data dpll3_dd = {
  336. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  337. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  338. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  339. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  340. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  341. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  342. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  343. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  344. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  345. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  346. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  347. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  348. .max_divider = OMAP3_MAX_DPLL_DIV,
  349. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  350. };
  351. static struct clk dpll3_ck = {
  352. .name = "dpll3_ck",
  353. .ops = &clkops_null,
  354. .parent = &sys_ck,
  355. .dpll_data = &dpll3_dd,
  356. .flags = RATE_PROPAGATES,
  357. .round_rate = &omap2_dpll_round_rate,
  358. .recalc = &omap3_dpll_recalc,
  359. };
  360. /*
  361. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  362. * DPLL isn't bypassed
  363. */
  364. static struct clk dpll3_x2_ck = {
  365. .name = "dpll3_x2_ck",
  366. .ops = &clkops_null,
  367. .parent = &dpll3_ck,
  368. .flags = RATE_PROPAGATES,
  369. .recalc = &omap3_clkoutx2_recalc,
  370. };
  371. static const struct clksel_rate div31_dpll3_rates[] = {
  372. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  373. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  374. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  375. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  376. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  377. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  378. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  379. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  380. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  381. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  382. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  383. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  384. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  385. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  386. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  387. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  388. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  389. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  390. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  391. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  392. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  393. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  394. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  395. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  396. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  397. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  398. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  399. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  400. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  401. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  402. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  403. { .div = 0 },
  404. };
  405. static const struct clksel div31_dpll3m2_clksel[] = {
  406. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  407. { .parent = NULL }
  408. };
  409. /*
  410. * DPLL3 output M2
  411. * REVISIT: This DPLL output divider must be changed in SRAM, so until
  412. * that code is ready, this should remain a 'read-only' clksel clock.
  413. */
  414. static struct clk dpll3_m2_ck = {
  415. .name = "dpll3_m2_ck",
  416. .ops = &clkops_null,
  417. .parent = &dpll3_ck,
  418. .init = &omap2_init_clksel_parent,
  419. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  420. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  421. .clksel = div31_dpll3m2_clksel,
  422. .flags = RATE_PROPAGATES,
  423. .recalc = &omap2_clksel_recalc,
  424. };
  425. static const struct clksel core_ck_clksel[] = {
  426. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  427. { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
  428. { .parent = NULL }
  429. };
  430. static struct clk core_ck = {
  431. .name = "core_ck",
  432. .ops = &clkops_null,
  433. .init = &omap2_init_clksel_parent,
  434. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  435. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  436. .clksel = core_ck_clksel,
  437. .flags = RATE_PROPAGATES,
  438. .recalc = &omap2_clksel_recalc,
  439. };
  440. static const struct clksel dpll3_m2x2_ck_clksel[] = {
  441. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  442. { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
  443. { .parent = NULL }
  444. };
  445. static struct clk dpll3_m2x2_ck = {
  446. .name = "dpll3_m2x2_ck",
  447. .ops = &clkops_null,
  448. .init = &omap2_init_clksel_parent,
  449. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  450. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  451. .clksel = dpll3_m2x2_ck_clksel,
  452. .flags = RATE_PROPAGATES,
  453. .recalc = &omap2_clksel_recalc,
  454. };
  455. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  456. static const struct clksel div16_dpll3_clksel[] = {
  457. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  458. { .parent = NULL }
  459. };
  460. /* This virtual clock is the source for dpll3_m3x2_ck */
  461. static struct clk dpll3_m3_ck = {
  462. .name = "dpll3_m3_ck",
  463. .ops = &clkops_null,
  464. .parent = &dpll3_ck,
  465. .init = &omap2_init_clksel_parent,
  466. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  467. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  468. .clksel = div16_dpll3_clksel,
  469. .flags = RATE_PROPAGATES,
  470. .recalc = &omap2_clksel_recalc,
  471. };
  472. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  473. static struct clk dpll3_m3x2_ck = {
  474. .name = "dpll3_m3x2_ck",
  475. .ops = &clkops_omap2_dflt_wait,
  476. .parent = &dpll3_m3_ck,
  477. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  478. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  479. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  480. .recalc = &omap3_clkoutx2_recalc,
  481. };
  482. static const struct clksel emu_core_alwon_ck_clksel[] = {
  483. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  484. { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
  485. { .parent = NULL }
  486. };
  487. static struct clk emu_core_alwon_ck = {
  488. .name = "emu_core_alwon_ck",
  489. .ops = &clkops_null,
  490. .parent = &dpll3_m3x2_ck,
  491. .init = &omap2_init_clksel_parent,
  492. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  493. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  494. .clksel = emu_core_alwon_ck_clksel,
  495. .flags = RATE_PROPAGATES,
  496. .recalc = &omap2_clksel_recalc,
  497. };
  498. /* DPLL4 */
  499. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  500. /* Type: DPLL */
  501. static struct dpll_data dpll4_dd = {
  502. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  503. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  504. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  505. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  506. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  507. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  508. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  509. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  510. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  511. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  512. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  513. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  514. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  515. .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
  516. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  517. .max_divider = OMAP3_MAX_DPLL_DIV,
  518. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  519. };
  520. static struct clk dpll4_ck = {
  521. .name = "dpll4_ck",
  522. .ops = &clkops_noncore_dpll_ops,
  523. .parent = &sys_ck,
  524. .dpll_data = &dpll4_dd,
  525. .flags = RATE_PROPAGATES,
  526. .round_rate = &omap2_dpll_round_rate,
  527. .set_rate = &omap3_dpll4_set_rate,
  528. .recalc = &omap3_dpll_recalc,
  529. };
  530. /*
  531. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  532. * DPLL isn't bypassed --
  533. * XXX does this serve any downstream clocks?
  534. */
  535. static struct clk dpll4_x2_ck = {
  536. .name = "dpll4_x2_ck",
  537. .ops = &clkops_null,
  538. .parent = &dpll4_ck,
  539. .flags = RATE_PROPAGATES,
  540. .recalc = &omap3_clkoutx2_recalc,
  541. };
  542. static const struct clksel div16_dpll4_clksel[] = {
  543. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  544. { .parent = NULL }
  545. };
  546. /* This virtual clock is the source for dpll4_m2x2_ck */
  547. static struct clk dpll4_m2_ck = {
  548. .name = "dpll4_m2_ck",
  549. .ops = &clkops_null,
  550. .parent = &dpll4_ck,
  551. .init = &omap2_init_clksel_parent,
  552. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  553. .clksel_mask = OMAP3430_DIV_96M_MASK,
  554. .clksel = div16_dpll4_clksel,
  555. .flags = RATE_PROPAGATES,
  556. .recalc = &omap2_clksel_recalc,
  557. };
  558. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  559. static struct clk dpll4_m2x2_ck = {
  560. .name = "dpll4_m2x2_ck",
  561. .ops = &clkops_omap2_dflt_wait,
  562. .parent = &dpll4_m2_ck,
  563. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  564. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  565. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  566. .recalc = &omap3_clkoutx2_recalc,
  567. };
  568. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  569. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  570. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  571. { .parent = NULL }
  572. };
  573. static struct clk omap_96m_alwon_fck = {
  574. .name = "omap_96m_alwon_fck",
  575. .ops = &clkops_null,
  576. .parent = &dpll4_m2x2_ck,
  577. .init = &omap2_init_clksel_parent,
  578. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  579. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  580. .clksel = omap_96m_alwon_fck_clksel,
  581. .flags = RATE_PROPAGATES,
  582. .recalc = &omap2_clksel_recalc,
  583. };
  584. static struct clk omap_96m_fck = {
  585. .name = "omap_96m_fck",
  586. .ops = &clkops_null,
  587. .parent = &omap_96m_alwon_fck,
  588. .flags = RATE_PROPAGATES,
  589. .recalc = &followparent_recalc,
  590. };
  591. static const struct clksel cm_96m_fck_clksel[] = {
  592. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  593. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  594. { .parent = NULL }
  595. };
  596. static struct clk cm_96m_fck = {
  597. .name = "cm_96m_fck",
  598. .ops = &clkops_null,
  599. .parent = &dpll4_m2x2_ck,
  600. .init = &omap2_init_clksel_parent,
  601. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  602. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  603. .clksel = cm_96m_fck_clksel,
  604. .flags = RATE_PROPAGATES,
  605. .recalc = &omap2_clksel_recalc,
  606. };
  607. /* This virtual clock is the source for dpll4_m3x2_ck */
  608. static struct clk dpll4_m3_ck = {
  609. .name = "dpll4_m3_ck",
  610. .ops = &clkops_null,
  611. .parent = &dpll4_ck,
  612. .init = &omap2_init_clksel_parent,
  613. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  614. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  615. .clksel = div16_dpll4_clksel,
  616. .flags = RATE_PROPAGATES,
  617. .recalc = &omap2_clksel_recalc,
  618. };
  619. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  620. static struct clk dpll4_m3x2_ck = {
  621. .name = "dpll4_m3x2_ck",
  622. .ops = &clkops_omap2_dflt_wait,
  623. .parent = &dpll4_m3_ck,
  624. .init = &omap2_init_clksel_parent,
  625. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  626. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  627. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  628. .recalc = &omap3_clkoutx2_recalc,
  629. };
  630. static const struct clksel virt_omap_54m_fck_clksel[] = {
  631. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  632. { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
  633. { .parent = NULL }
  634. };
  635. static struct clk virt_omap_54m_fck = {
  636. .name = "virt_omap_54m_fck",
  637. .ops = &clkops_null,
  638. .parent = &dpll4_m3x2_ck,
  639. .init = &omap2_init_clksel_parent,
  640. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  641. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  642. .clksel = virt_omap_54m_fck_clksel,
  643. .flags = RATE_PROPAGATES,
  644. .recalc = &omap2_clksel_recalc,
  645. };
  646. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  647. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  648. { .div = 0 }
  649. };
  650. static const struct clksel_rate omap_54m_alt_rates[] = {
  651. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  652. { .div = 0 }
  653. };
  654. static const struct clksel omap_54m_clksel[] = {
  655. { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
  656. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  657. { .parent = NULL }
  658. };
  659. static struct clk omap_54m_fck = {
  660. .name = "omap_54m_fck",
  661. .ops = &clkops_null,
  662. .init = &omap2_init_clksel_parent,
  663. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  664. .clksel_mask = OMAP3430_SOURCE_54M,
  665. .clksel = omap_54m_clksel,
  666. .flags = RATE_PROPAGATES,
  667. .recalc = &omap2_clksel_recalc,
  668. };
  669. static const struct clksel_rate omap_48m_96md2_rates[] = {
  670. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  671. { .div = 0 }
  672. };
  673. static const struct clksel_rate omap_48m_alt_rates[] = {
  674. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  675. { .div = 0 }
  676. };
  677. static const struct clksel omap_48m_clksel[] = {
  678. { .parent = &cm_96m_fck, .rates = omap_48m_96md2_rates },
  679. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  680. { .parent = NULL }
  681. };
  682. static struct clk omap_48m_fck = {
  683. .name = "omap_48m_fck",
  684. .ops = &clkops_null,
  685. .init = &omap2_init_clksel_parent,
  686. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  687. .clksel_mask = OMAP3430_SOURCE_48M,
  688. .clksel = omap_48m_clksel,
  689. .flags = RATE_PROPAGATES,
  690. .recalc = &omap2_clksel_recalc,
  691. };
  692. static struct clk omap_12m_fck = {
  693. .name = "omap_12m_fck",
  694. .ops = &clkops_null,
  695. .parent = &omap_48m_fck,
  696. .fixed_div = 4,
  697. .flags = RATE_PROPAGATES,
  698. .recalc = &omap2_fixed_divisor_recalc,
  699. };
  700. /* This virstual clock is the source for dpll4_m4x2_ck */
  701. static struct clk dpll4_m4_ck = {
  702. .name = "dpll4_m4_ck",
  703. .ops = &clkops_null,
  704. .parent = &dpll4_ck,
  705. .init = &omap2_init_clksel_parent,
  706. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  707. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  708. .clksel = div16_dpll4_clksel,
  709. .flags = RATE_PROPAGATES,
  710. .recalc = &omap2_clksel_recalc,
  711. };
  712. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  713. static struct clk dpll4_m4x2_ck = {
  714. .name = "dpll4_m4x2_ck",
  715. .ops = &clkops_omap2_dflt_wait,
  716. .parent = &dpll4_m4_ck,
  717. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  718. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  719. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  720. .recalc = &omap3_clkoutx2_recalc,
  721. };
  722. /* This virtual clock is the source for dpll4_m5x2_ck */
  723. static struct clk dpll4_m5_ck = {
  724. .name = "dpll4_m5_ck",
  725. .ops = &clkops_null,
  726. .parent = &dpll4_ck,
  727. .init = &omap2_init_clksel_parent,
  728. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  729. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  730. .clksel = div16_dpll4_clksel,
  731. .flags = RATE_PROPAGATES,
  732. .recalc = &omap2_clksel_recalc,
  733. };
  734. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  735. static struct clk dpll4_m5x2_ck = {
  736. .name = "dpll4_m5x2_ck",
  737. .ops = &clkops_omap2_dflt_wait,
  738. .parent = &dpll4_m5_ck,
  739. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  740. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  741. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  742. .recalc = &omap3_clkoutx2_recalc,
  743. };
  744. /* This virtual clock is the source for dpll4_m6x2_ck */
  745. static struct clk dpll4_m6_ck = {
  746. .name = "dpll4_m6_ck",
  747. .ops = &clkops_null,
  748. .parent = &dpll4_ck,
  749. .init = &omap2_init_clksel_parent,
  750. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  751. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  752. .clksel = div16_dpll4_clksel,
  753. .flags = RATE_PROPAGATES,
  754. .recalc = &omap2_clksel_recalc,
  755. };
  756. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  757. static struct clk dpll4_m6x2_ck = {
  758. .name = "dpll4_m6x2_ck",
  759. .ops = &clkops_omap2_dflt_wait,
  760. .parent = &dpll4_m6_ck,
  761. .init = &omap2_init_clksel_parent,
  762. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  763. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  764. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  765. .recalc = &omap3_clkoutx2_recalc,
  766. };
  767. static struct clk emu_per_alwon_ck = {
  768. .name = "emu_per_alwon_ck",
  769. .ops = &clkops_null,
  770. .parent = &dpll4_m6x2_ck,
  771. .flags = RATE_PROPAGATES,
  772. .recalc = &followparent_recalc,
  773. };
  774. /* DPLL5 */
  775. /* Supplies 120MHz clock, USIM source clock */
  776. /* Type: DPLL */
  777. /* 3430ES2 only */
  778. static struct dpll_data dpll5_dd = {
  779. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  780. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  781. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  782. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  783. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  784. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  785. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  786. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  787. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  788. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  789. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  790. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  791. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  792. .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
  793. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  794. .max_divider = OMAP3_MAX_DPLL_DIV,
  795. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  796. };
  797. static struct clk dpll5_ck = {
  798. .name = "dpll5_ck",
  799. .ops = &clkops_noncore_dpll_ops,
  800. .parent = &sys_ck,
  801. .dpll_data = &dpll5_dd,
  802. .flags = RATE_PROPAGATES,
  803. .round_rate = &omap2_dpll_round_rate,
  804. .set_rate = &omap3_noncore_dpll_set_rate,
  805. .recalc = &omap3_dpll_recalc,
  806. };
  807. static const struct clksel div16_dpll5_clksel[] = {
  808. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  809. { .parent = NULL }
  810. };
  811. static struct clk dpll5_m2_ck = {
  812. .name = "dpll5_m2_ck",
  813. .ops = &clkops_null,
  814. .parent = &dpll5_ck,
  815. .init = &omap2_init_clksel_parent,
  816. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  817. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  818. .clksel = div16_dpll5_clksel,
  819. .flags = RATE_PROPAGATES,
  820. .recalc = &omap2_clksel_recalc,
  821. };
  822. static const struct clksel omap_120m_fck_clksel[] = {
  823. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  824. { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
  825. { .parent = NULL }
  826. };
  827. static struct clk omap_120m_fck = {
  828. .name = "omap_120m_fck",
  829. .ops = &clkops_null,
  830. .parent = &dpll5_m2_ck,
  831. .init = &omap2_init_clksel_parent,
  832. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  833. .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  834. .clksel = omap_120m_fck_clksel,
  835. .flags = RATE_PROPAGATES,
  836. .recalc = &omap2_clksel_recalc,
  837. };
  838. /* CM EXTERNAL CLOCK OUTPUTS */
  839. static const struct clksel_rate clkout2_src_core_rates[] = {
  840. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  841. { .div = 0 }
  842. };
  843. static const struct clksel_rate clkout2_src_sys_rates[] = {
  844. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  845. { .div = 0 }
  846. };
  847. static const struct clksel_rate clkout2_src_96m_rates[] = {
  848. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  849. { .div = 0 }
  850. };
  851. static const struct clksel_rate clkout2_src_54m_rates[] = {
  852. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  853. { .div = 0 }
  854. };
  855. static const struct clksel clkout2_src_clksel[] = {
  856. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  857. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  858. { .parent = &omap_96m_alwon_fck, .rates = clkout2_src_96m_rates },
  859. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  860. { .parent = NULL }
  861. };
  862. static struct clk clkout2_src_ck = {
  863. .name = "clkout2_src_ck",
  864. .ops = &clkops_omap2_dflt,
  865. .init = &omap2_init_clksel_parent,
  866. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  867. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  868. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  869. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  870. .clksel = clkout2_src_clksel,
  871. .flags = RATE_PROPAGATES,
  872. .recalc = &omap2_clksel_recalc,
  873. };
  874. static const struct clksel_rate sys_clkout2_rates[] = {
  875. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  876. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  877. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  878. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  879. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  880. { .div = 0 },
  881. };
  882. static const struct clksel sys_clkout2_clksel[] = {
  883. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  884. { .parent = NULL },
  885. };
  886. static struct clk sys_clkout2 = {
  887. .name = "sys_clkout2",
  888. .ops = &clkops_null,
  889. .init = &omap2_init_clksel_parent,
  890. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  891. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  892. .clksel = sys_clkout2_clksel,
  893. .recalc = &omap2_clksel_recalc,
  894. };
  895. /* CM OUTPUT CLOCKS */
  896. static struct clk corex2_fck = {
  897. .name = "corex2_fck",
  898. .ops = &clkops_null,
  899. .parent = &dpll3_m2x2_ck,
  900. .flags = RATE_PROPAGATES,
  901. .recalc = &followparent_recalc,
  902. };
  903. /* DPLL power domain clock controls */
  904. static const struct clksel div2_core_clksel[] = {
  905. { .parent = &core_ck, .rates = div2_rates },
  906. { .parent = NULL }
  907. };
  908. /*
  909. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  910. * may be inconsistent here?
  911. */
  912. static struct clk dpll1_fck = {
  913. .name = "dpll1_fck",
  914. .ops = &clkops_null,
  915. .parent = &core_ck,
  916. .init = &omap2_init_clksel_parent,
  917. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  918. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  919. .clksel = div2_core_clksel,
  920. .flags = RATE_PROPAGATES,
  921. .recalc = &omap2_clksel_recalc,
  922. };
  923. /*
  924. * MPU clksel:
  925. * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
  926. * derives from the high-frequency bypass clock originating from DPLL3,
  927. * called 'dpll1_fck'
  928. */
  929. static const struct clksel mpu_clksel[] = {
  930. { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
  931. { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
  932. { .parent = NULL }
  933. };
  934. static struct clk mpu_ck = {
  935. .name = "mpu_ck",
  936. .ops = &clkops_null,
  937. .parent = &dpll1_x2m2_ck,
  938. .init = &omap2_init_clksel_parent,
  939. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  940. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  941. .clksel = mpu_clksel,
  942. .flags = RATE_PROPAGATES,
  943. .clkdm_name = "mpu_clkdm",
  944. .recalc = &omap2_clksel_recalc,
  945. };
  946. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  947. static const struct clksel_rate arm_fck_rates[] = {
  948. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  949. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  950. { .div = 0 },
  951. };
  952. static const struct clksel arm_fck_clksel[] = {
  953. { .parent = &mpu_ck, .rates = arm_fck_rates },
  954. { .parent = NULL }
  955. };
  956. static struct clk arm_fck = {
  957. .name = "arm_fck",
  958. .ops = &clkops_null,
  959. .parent = &mpu_ck,
  960. .init = &omap2_init_clksel_parent,
  961. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  962. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  963. .clksel = arm_fck_clksel,
  964. .flags = RATE_PROPAGATES,
  965. .recalc = &omap2_clksel_recalc,
  966. };
  967. /* XXX What about neon_clkdm ? */
  968. /*
  969. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  970. * although it is referenced - so this is a guess
  971. */
  972. static struct clk emu_mpu_alwon_ck = {
  973. .name = "emu_mpu_alwon_ck",
  974. .ops = &clkops_null,
  975. .parent = &mpu_ck,
  976. .flags = RATE_PROPAGATES,
  977. .recalc = &followparent_recalc,
  978. };
  979. static struct clk dpll2_fck = {
  980. .name = "dpll2_fck",
  981. .ops = &clkops_null,
  982. .parent = &core_ck,
  983. .init = &omap2_init_clksel_parent,
  984. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  985. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  986. .clksel = div2_core_clksel,
  987. .flags = RATE_PROPAGATES,
  988. .recalc = &omap2_clksel_recalc,
  989. };
  990. /*
  991. * IVA2 clksel:
  992. * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
  993. * derives from the high-frequency bypass clock originating from DPLL3,
  994. * called 'dpll2_fck'
  995. */
  996. static const struct clksel iva2_clksel[] = {
  997. { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
  998. { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
  999. { .parent = NULL }
  1000. };
  1001. static struct clk iva2_ck = {
  1002. .name = "iva2_ck",
  1003. .ops = &clkops_omap2_dflt_wait,
  1004. .parent = &dpll2_m2_ck,
  1005. .init = &omap2_init_clksel_parent,
  1006. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1007. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1008. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  1009. OMAP3430_CM_IDLEST_PLL),
  1010. .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
  1011. .clksel = iva2_clksel,
  1012. .flags = RATE_PROPAGATES,
  1013. .clkdm_name = "iva2_clkdm",
  1014. .recalc = &omap2_clksel_recalc,
  1015. };
  1016. /* Common interface clocks */
  1017. static struct clk l3_ick = {
  1018. .name = "l3_ick",
  1019. .ops = &clkops_null,
  1020. .parent = &core_ck,
  1021. .init = &omap2_init_clksel_parent,
  1022. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1023. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  1024. .clksel = div2_core_clksel,
  1025. .flags = RATE_PROPAGATES,
  1026. .clkdm_name = "core_l3_clkdm",
  1027. .recalc = &omap2_clksel_recalc,
  1028. };
  1029. static const struct clksel div2_l3_clksel[] = {
  1030. { .parent = &l3_ick, .rates = div2_rates },
  1031. { .parent = NULL }
  1032. };
  1033. static struct clk l4_ick = {
  1034. .name = "l4_ick",
  1035. .ops = &clkops_null,
  1036. .parent = &l3_ick,
  1037. .init = &omap2_init_clksel_parent,
  1038. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1039. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  1040. .clksel = div2_l3_clksel,
  1041. .flags = RATE_PROPAGATES,
  1042. .clkdm_name = "core_l4_clkdm",
  1043. .recalc = &omap2_clksel_recalc,
  1044. };
  1045. static const struct clksel div2_l4_clksel[] = {
  1046. { .parent = &l4_ick, .rates = div2_rates },
  1047. { .parent = NULL }
  1048. };
  1049. static struct clk rm_ick = {
  1050. .name = "rm_ick",
  1051. .ops = &clkops_null,
  1052. .parent = &l4_ick,
  1053. .init = &omap2_init_clksel_parent,
  1054. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1055. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  1056. .clksel = div2_l4_clksel,
  1057. .recalc = &omap2_clksel_recalc,
  1058. };
  1059. /* GFX power domain */
  1060. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  1061. static const struct clksel gfx_l3_clksel[] = {
  1062. { .parent = &l3_ick, .rates = gfx_l3_rates },
  1063. { .parent = NULL }
  1064. };
  1065. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  1066. static struct clk gfx_l3_ck = {
  1067. .name = "gfx_l3_ck",
  1068. .ops = &clkops_omap2_dflt_wait,
  1069. .parent = &l3_ick,
  1070. .init = &omap2_init_clksel_parent,
  1071. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1072. .enable_bit = OMAP_EN_GFX_SHIFT,
  1073. .recalc = &followparent_recalc,
  1074. };
  1075. static struct clk gfx_l3_fck = {
  1076. .name = "gfx_l3_fck",
  1077. .ops = &clkops_null,
  1078. .parent = &gfx_l3_ck,
  1079. .init = &omap2_init_clksel_parent,
  1080. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1081. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1082. .clksel = gfx_l3_clksel,
  1083. .flags = RATE_PROPAGATES,
  1084. .clkdm_name = "gfx_3430es1_clkdm",
  1085. .recalc = &omap2_clksel_recalc,
  1086. };
  1087. static struct clk gfx_l3_ick = {
  1088. .name = "gfx_l3_ick",
  1089. .ops = &clkops_null,
  1090. .parent = &gfx_l3_ck,
  1091. .clkdm_name = "gfx_3430es1_clkdm",
  1092. .recalc = &followparent_recalc,
  1093. };
  1094. static struct clk gfx_cg1_ck = {
  1095. .name = "gfx_cg1_ck",
  1096. .ops = &clkops_omap2_dflt_wait,
  1097. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1098. .init = &omap2_init_clk_clkdm,
  1099. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1100. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1101. .clkdm_name = "gfx_3430es1_clkdm",
  1102. .recalc = &followparent_recalc,
  1103. };
  1104. static struct clk gfx_cg2_ck = {
  1105. .name = "gfx_cg2_ck",
  1106. .ops = &clkops_omap2_dflt_wait,
  1107. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1108. .init = &omap2_init_clk_clkdm,
  1109. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1110. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1111. .clkdm_name = "gfx_3430es1_clkdm",
  1112. .recalc = &followparent_recalc,
  1113. };
  1114. /* SGX power domain - 3430ES2 only */
  1115. static const struct clksel_rate sgx_core_rates[] = {
  1116. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1117. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1118. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1119. { .div = 0 },
  1120. };
  1121. static const struct clksel_rate sgx_96m_rates[] = {
  1122. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1123. { .div = 0 },
  1124. };
  1125. static const struct clksel sgx_clksel[] = {
  1126. { .parent = &core_ck, .rates = sgx_core_rates },
  1127. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1128. { .parent = NULL },
  1129. };
  1130. static struct clk sgx_fck = {
  1131. .name = "sgx_fck",
  1132. .ops = &clkops_omap2_dflt_wait,
  1133. .init = &omap2_init_clksel_parent,
  1134. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1135. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  1136. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1137. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1138. .clksel = sgx_clksel,
  1139. .clkdm_name = "sgx_clkdm",
  1140. .recalc = &omap2_clksel_recalc,
  1141. };
  1142. static struct clk sgx_ick = {
  1143. .name = "sgx_ick",
  1144. .ops = &clkops_omap2_dflt_wait,
  1145. .parent = &l3_ick,
  1146. .init = &omap2_init_clk_clkdm,
  1147. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1148. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  1149. .clkdm_name = "sgx_clkdm",
  1150. .recalc = &followparent_recalc,
  1151. };
  1152. /* CORE power domain */
  1153. static struct clk d2d_26m_fck = {
  1154. .name = "d2d_26m_fck",
  1155. .ops = &clkops_omap2_dflt_wait,
  1156. .parent = &sys_ck,
  1157. .init = &omap2_init_clk_clkdm,
  1158. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1159. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1160. .clkdm_name = "d2d_clkdm",
  1161. .recalc = &followparent_recalc,
  1162. };
  1163. static const struct clksel omap343x_gpt_clksel[] = {
  1164. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1165. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1166. { .parent = NULL}
  1167. };
  1168. static struct clk gpt10_fck = {
  1169. .name = "gpt10_fck",
  1170. .ops = &clkops_omap2_dflt_wait,
  1171. .parent = &sys_ck,
  1172. .init = &omap2_init_clksel_parent,
  1173. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1174. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1175. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1176. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1177. .clksel = omap343x_gpt_clksel,
  1178. .clkdm_name = "core_l4_clkdm",
  1179. .recalc = &omap2_clksel_recalc,
  1180. };
  1181. static struct clk gpt11_fck = {
  1182. .name = "gpt11_fck",
  1183. .ops = &clkops_omap2_dflt_wait,
  1184. .parent = &sys_ck,
  1185. .init = &omap2_init_clksel_parent,
  1186. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1187. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1188. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1189. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1190. .clksel = omap343x_gpt_clksel,
  1191. .clkdm_name = "core_l4_clkdm",
  1192. .recalc = &omap2_clksel_recalc,
  1193. };
  1194. static struct clk cpefuse_fck = {
  1195. .name = "cpefuse_fck",
  1196. .ops = &clkops_omap2_dflt,
  1197. .parent = &sys_ck,
  1198. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1199. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1200. .recalc = &followparent_recalc,
  1201. };
  1202. static struct clk ts_fck = {
  1203. .name = "ts_fck",
  1204. .ops = &clkops_omap2_dflt,
  1205. .parent = &omap_32k_fck,
  1206. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1207. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1208. .recalc = &followparent_recalc,
  1209. };
  1210. static struct clk usbtll_fck = {
  1211. .name = "usbtll_fck",
  1212. .ops = &clkops_omap2_dflt,
  1213. .parent = &omap_120m_fck,
  1214. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1215. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1216. .recalc = &followparent_recalc,
  1217. };
  1218. /* CORE 96M FCLK-derived clocks */
  1219. static struct clk core_96m_fck = {
  1220. .name = "core_96m_fck",
  1221. .ops = &clkops_null,
  1222. .parent = &omap_96m_fck,
  1223. .flags = RATE_PROPAGATES,
  1224. .clkdm_name = "core_l4_clkdm",
  1225. .recalc = &followparent_recalc,
  1226. };
  1227. static struct clk mmchs3_fck = {
  1228. .name = "mmchs_fck",
  1229. .ops = &clkops_omap2_dflt_wait,
  1230. .id = 2,
  1231. .parent = &core_96m_fck,
  1232. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1233. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1234. .clkdm_name = "core_l4_clkdm",
  1235. .recalc = &followparent_recalc,
  1236. };
  1237. static struct clk mmchs2_fck = {
  1238. .name = "mmchs_fck",
  1239. .ops = &clkops_omap2_dflt_wait,
  1240. .id = 1,
  1241. .parent = &core_96m_fck,
  1242. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1243. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1244. .clkdm_name = "core_l4_clkdm",
  1245. .recalc = &followparent_recalc,
  1246. };
  1247. static struct clk mspro_fck = {
  1248. .name = "mspro_fck",
  1249. .ops = &clkops_omap2_dflt_wait,
  1250. .parent = &core_96m_fck,
  1251. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1252. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1253. .clkdm_name = "core_l4_clkdm",
  1254. .recalc = &followparent_recalc,
  1255. };
  1256. static struct clk mmchs1_fck = {
  1257. .name = "mmchs_fck",
  1258. .ops = &clkops_omap2_dflt_wait,
  1259. .parent = &core_96m_fck,
  1260. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1261. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1262. .clkdm_name = "core_l4_clkdm",
  1263. .recalc = &followparent_recalc,
  1264. };
  1265. static struct clk i2c3_fck = {
  1266. .name = "i2c_fck",
  1267. .ops = &clkops_omap2_dflt_wait,
  1268. .id = 3,
  1269. .parent = &core_96m_fck,
  1270. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1271. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1272. .clkdm_name = "core_l4_clkdm",
  1273. .recalc = &followparent_recalc,
  1274. };
  1275. static struct clk i2c2_fck = {
  1276. .name = "i2c_fck",
  1277. .ops = &clkops_omap2_dflt_wait,
  1278. .id = 2,
  1279. .parent = &core_96m_fck,
  1280. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1281. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1282. .clkdm_name = "core_l4_clkdm",
  1283. .recalc = &followparent_recalc,
  1284. };
  1285. static struct clk i2c1_fck = {
  1286. .name = "i2c_fck",
  1287. .ops = &clkops_omap2_dflt_wait,
  1288. .id = 1,
  1289. .parent = &core_96m_fck,
  1290. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1291. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1292. .clkdm_name = "core_l4_clkdm",
  1293. .recalc = &followparent_recalc,
  1294. };
  1295. /*
  1296. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1297. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1298. */
  1299. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1300. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1301. { .div = 0 }
  1302. };
  1303. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1304. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1305. { .div = 0 }
  1306. };
  1307. static const struct clksel mcbsp_15_clksel[] = {
  1308. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1309. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1310. { .parent = NULL }
  1311. };
  1312. static struct clk mcbsp5_fck = {
  1313. .name = "mcbsp_fck",
  1314. .ops = &clkops_omap2_dflt_wait,
  1315. .id = 5,
  1316. .init = &omap2_init_clksel_parent,
  1317. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1318. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1319. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1320. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1321. .clksel = mcbsp_15_clksel,
  1322. .clkdm_name = "core_l4_clkdm",
  1323. .recalc = &omap2_clksel_recalc,
  1324. };
  1325. static struct clk mcbsp1_fck = {
  1326. .name = "mcbsp_fck",
  1327. .ops = &clkops_omap2_dflt_wait,
  1328. .id = 1,
  1329. .init = &omap2_init_clksel_parent,
  1330. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1331. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1332. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1333. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1334. .clksel = mcbsp_15_clksel,
  1335. .clkdm_name = "core_l4_clkdm",
  1336. .recalc = &omap2_clksel_recalc,
  1337. };
  1338. /* CORE_48M_FCK-derived clocks */
  1339. static struct clk core_48m_fck = {
  1340. .name = "core_48m_fck",
  1341. .ops = &clkops_null,
  1342. .parent = &omap_48m_fck,
  1343. .flags = RATE_PROPAGATES,
  1344. .clkdm_name = "core_l4_clkdm",
  1345. .recalc = &followparent_recalc,
  1346. };
  1347. static struct clk mcspi4_fck = {
  1348. .name = "mcspi_fck",
  1349. .ops = &clkops_omap2_dflt_wait,
  1350. .id = 4,
  1351. .parent = &core_48m_fck,
  1352. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1353. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1354. .recalc = &followparent_recalc,
  1355. };
  1356. static struct clk mcspi3_fck = {
  1357. .name = "mcspi_fck",
  1358. .ops = &clkops_omap2_dflt_wait,
  1359. .id = 3,
  1360. .parent = &core_48m_fck,
  1361. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1362. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1363. .recalc = &followparent_recalc,
  1364. };
  1365. static struct clk mcspi2_fck = {
  1366. .name = "mcspi_fck",
  1367. .ops = &clkops_omap2_dflt_wait,
  1368. .id = 2,
  1369. .parent = &core_48m_fck,
  1370. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1371. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1372. .recalc = &followparent_recalc,
  1373. };
  1374. static struct clk mcspi1_fck = {
  1375. .name = "mcspi_fck",
  1376. .ops = &clkops_omap2_dflt_wait,
  1377. .id = 1,
  1378. .parent = &core_48m_fck,
  1379. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1380. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1381. .recalc = &followparent_recalc,
  1382. };
  1383. static struct clk uart2_fck = {
  1384. .name = "uart2_fck",
  1385. .ops = &clkops_omap2_dflt_wait,
  1386. .parent = &core_48m_fck,
  1387. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1388. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1389. .recalc = &followparent_recalc,
  1390. };
  1391. static struct clk uart1_fck = {
  1392. .name = "uart1_fck",
  1393. .ops = &clkops_omap2_dflt_wait,
  1394. .parent = &core_48m_fck,
  1395. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1396. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1397. .recalc = &followparent_recalc,
  1398. };
  1399. static struct clk fshostusb_fck = {
  1400. .name = "fshostusb_fck",
  1401. .ops = &clkops_omap2_dflt_wait,
  1402. .parent = &core_48m_fck,
  1403. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1404. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1405. .recalc = &followparent_recalc,
  1406. };
  1407. /* CORE_12M_FCK based clocks */
  1408. static struct clk core_12m_fck = {
  1409. .name = "core_12m_fck",
  1410. .ops = &clkops_null,
  1411. .parent = &omap_12m_fck,
  1412. .flags = RATE_PROPAGATES,
  1413. .clkdm_name = "core_l4_clkdm",
  1414. .recalc = &followparent_recalc,
  1415. };
  1416. static struct clk hdq_fck = {
  1417. .name = "hdq_fck",
  1418. .ops = &clkops_omap2_dflt_wait,
  1419. .parent = &core_12m_fck,
  1420. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1421. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1422. .recalc = &followparent_recalc,
  1423. };
  1424. /* DPLL3-derived clock */
  1425. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1426. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1427. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1428. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1429. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1430. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1431. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1432. { .div = 0 }
  1433. };
  1434. static const struct clksel ssi_ssr_clksel[] = {
  1435. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1436. { .parent = NULL }
  1437. };
  1438. static struct clk ssi_ssr_fck = {
  1439. .name = "ssi_ssr_fck",
  1440. .ops = &clkops_omap2_dflt,
  1441. .init = &omap2_init_clksel_parent,
  1442. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1443. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1444. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1445. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1446. .clksel = ssi_ssr_clksel,
  1447. .flags = RATE_PROPAGATES,
  1448. .clkdm_name = "core_l4_clkdm",
  1449. .recalc = &omap2_clksel_recalc,
  1450. };
  1451. static struct clk ssi_sst_fck = {
  1452. .name = "ssi_sst_fck",
  1453. .ops = &clkops_null,
  1454. .parent = &ssi_ssr_fck,
  1455. .fixed_div = 2,
  1456. .recalc = &omap2_fixed_divisor_recalc,
  1457. };
  1458. /* CORE_L3_ICK based clocks */
  1459. /*
  1460. * XXX must add clk_enable/clk_disable for these if standard code won't
  1461. * handle it
  1462. */
  1463. static struct clk core_l3_ick = {
  1464. .name = "core_l3_ick",
  1465. .ops = &clkops_null,
  1466. .parent = &l3_ick,
  1467. .init = &omap2_init_clk_clkdm,
  1468. .flags = RATE_PROPAGATES,
  1469. .clkdm_name = "core_l3_clkdm",
  1470. .recalc = &followparent_recalc,
  1471. };
  1472. static struct clk hsotgusb_ick = {
  1473. .name = "hsotgusb_ick",
  1474. .ops = &clkops_omap2_dflt_wait,
  1475. .parent = &core_l3_ick,
  1476. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1477. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1478. .clkdm_name = "core_l3_clkdm",
  1479. .recalc = &followparent_recalc,
  1480. };
  1481. static struct clk sdrc_ick = {
  1482. .name = "sdrc_ick",
  1483. .ops = &clkops_omap2_dflt_wait,
  1484. .parent = &core_l3_ick,
  1485. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1486. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1487. .flags = ENABLE_ON_INIT,
  1488. .clkdm_name = "core_l3_clkdm",
  1489. .recalc = &followparent_recalc,
  1490. };
  1491. static struct clk gpmc_fck = {
  1492. .name = "gpmc_fck",
  1493. .ops = &clkops_null,
  1494. .parent = &core_l3_ick,
  1495. .flags = ENABLE_ON_INIT, /* huh? */
  1496. .clkdm_name = "core_l3_clkdm",
  1497. .recalc = &followparent_recalc,
  1498. };
  1499. /* SECURITY_L3_ICK based clocks */
  1500. static struct clk security_l3_ick = {
  1501. .name = "security_l3_ick",
  1502. .ops = &clkops_null,
  1503. .parent = &l3_ick,
  1504. .flags = RATE_PROPAGATES,
  1505. .recalc = &followparent_recalc,
  1506. };
  1507. static struct clk pka_ick = {
  1508. .name = "pka_ick",
  1509. .ops = &clkops_omap2_dflt_wait,
  1510. .parent = &security_l3_ick,
  1511. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1512. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1513. .recalc = &followparent_recalc,
  1514. };
  1515. /* CORE_L4_ICK based clocks */
  1516. static struct clk core_l4_ick = {
  1517. .name = "core_l4_ick",
  1518. .ops = &clkops_null,
  1519. .parent = &l4_ick,
  1520. .init = &omap2_init_clk_clkdm,
  1521. .flags = RATE_PROPAGATES,
  1522. .clkdm_name = "core_l4_clkdm",
  1523. .recalc = &followparent_recalc,
  1524. };
  1525. static struct clk usbtll_ick = {
  1526. .name = "usbtll_ick",
  1527. .ops = &clkops_omap2_dflt_wait,
  1528. .parent = &core_l4_ick,
  1529. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1530. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1531. .clkdm_name = "core_l4_clkdm",
  1532. .recalc = &followparent_recalc,
  1533. };
  1534. static struct clk mmchs3_ick = {
  1535. .name = "mmchs_ick",
  1536. .ops = &clkops_omap2_dflt_wait,
  1537. .id = 2,
  1538. .parent = &core_l4_ick,
  1539. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1540. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1541. .clkdm_name = "core_l4_clkdm",
  1542. .recalc = &followparent_recalc,
  1543. };
  1544. /* Intersystem Communication Registers - chassis mode only */
  1545. static struct clk icr_ick = {
  1546. .name = "icr_ick",
  1547. .ops = &clkops_omap2_dflt_wait,
  1548. .parent = &core_l4_ick,
  1549. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1550. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1551. .clkdm_name = "core_l4_clkdm",
  1552. .recalc = &followparent_recalc,
  1553. };
  1554. static struct clk aes2_ick = {
  1555. .name = "aes2_ick",
  1556. .ops = &clkops_omap2_dflt_wait,
  1557. .parent = &core_l4_ick,
  1558. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1559. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1560. .clkdm_name = "core_l4_clkdm",
  1561. .recalc = &followparent_recalc,
  1562. };
  1563. static struct clk sha12_ick = {
  1564. .name = "sha12_ick",
  1565. .ops = &clkops_omap2_dflt_wait,
  1566. .parent = &core_l4_ick,
  1567. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1568. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1569. .clkdm_name = "core_l4_clkdm",
  1570. .recalc = &followparent_recalc,
  1571. };
  1572. static struct clk des2_ick = {
  1573. .name = "des2_ick",
  1574. .ops = &clkops_omap2_dflt_wait,
  1575. .parent = &core_l4_ick,
  1576. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1577. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1578. .clkdm_name = "core_l4_clkdm",
  1579. .recalc = &followparent_recalc,
  1580. };
  1581. static struct clk mmchs2_ick = {
  1582. .name = "mmchs_ick",
  1583. .ops = &clkops_omap2_dflt_wait,
  1584. .id = 1,
  1585. .parent = &core_l4_ick,
  1586. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1587. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1588. .clkdm_name = "core_l4_clkdm",
  1589. .recalc = &followparent_recalc,
  1590. };
  1591. static struct clk mmchs1_ick = {
  1592. .name = "mmchs_ick",
  1593. .ops = &clkops_omap2_dflt_wait,
  1594. .parent = &core_l4_ick,
  1595. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1596. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1597. .clkdm_name = "core_l4_clkdm",
  1598. .recalc = &followparent_recalc,
  1599. };
  1600. static struct clk mspro_ick = {
  1601. .name = "mspro_ick",
  1602. .ops = &clkops_omap2_dflt_wait,
  1603. .parent = &core_l4_ick,
  1604. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1605. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1606. .clkdm_name = "core_l4_clkdm",
  1607. .recalc = &followparent_recalc,
  1608. };
  1609. static struct clk hdq_ick = {
  1610. .name = "hdq_ick",
  1611. .ops = &clkops_omap2_dflt_wait,
  1612. .parent = &core_l4_ick,
  1613. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1614. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1615. .clkdm_name = "core_l4_clkdm",
  1616. .recalc = &followparent_recalc,
  1617. };
  1618. static struct clk mcspi4_ick = {
  1619. .name = "mcspi_ick",
  1620. .ops = &clkops_omap2_dflt_wait,
  1621. .id = 4,
  1622. .parent = &core_l4_ick,
  1623. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1624. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1625. .clkdm_name = "core_l4_clkdm",
  1626. .recalc = &followparent_recalc,
  1627. };
  1628. static struct clk mcspi3_ick = {
  1629. .name = "mcspi_ick",
  1630. .ops = &clkops_omap2_dflt_wait,
  1631. .id = 3,
  1632. .parent = &core_l4_ick,
  1633. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1634. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1635. .clkdm_name = "core_l4_clkdm",
  1636. .recalc = &followparent_recalc,
  1637. };
  1638. static struct clk mcspi2_ick = {
  1639. .name = "mcspi_ick",
  1640. .ops = &clkops_omap2_dflt_wait,
  1641. .id = 2,
  1642. .parent = &core_l4_ick,
  1643. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1644. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1645. .clkdm_name = "core_l4_clkdm",
  1646. .recalc = &followparent_recalc,
  1647. };
  1648. static struct clk mcspi1_ick = {
  1649. .name = "mcspi_ick",
  1650. .ops = &clkops_omap2_dflt_wait,
  1651. .id = 1,
  1652. .parent = &core_l4_ick,
  1653. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1654. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1655. .clkdm_name = "core_l4_clkdm",
  1656. .recalc = &followparent_recalc,
  1657. };
  1658. static struct clk i2c3_ick = {
  1659. .name = "i2c_ick",
  1660. .ops = &clkops_omap2_dflt_wait,
  1661. .id = 3,
  1662. .parent = &core_l4_ick,
  1663. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1664. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1665. .clkdm_name = "core_l4_clkdm",
  1666. .recalc = &followparent_recalc,
  1667. };
  1668. static struct clk i2c2_ick = {
  1669. .name = "i2c_ick",
  1670. .ops = &clkops_omap2_dflt_wait,
  1671. .id = 2,
  1672. .parent = &core_l4_ick,
  1673. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1674. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1675. .clkdm_name = "core_l4_clkdm",
  1676. .recalc = &followparent_recalc,
  1677. };
  1678. static struct clk i2c1_ick = {
  1679. .name = "i2c_ick",
  1680. .ops = &clkops_omap2_dflt_wait,
  1681. .id = 1,
  1682. .parent = &core_l4_ick,
  1683. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1684. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1685. .clkdm_name = "core_l4_clkdm",
  1686. .recalc = &followparent_recalc,
  1687. };
  1688. static struct clk uart2_ick = {
  1689. .name = "uart2_ick",
  1690. .ops = &clkops_omap2_dflt_wait,
  1691. .parent = &core_l4_ick,
  1692. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1693. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1694. .clkdm_name = "core_l4_clkdm",
  1695. .recalc = &followparent_recalc,
  1696. };
  1697. static struct clk uart1_ick = {
  1698. .name = "uart1_ick",
  1699. .ops = &clkops_omap2_dflt_wait,
  1700. .parent = &core_l4_ick,
  1701. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1702. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1703. .clkdm_name = "core_l4_clkdm",
  1704. .recalc = &followparent_recalc,
  1705. };
  1706. static struct clk gpt11_ick = {
  1707. .name = "gpt11_ick",
  1708. .ops = &clkops_omap2_dflt_wait,
  1709. .parent = &core_l4_ick,
  1710. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1711. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1712. .clkdm_name = "core_l4_clkdm",
  1713. .recalc = &followparent_recalc,
  1714. };
  1715. static struct clk gpt10_ick = {
  1716. .name = "gpt10_ick",
  1717. .ops = &clkops_omap2_dflt_wait,
  1718. .parent = &core_l4_ick,
  1719. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1720. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1721. .clkdm_name = "core_l4_clkdm",
  1722. .recalc = &followparent_recalc,
  1723. };
  1724. static struct clk mcbsp5_ick = {
  1725. .name = "mcbsp_ick",
  1726. .ops = &clkops_omap2_dflt_wait,
  1727. .id = 5,
  1728. .parent = &core_l4_ick,
  1729. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1730. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1731. .clkdm_name = "core_l4_clkdm",
  1732. .recalc = &followparent_recalc,
  1733. };
  1734. static struct clk mcbsp1_ick = {
  1735. .name = "mcbsp_ick",
  1736. .ops = &clkops_omap2_dflt_wait,
  1737. .id = 1,
  1738. .parent = &core_l4_ick,
  1739. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1740. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1741. .clkdm_name = "core_l4_clkdm",
  1742. .recalc = &followparent_recalc,
  1743. };
  1744. static struct clk fac_ick = {
  1745. .name = "fac_ick",
  1746. .ops = &clkops_omap2_dflt_wait,
  1747. .parent = &core_l4_ick,
  1748. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1749. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1750. .clkdm_name = "core_l4_clkdm",
  1751. .recalc = &followparent_recalc,
  1752. };
  1753. static struct clk mailboxes_ick = {
  1754. .name = "mailboxes_ick",
  1755. .ops = &clkops_omap2_dflt_wait,
  1756. .parent = &core_l4_ick,
  1757. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1758. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1759. .clkdm_name = "core_l4_clkdm",
  1760. .recalc = &followparent_recalc,
  1761. };
  1762. static struct clk omapctrl_ick = {
  1763. .name = "omapctrl_ick",
  1764. .ops = &clkops_omap2_dflt_wait,
  1765. .parent = &core_l4_ick,
  1766. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1767. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1768. .flags = ENABLE_ON_INIT,
  1769. .recalc = &followparent_recalc,
  1770. };
  1771. /* SSI_L4_ICK based clocks */
  1772. static struct clk ssi_l4_ick = {
  1773. .name = "ssi_l4_ick",
  1774. .ops = &clkops_null,
  1775. .parent = &l4_ick,
  1776. .flags = RATE_PROPAGATES,
  1777. .clkdm_name = "core_l4_clkdm",
  1778. .recalc = &followparent_recalc,
  1779. };
  1780. static struct clk ssi_ick = {
  1781. .name = "ssi_ick",
  1782. .ops = &clkops_omap2_dflt,
  1783. .parent = &ssi_l4_ick,
  1784. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1785. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1786. .clkdm_name = "core_l4_clkdm",
  1787. .recalc = &followparent_recalc,
  1788. };
  1789. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1790. * but l4_ick makes more sense to me */
  1791. static const struct clksel usb_l4_clksel[] = {
  1792. { .parent = &l4_ick, .rates = div2_rates },
  1793. { .parent = NULL },
  1794. };
  1795. static struct clk usb_l4_ick = {
  1796. .name = "usb_l4_ick",
  1797. .ops = &clkops_omap2_dflt_wait,
  1798. .parent = &l4_ick,
  1799. .init = &omap2_init_clksel_parent,
  1800. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1801. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1802. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1803. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1804. .clksel = usb_l4_clksel,
  1805. .recalc = &omap2_clksel_recalc,
  1806. };
  1807. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1808. /* SECURITY_L4_ICK2 based clocks */
  1809. static struct clk security_l4_ick2 = {
  1810. .name = "security_l4_ick2",
  1811. .ops = &clkops_null,
  1812. .parent = &l4_ick,
  1813. .flags = RATE_PROPAGATES,
  1814. .recalc = &followparent_recalc,
  1815. };
  1816. static struct clk aes1_ick = {
  1817. .name = "aes1_ick",
  1818. .ops = &clkops_omap2_dflt_wait,
  1819. .parent = &security_l4_ick2,
  1820. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1821. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1822. .recalc = &followparent_recalc,
  1823. };
  1824. static struct clk rng_ick = {
  1825. .name = "rng_ick",
  1826. .ops = &clkops_omap2_dflt_wait,
  1827. .parent = &security_l4_ick2,
  1828. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1829. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1830. .recalc = &followparent_recalc,
  1831. };
  1832. static struct clk sha11_ick = {
  1833. .name = "sha11_ick",
  1834. .ops = &clkops_omap2_dflt_wait,
  1835. .parent = &security_l4_ick2,
  1836. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1837. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1838. .recalc = &followparent_recalc,
  1839. };
  1840. static struct clk des1_ick = {
  1841. .name = "des1_ick",
  1842. .ops = &clkops_omap2_dflt_wait,
  1843. .parent = &security_l4_ick2,
  1844. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1845. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1846. .recalc = &followparent_recalc,
  1847. };
  1848. /* DSS */
  1849. static const struct clksel dss1_alwon_fck_clksel[] = {
  1850. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1851. { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
  1852. { .parent = NULL }
  1853. };
  1854. static struct clk dss1_alwon_fck = {
  1855. .name = "dss1_alwon_fck",
  1856. .ops = &clkops_omap2_dflt,
  1857. .parent = &dpll4_m4x2_ck,
  1858. .init = &omap2_init_clksel_parent,
  1859. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1860. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1861. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1862. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1863. .clksel = dss1_alwon_fck_clksel,
  1864. .clkdm_name = "dss_clkdm",
  1865. .recalc = &omap2_clksel_recalc,
  1866. };
  1867. static struct clk dss_tv_fck = {
  1868. .name = "dss_tv_fck",
  1869. .ops = &clkops_omap2_dflt,
  1870. .parent = &omap_54m_fck,
  1871. .init = &omap2_init_clk_clkdm,
  1872. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1873. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1874. .clkdm_name = "dss_clkdm",
  1875. .recalc = &followparent_recalc,
  1876. };
  1877. static struct clk dss_96m_fck = {
  1878. .name = "dss_96m_fck",
  1879. .ops = &clkops_omap2_dflt,
  1880. .parent = &omap_96m_fck,
  1881. .init = &omap2_init_clk_clkdm,
  1882. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1883. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1884. .clkdm_name = "dss_clkdm",
  1885. .recalc = &followparent_recalc,
  1886. };
  1887. static struct clk dss2_alwon_fck = {
  1888. .name = "dss2_alwon_fck",
  1889. .ops = &clkops_omap2_dflt,
  1890. .parent = &sys_ck,
  1891. .init = &omap2_init_clk_clkdm,
  1892. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1893. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1894. .clkdm_name = "dss_clkdm",
  1895. .recalc = &followparent_recalc,
  1896. };
  1897. static struct clk dss_ick = {
  1898. /* Handles both L3 and L4 clocks */
  1899. .name = "dss_ick",
  1900. .ops = &clkops_omap2_dflt,
  1901. .parent = &l4_ick,
  1902. .init = &omap2_init_clk_clkdm,
  1903. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1904. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1905. .clkdm_name = "dss_clkdm",
  1906. .recalc = &followparent_recalc,
  1907. };
  1908. /* CAM */
  1909. static const struct clksel cam_mclk_clksel[] = {
  1910. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1911. { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
  1912. { .parent = NULL }
  1913. };
  1914. static struct clk cam_mclk = {
  1915. .name = "cam_mclk",
  1916. .ops = &clkops_omap2_dflt_wait,
  1917. .parent = &dpll4_m5x2_ck,
  1918. .init = &omap2_init_clksel_parent,
  1919. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1920. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1921. .clksel = cam_mclk_clksel,
  1922. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1923. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1924. .clkdm_name = "cam_clkdm",
  1925. .recalc = &omap2_clksel_recalc,
  1926. };
  1927. static struct clk cam_ick = {
  1928. /* Handles both L3 and L4 clocks */
  1929. .name = "cam_ick",
  1930. .ops = &clkops_omap2_dflt_wait,
  1931. .parent = &l4_ick,
  1932. .init = &omap2_init_clk_clkdm,
  1933. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1934. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1935. .clkdm_name = "cam_clkdm",
  1936. .recalc = &followparent_recalc,
  1937. };
  1938. /* USBHOST - 3430ES2 only */
  1939. static struct clk usbhost_120m_fck = {
  1940. .name = "usbhost_120m_fck",
  1941. .ops = &clkops_omap2_dflt_wait,
  1942. .parent = &omap_120m_fck,
  1943. .init = &omap2_init_clk_clkdm,
  1944. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1945. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1946. .clkdm_name = "usbhost_clkdm",
  1947. .recalc = &followparent_recalc,
  1948. };
  1949. static struct clk usbhost_48m_fck = {
  1950. .name = "usbhost_48m_fck",
  1951. .ops = &clkops_omap2_dflt_wait,
  1952. .parent = &omap_48m_fck,
  1953. .init = &omap2_init_clk_clkdm,
  1954. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1955. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1956. .clkdm_name = "usbhost_clkdm",
  1957. .recalc = &followparent_recalc,
  1958. };
  1959. static struct clk usbhost_ick = {
  1960. /* Handles both L3 and L4 clocks */
  1961. .name = "usbhost_ick",
  1962. .ops = &clkops_omap2_dflt_wait,
  1963. .parent = &l4_ick,
  1964. .init = &omap2_init_clk_clkdm,
  1965. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1966. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1967. .clkdm_name = "usbhost_clkdm",
  1968. .recalc = &followparent_recalc,
  1969. };
  1970. static struct clk usbhost_sar_fck = {
  1971. .name = "usbhost_sar_fck",
  1972. .ops = &clkops_omap2_dflt,
  1973. .parent = &osc_sys_ck,
  1974. .init = &omap2_init_clk_clkdm,
  1975. .enable_reg = OMAP_PRM_REGADDR(OMAP3430ES2_USBHOST_MOD, PM_PWSTCTRL),
  1976. .enable_bit = OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  1977. .clkdm_name = "usbhost_clkdm",
  1978. .recalc = &followparent_recalc,
  1979. };
  1980. /* WKUP */
  1981. static const struct clksel_rate usim_96m_rates[] = {
  1982. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1983. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1984. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  1985. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  1986. { .div = 0 },
  1987. };
  1988. static const struct clksel_rate usim_120m_rates[] = {
  1989. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  1990. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1991. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  1992. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  1993. { .div = 0 },
  1994. };
  1995. static const struct clksel usim_clksel[] = {
  1996. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  1997. { .parent = &omap_120m_fck, .rates = usim_120m_rates },
  1998. { .parent = &sys_ck, .rates = div2_rates },
  1999. { .parent = NULL },
  2000. };
  2001. /* 3430ES2 only */
  2002. static struct clk usim_fck = {
  2003. .name = "usim_fck",
  2004. .ops = &clkops_omap2_dflt_wait,
  2005. .init = &omap2_init_clksel_parent,
  2006. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2007. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2008. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2009. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2010. .clksel = usim_clksel,
  2011. .recalc = &omap2_clksel_recalc,
  2012. };
  2013. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  2014. static struct clk gpt1_fck = {
  2015. .name = "gpt1_fck",
  2016. .ops = &clkops_omap2_dflt_wait,
  2017. .init = &omap2_init_clksel_parent,
  2018. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2019. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2020. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2021. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  2022. .clksel = omap343x_gpt_clksel,
  2023. .clkdm_name = "wkup_clkdm",
  2024. .recalc = &omap2_clksel_recalc,
  2025. };
  2026. static struct clk wkup_32k_fck = {
  2027. .name = "wkup_32k_fck",
  2028. .ops = &clkops_null,
  2029. .init = &omap2_init_clk_clkdm,
  2030. .parent = &omap_32k_fck,
  2031. .flags = RATE_PROPAGATES,
  2032. .clkdm_name = "wkup_clkdm",
  2033. .recalc = &followparent_recalc,
  2034. };
  2035. static struct clk gpio1_dbck = {
  2036. .name = "gpio1_dbck",
  2037. .ops = &clkops_omap2_dflt_wait,
  2038. .parent = &wkup_32k_fck,
  2039. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2040. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2041. .clkdm_name = "wkup_clkdm",
  2042. .recalc = &followparent_recalc,
  2043. };
  2044. static struct clk wdt2_fck = {
  2045. .name = "wdt2_fck",
  2046. .ops = &clkops_omap2_dflt_wait,
  2047. .parent = &wkup_32k_fck,
  2048. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2049. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2050. .clkdm_name = "wkup_clkdm",
  2051. .recalc = &followparent_recalc,
  2052. };
  2053. static struct clk wkup_l4_ick = {
  2054. .name = "wkup_l4_ick",
  2055. .ops = &clkops_null,
  2056. .parent = &sys_ck,
  2057. .flags = RATE_PROPAGATES,
  2058. .clkdm_name = "wkup_clkdm",
  2059. .recalc = &followparent_recalc,
  2060. };
  2061. /* 3430ES2 only */
  2062. /* Never specifically named in the TRM, so we have to infer a likely name */
  2063. static struct clk usim_ick = {
  2064. .name = "usim_ick",
  2065. .ops = &clkops_omap2_dflt_wait,
  2066. .parent = &wkup_l4_ick,
  2067. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2068. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2069. .clkdm_name = "wkup_clkdm",
  2070. .recalc = &followparent_recalc,
  2071. };
  2072. static struct clk wdt2_ick = {
  2073. .name = "wdt2_ick",
  2074. .ops = &clkops_omap2_dflt_wait,
  2075. .parent = &wkup_l4_ick,
  2076. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2077. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2078. .clkdm_name = "wkup_clkdm",
  2079. .recalc = &followparent_recalc,
  2080. };
  2081. static struct clk wdt1_ick = {
  2082. .name = "wdt1_ick",
  2083. .ops = &clkops_omap2_dflt_wait,
  2084. .parent = &wkup_l4_ick,
  2085. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2086. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2087. .clkdm_name = "wkup_clkdm",
  2088. .recalc = &followparent_recalc,
  2089. };
  2090. static struct clk gpio1_ick = {
  2091. .name = "gpio1_ick",
  2092. .ops = &clkops_omap2_dflt_wait,
  2093. .parent = &wkup_l4_ick,
  2094. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2095. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2096. .clkdm_name = "wkup_clkdm",
  2097. .recalc = &followparent_recalc,
  2098. };
  2099. static struct clk omap_32ksync_ick = {
  2100. .name = "omap_32ksync_ick",
  2101. .ops = &clkops_omap2_dflt_wait,
  2102. .parent = &wkup_l4_ick,
  2103. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2104. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2105. .clkdm_name = "wkup_clkdm",
  2106. .recalc = &followparent_recalc,
  2107. };
  2108. /* XXX This clock no longer exists in 3430 TRM rev F */
  2109. static struct clk gpt12_ick = {
  2110. .name = "gpt12_ick",
  2111. .ops = &clkops_omap2_dflt_wait,
  2112. .parent = &wkup_l4_ick,
  2113. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2114. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2115. .clkdm_name = "wkup_clkdm",
  2116. .recalc = &followparent_recalc,
  2117. };
  2118. static struct clk gpt1_ick = {
  2119. .name = "gpt1_ick",
  2120. .ops = &clkops_omap2_dflt_wait,
  2121. .parent = &wkup_l4_ick,
  2122. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2123. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2124. .clkdm_name = "wkup_clkdm",
  2125. .recalc = &followparent_recalc,
  2126. };
  2127. /* PER clock domain */
  2128. static struct clk per_96m_fck = {
  2129. .name = "per_96m_fck",
  2130. .ops = &clkops_null,
  2131. .parent = &omap_96m_alwon_fck,
  2132. .init = &omap2_init_clk_clkdm,
  2133. .flags = RATE_PROPAGATES,
  2134. .clkdm_name = "per_clkdm",
  2135. .recalc = &followparent_recalc,
  2136. };
  2137. static struct clk per_48m_fck = {
  2138. .name = "per_48m_fck",
  2139. .ops = &clkops_null,
  2140. .parent = &omap_48m_fck,
  2141. .init = &omap2_init_clk_clkdm,
  2142. .flags = RATE_PROPAGATES,
  2143. .clkdm_name = "per_clkdm",
  2144. .recalc = &followparent_recalc,
  2145. };
  2146. static struct clk uart3_fck = {
  2147. .name = "uart3_fck",
  2148. .ops = &clkops_omap2_dflt_wait,
  2149. .parent = &per_48m_fck,
  2150. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2151. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2152. .clkdm_name = "per_clkdm",
  2153. .recalc = &followparent_recalc,
  2154. };
  2155. static struct clk gpt2_fck = {
  2156. .name = "gpt2_fck",
  2157. .ops = &clkops_omap2_dflt_wait,
  2158. .init = &omap2_init_clksel_parent,
  2159. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2160. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2161. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2162. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2163. .clksel = omap343x_gpt_clksel,
  2164. .clkdm_name = "per_clkdm",
  2165. .recalc = &omap2_clksel_recalc,
  2166. };
  2167. static struct clk gpt3_fck = {
  2168. .name = "gpt3_fck",
  2169. .ops = &clkops_omap2_dflt_wait,
  2170. .init = &omap2_init_clksel_parent,
  2171. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2172. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2173. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2174. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2175. .clksel = omap343x_gpt_clksel,
  2176. .clkdm_name = "per_clkdm",
  2177. .recalc = &omap2_clksel_recalc,
  2178. };
  2179. static struct clk gpt4_fck = {
  2180. .name = "gpt4_fck",
  2181. .ops = &clkops_omap2_dflt_wait,
  2182. .init = &omap2_init_clksel_parent,
  2183. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2184. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2185. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2186. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2187. .clksel = omap343x_gpt_clksel,
  2188. .clkdm_name = "per_clkdm",
  2189. .recalc = &omap2_clksel_recalc,
  2190. };
  2191. static struct clk gpt5_fck = {
  2192. .name = "gpt5_fck",
  2193. .ops = &clkops_omap2_dflt_wait,
  2194. .init = &omap2_init_clksel_parent,
  2195. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2196. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2197. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2198. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2199. .clksel = omap343x_gpt_clksel,
  2200. .clkdm_name = "per_clkdm",
  2201. .recalc = &omap2_clksel_recalc,
  2202. };
  2203. static struct clk gpt6_fck = {
  2204. .name = "gpt6_fck",
  2205. .ops = &clkops_omap2_dflt_wait,
  2206. .init = &omap2_init_clksel_parent,
  2207. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2208. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2209. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2210. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2211. .clksel = omap343x_gpt_clksel,
  2212. .clkdm_name = "per_clkdm",
  2213. .recalc = &omap2_clksel_recalc,
  2214. };
  2215. static struct clk gpt7_fck = {
  2216. .name = "gpt7_fck",
  2217. .ops = &clkops_omap2_dflt_wait,
  2218. .init = &omap2_init_clksel_parent,
  2219. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2220. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2221. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2222. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2223. .clksel = omap343x_gpt_clksel,
  2224. .clkdm_name = "per_clkdm",
  2225. .recalc = &omap2_clksel_recalc,
  2226. };
  2227. static struct clk gpt8_fck = {
  2228. .name = "gpt8_fck",
  2229. .ops = &clkops_omap2_dflt_wait,
  2230. .init = &omap2_init_clksel_parent,
  2231. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2232. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2233. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2234. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2235. .clksel = omap343x_gpt_clksel,
  2236. .clkdm_name = "per_clkdm",
  2237. .recalc = &omap2_clksel_recalc,
  2238. };
  2239. static struct clk gpt9_fck = {
  2240. .name = "gpt9_fck",
  2241. .ops = &clkops_omap2_dflt_wait,
  2242. .init = &omap2_init_clksel_parent,
  2243. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2244. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2245. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2246. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2247. .clksel = omap343x_gpt_clksel,
  2248. .clkdm_name = "per_clkdm",
  2249. .recalc = &omap2_clksel_recalc,
  2250. };
  2251. static struct clk per_32k_alwon_fck = {
  2252. .name = "per_32k_alwon_fck",
  2253. .ops = &clkops_null,
  2254. .parent = &omap_32k_fck,
  2255. .clkdm_name = "per_clkdm",
  2256. .flags = RATE_PROPAGATES,
  2257. .recalc = &followparent_recalc,
  2258. };
  2259. static struct clk gpio6_dbck = {
  2260. .name = "gpio6_dbck",
  2261. .ops = &clkops_omap2_dflt_wait,
  2262. .parent = &per_32k_alwon_fck,
  2263. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2264. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2265. .clkdm_name = "per_clkdm",
  2266. .recalc = &followparent_recalc,
  2267. };
  2268. static struct clk gpio5_dbck = {
  2269. .name = "gpio5_dbck",
  2270. .ops = &clkops_omap2_dflt_wait,
  2271. .parent = &per_32k_alwon_fck,
  2272. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2273. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2274. .clkdm_name = "per_clkdm",
  2275. .recalc = &followparent_recalc,
  2276. };
  2277. static struct clk gpio4_dbck = {
  2278. .name = "gpio4_dbck",
  2279. .ops = &clkops_omap2_dflt_wait,
  2280. .parent = &per_32k_alwon_fck,
  2281. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2282. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2283. .clkdm_name = "per_clkdm",
  2284. .recalc = &followparent_recalc,
  2285. };
  2286. static struct clk gpio3_dbck = {
  2287. .name = "gpio3_dbck",
  2288. .ops = &clkops_omap2_dflt_wait,
  2289. .parent = &per_32k_alwon_fck,
  2290. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2291. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2292. .clkdm_name = "per_clkdm",
  2293. .recalc = &followparent_recalc,
  2294. };
  2295. static struct clk gpio2_dbck = {
  2296. .name = "gpio2_dbck",
  2297. .ops = &clkops_omap2_dflt_wait,
  2298. .parent = &per_32k_alwon_fck,
  2299. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2300. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2301. .clkdm_name = "per_clkdm",
  2302. .recalc = &followparent_recalc,
  2303. };
  2304. static struct clk wdt3_fck = {
  2305. .name = "wdt3_fck",
  2306. .ops = &clkops_omap2_dflt_wait,
  2307. .parent = &per_32k_alwon_fck,
  2308. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2309. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2310. .clkdm_name = "per_clkdm",
  2311. .recalc = &followparent_recalc,
  2312. };
  2313. static struct clk per_l4_ick = {
  2314. .name = "per_l4_ick",
  2315. .ops = &clkops_null,
  2316. .parent = &l4_ick,
  2317. .flags = RATE_PROPAGATES,
  2318. .clkdm_name = "per_clkdm",
  2319. .recalc = &followparent_recalc,
  2320. };
  2321. static struct clk gpio6_ick = {
  2322. .name = "gpio6_ick",
  2323. .ops = &clkops_omap2_dflt_wait,
  2324. .parent = &per_l4_ick,
  2325. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2326. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2327. .clkdm_name = "per_clkdm",
  2328. .recalc = &followparent_recalc,
  2329. };
  2330. static struct clk gpio5_ick = {
  2331. .name = "gpio5_ick",
  2332. .ops = &clkops_omap2_dflt_wait,
  2333. .parent = &per_l4_ick,
  2334. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2335. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2336. .clkdm_name = "per_clkdm",
  2337. .recalc = &followparent_recalc,
  2338. };
  2339. static struct clk gpio4_ick = {
  2340. .name = "gpio4_ick",
  2341. .ops = &clkops_omap2_dflt_wait,
  2342. .parent = &per_l4_ick,
  2343. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2344. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2345. .clkdm_name = "per_clkdm",
  2346. .recalc = &followparent_recalc,
  2347. };
  2348. static struct clk gpio3_ick = {
  2349. .name = "gpio3_ick",
  2350. .ops = &clkops_omap2_dflt_wait,
  2351. .parent = &per_l4_ick,
  2352. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2353. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2354. .clkdm_name = "per_clkdm",
  2355. .recalc = &followparent_recalc,
  2356. };
  2357. static struct clk gpio2_ick = {
  2358. .name = "gpio2_ick",
  2359. .ops = &clkops_omap2_dflt_wait,
  2360. .parent = &per_l4_ick,
  2361. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2362. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2363. .clkdm_name = "per_clkdm",
  2364. .recalc = &followparent_recalc,
  2365. };
  2366. static struct clk wdt3_ick = {
  2367. .name = "wdt3_ick",
  2368. .ops = &clkops_omap2_dflt_wait,
  2369. .parent = &per_l4_ick,
  2370. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2371. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2372. .clkdm_name = "per_clkdm",
  2373. .recalc = &followparent_recalc,
  2374. };
  2375. static struct clk uart3_ick = {
  2376. .name = "uart3_ick",
  2377. .ops = &clkops_omap2_dflt_wait,
  2378. .parent = &per_l4_ick,
  2379. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2380. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2381. .clkdm_name = "per_clkdm",
  2382. .recalc = &followparent_recalc,
  2383. };
  2384. static struct clk gpt9_ick = {
  2385. .name = "gpt9_ick",
  2386. .ops = &clkops_omap2_dflt_wait,
  2387. .parent = &per_l4_ick,
  2388. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2389. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2390. .clkdm_name = "per_clkdm",
  2391. .recalc = &followparent_recalc,
  2392. };
  2393. static struct clk gpt8_ick = {
  2394. .name = "gpt8_ick",
  2395. .ops = &clkops_omap2_dflt_wait,
  2396. .parent = &per_l4_ick,
  2397. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2398. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2399. .clkdm_name = "per_clkdm",
  2400. .recalc = &followparent_recalc,
  2401. };
  2402. static struct clk gpt7_ick = {
  2403. .name = "gpt7_ick",
  2404. .ops = &clkops_omap2_dflt_wait,
  2405. .parent = &per_l4_ick,
  2406. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2407. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2408. .clkdm_name = "per_clkdm",
  2409. .recalc = &followparent_recalc,
  2410. };
  2411. static struct clk gpt6_ick = {
  2412. .name = "gpt6_ick",
  2413. .ops = &clkops_omap2_dflt_wait,
  2414. .parent = &per_l4_ick,
  2415. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2416. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2417. .clkdm_name = "per_clkdm",
  2418. .recalc = &followparent_recalc,
  2419. };
  2420. static struct clk gpt5_ick = {
  2421. .name = "gpt5_ick",
  2422. .ops = &clkops_omap2_dflt_wait,
  2423. .parent = &per_l4_ick,
  2424. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2425. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2426. .clkdm_name = "per_clkdm",
  2427. .recalc = &followparent_recalc,
  2428. };
  2429. static struct clk gpt4_ick = {
  2430. .name = "gpt4_ick",
  2431. .ops = &clkops_omap2_dflt_wait,
  2432. .parent = &per_l4_ick,
  2433. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2434. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2435. .clkdm_name = "per_clkdm",
  2436. .recalc = &followparent_recalc,
  2437. };
  2438. static struct clk gpt3_ick = {
  2439. .name = "gpt3_ick",
  2440. .ops = &clkops_omap2_dflt_wait,
  2441. .parent = &per_l4_ick,
  2442. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2443. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2444. .clkdm_name = "per_clkdm",
  2445. .recalc = &followparent_recalc,
  2446. };
  2447. static struct clk gpt2_ick = {
  2448. .name = "gpt2_ick",
  2449. .ops = &clkops_omap2_dflt_wait,
  2450. .parent = &per_l4_ick,
  2451. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2452. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2453. .clkdm_name = "per_clkdm",
  2454. .recalc = &followparent_recalc,
  2455. };
  2456. static struct clk mcbsp2_ick = {
  2457. .name = "mcbsp_ick",
  2458. .ops = &clkops_omap2_dflt_wait,
  2459. .id = 2,
  2460. .parent = &per_l4_ick,
  2461. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2462. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2463. .clkdm_name = "per_clkdm",
  2464. .recalc = &followparent_recalc,
  2465. };
  2466. static struct clk mcbsp3_ick = {
  2467. .name = "mcbsp_ick",
  2468. .ops = &clkops_omap2_dflt_wait,
  2469. .id = 3,
  2470. .parent = &per_l4_ick,
  2471. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2472. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2473. .clkdm_name = "per_clkdm",
  2474. .recalc = &followparent_recalc,
  2475. };
  2476. static struct clk mcbsp4_ick = {
  2477. .name = "mcbsp_ick",
  2478. .ops = &clkops_omap2_dflt_wait,
  2479. .id = 4,
  2480. .parent = &per_l4_ick,
  2481. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2482. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2483. .clkdm_name = "per_clkdm",
  2484. .recalc = &followparent_recalc,
  2485. };
  2486. static const struct clksel mcbsp_234_clksel[] = {
  2487. { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
  2488. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2489. { .parent = NULL }
  2490. };
  2491. static struct clk mcbsp2_fck = {
  2492. .name = "mcbsp_fck",
  2493. .ops = &clkops_omap2_dflt_wait,
  2494. .id = 2,
  2495. .init = &omap2_init_clksel_parent,
  2496. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2497. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2498. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2499. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2500. .clksel = mcbsp_234_clksel,
  2501. .clkdm_name = "per_clkdm",
  2502. .recalc = &omap2_clksel_recalc,
  2503. };
  2504. static struct clk mcbsp3_fck = {
  2505. .name = "mcbsp_fck",
  2506. .ops = &clkops_omap2_dflt_wait,
  2507. .id = 3,
  2508. .init = &omap2_init_clksel_parent,
  2509. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2510. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2511. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2512. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2513. .clksel = mcbsp_234_clksel,
  2514. .clkdm_name = "per_clkdm",
  2515. .recalc = &omap2_clksel_recalc,
  2516. };
  2517. static struct clk mcbsp4_fck = {
  2518. .name = "mcbsp_fck",
  2519. .ops = &clkops_omap2_dflt_wait,
  2520. .id = 4,
  2521. .init = &omap2_init_clksel_parent,
  2522. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2523. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2524. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2525. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2526. .clksel = mcbsp_234_clksel,
  2527. .clkdm_name = "per_clkdm",
  2528. .recalc = &omap2_clksel_recalc,
  2529. };
  2530. /* EMU clocks */
  2531. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2532. static const struct clksel_rate emu_src_sys_rates[] = {
  2533. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2534. { .div = 0 },
  2535. };
  2536. static const struct clksel_rate emu_src_core_rates[] = {
  2537. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2538. { .div = 0 },
  2539. };
  2540. static const struct clksel_rate emu_src_per_rates[] = {
  2541. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2542. { .div = 0 },
  2543. };
  2544. static const struct clksel_rate emu_src_mpu_rates[] = {
  2545. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2546. { .div = 0 },
  2547. };
  2548. static const struct clksel emu_src_clksel[] = {
  2549. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2550. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2551. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2552. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2553. { .parent = NULL },
  2554. };
  2555. /*
  2556. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2557. * to switch the source of some of the EMU clocks.
  2558. * XXX Are there CLKEN bits for these EMU clks?
  2559. */
  2560. static struct clk emu_src_ck = {
  2561. .name = "emu_src_ck",
  2562. .ops = &clkops_null,
  2563. .init = &omap2_init_clksel_parent,
  2564. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2565. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2566. .clksel = emu_src_clksel,
  2567. .flags = RATE_PROPAGATES,
  2568. .clkdm_name = "emu_clkdm",
  2569. .recalc = &omap2_clksel_recalc,
  2570. };
  2571. static const struct clksel_rate pclk_emu_rates[] = {
  2572. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2573. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2574. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2575. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2576. { .div = 0 },
  2577. };
  2578. static const struct clksel pclk_emu_clksel[] = {
  2579. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2580. { .parent = NULL },
  2581. };
  2582. static struct clk pclk_fck = {
  2583. .name = "pclk_fck",
  2584. .ops = &clkops_null,
  2585. .init = &omap2_init_clksel_parent,
  2586. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2587. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2588. .clksel = pclk_emu_clksel,
  2589. .flags = RATE_PROPAGATES,
  2590. .clkdm_name = "emu_clkdm",
  2591. .recalc = &omap2_clksel_recalc,
  2592. };
  2593. static const struct clksel_rate pclkx2_emu_rates[] = {
  2594. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2595. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2596. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2597. { .div = 0 },
  2598. };
  2599. static const struct clksel pclkx2_emu_clksel[] = {
  2600. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2601. { .parent = NULL },
  2602. };
  2603. static struct clk pclkx2_fck = {
  2604. .name = "pclkx2_fck",
  2605. .ops = &clkops_null,
  2606. .init = &omap2_init_clksel_parent,
  2607. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2608. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2609. .clksel = pclkx2_emu_clksel,
  2610. .flags = RATE_PROPAGATES,
  2611. .clkdm_name = "emu_clkdm",
  2612. .recalc = &omap2_clksel_recalc,
  2613. };
  2614. static const struct clksel atclk_emu_clksel[] = {
  2615. { .parent = &emu_src_ck, .rates = div2_rates },
  2616. { .parent = NULL },
  2617. };
  2618. static struct clk atclk_fck = {
  2619. .name = "atclk_fck",
  2620. .ops = &clkops_null,
  2621. .init = &omap2_init_clksel_parent,
  2622. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2623. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2624. .clksel = atclk_emu_clksel,
  2625. .flags = RATE_PROPAGATES,
  2626. .clkdm_name = "emu_clkdm",
  2627. .recalc = &omap2_clksel_recalc,
  2628. };
  2629. static struct clk traceclk_src_fck = {
  2630. .name = "traceclk_src_fck",
  2631. .ops = &clkops_null,
  2632. .init = &omap2_init_clksel_parent,
  2633. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2634. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2635. .clksel = emu_src_clksel,
  2636. .flags = RATE_PROPAGATES,
  2637. .clkdm_name = "emu_clkdm",
  2638. .recalc = &omap2_clksel_recalc,
  2639. };
  2640. static const struct clksel_rate traceclk_rates[] = {
  2641. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2642. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2643. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2644. { .div = 0 },
  2645. };
  2646. static const struct clksel traceclk_clksel[] = {
  2647. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2648. { .parent = NULL },
  2649. };
  2650. static struct clk traceclk_fck = {
  2651. .name = "traceclk_fck",
  2652. .ops = &clkops_null,
  2653. .init = &omap2_init_clksel_parent,
  2654. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2655. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2656. .clksel = traceclk_clksel,
  2657. .clkdm_name = "emu_clkdm",
  2658. .recalc = &omap2_clksel_recalc,
  2659. };
  2660. /* SR clocks */
  2661. /* SmartReflex fclk (VDD1) */
  2662. static struct clk sr1_fck = {
  2663. .name = "sr1_fck",
  2664. .ops = &clkops_omap2_dflt_wait,
  2665. .parent = &sys_ck,
  2666. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2667. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2668. .flags = RATE_PROPAGATES,
  2669. .recalc = &followparent_recalc,
  2670. };
  2671. /* SmartReflex fclk (VDD2) */
  2672. static struct clk sr2_fck = {
  2673. .name = "sr2_fck",
  2674. .ops = &clkops_omap2_dflt_wait,
  2675. .parent = &sys_ck,
  2676. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2677. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2678. .flags = RATE_PROPAGATES,
  2679. .recalc = &followparent_recalc,
  2680. };
  2681. static struct clk sr_l4_ick = {
  2682. .name = "sr_l4_ick",
  2683. .ops = &clkops_null, /* RMK: missing? */
  2684. .parent = &l4_ick,
  2685. .clkdm_name = "core_l4_clkdm",
  2686. .recalc = &followparent_recalc,
  2687. };
  2688. /* SECURE_32K_FCK clocks */
  2689. /* XXX This clock no longer exists in 3430 TRM rev F */
  2690. static struct clk gpt12_fck = {
  2691. .name = "gpt12_fck",
  2692. .ops = &clkops_null,
  2693. .parent = &secure_32k_fck,
  2694. .recalc = &followparent_recalc,
  2695. };
  2696. static struct clk wdt1_fck = {
  2697. .name = "wdt1_fck",
  2698. .ops = &clkops_null,
  2699. .parent = &secure_32k_fck,
  2700. .recalc = &followparent_recalc,
  2701. };
  2702. #endif