devicetree.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * Architecture specific OF callbacks.
  3. */
  4. #include <linux/bootmem.h>
  5. #include <linux/export.h>
  6. #include <linux/io.h>
  7. #include <linux/irqdomain.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/list.h>
  10. #include <linux/of.h>
  11. #include <linux/of_fdt.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_platform.h>
  14. #include <linux/of_irq.h>
  15. #include <linux/slab.h>
  16. #include <linux/pci.h>
  17. #include <linux/of_pci.h>
  18. #include <linux/initrd.h>
  19. #include <asm/hpet.h>
  20. #include <asm/apic.h>
  21. #include <asm/pci_x86.h>
  22. __initdata u64 initial_dtb;
  23. char __initdata cmd_line[COMMAND_LINE_SIZE];
  24. int __initdata of_ioapic;
  25. unsigned long pci_address_to_pio(phys_addr_t address)
  26. {
  27. /*
  28. * The ioport address can be directly used by inX / outX
  29. */
  30. BUG_ON(address >= (1 << 16));
  31. return (unsigned long)address;
  32. }
  33. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  34. void __init early_init_dt_scan_chosen_arch(unsigned long node)
  35. {
  36. BUG();
  37. }
  38. void __init early_init_dt_add_memory_arch(u64 base, u64 size)
  39. {
  40. BUG();
  41. }
  42. void * __init early_init_dt_alloc_memory_arch(u64 size, u64 align)
  43. {
  44. return __alloc_bootmem(size, align, __pa(MAX_DMA_ADDRESS));
  45. }
  46. #ifdef CONFIG_BLK_DEV_INITRD
  47. void __init early_init_dt_setup_initrd_arch(u64 start, u64 end)
  48. {
  49. initrd_start = (unsigned long)__va(start);
  50. initrd_end = (unsigned long)__va(end);
  51. initrd_below_start_ok = 1;
  52. }
  53. #endif
  54. void __init add_dtb(u64 data)
  55. {
  56. initial_dtb = data + offsetof(struct setup_data, data);
  57. }
  58. /*
  59. * CE4100 ids. Will be moved to machine_device_initcall() once we have it.
  60. */
  61. static struct of_device_id __initdata ce4100_ids[] = {
  62. { .compatible = "intel,ce4100-cp", },
  63. { .compatible = "isa", },
  64. { .compatible = "pci", },
  65. {},
  66. };
  67. static int __init add_bus_probe(void)
  68. {
  69. if (!of_have_populated_dt())
  70. return 0;
  71. return of_platform_bus_probe(NULL, ce4100_ids, NULL);
  72. }
  73. module_init(add_bus_probe);
  74. #ifdef CONFIG_PCI
  75. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  76. {
  77. struct device_node *np;
  78. for_each_node_by_type(np, "pci") {
  79. const void *prop;
  80. unsigned int bus_min;
  81. prop = of_get_property(np, "bus-range", NULL);
  82. if (!prop)
  83. continue;
  84. bus_min = be32_to_cpup(prop);
  85. if (bus->number == bus_min)
  86. return np;
  87. }
  88. return NULL;
  89. }
  90. static int x86_of_pci_irq_enable(struct pci_dev *dev)
  91. {
  92. u32 virq;
  93. int ret;
  94. u8 pin;
  95. ret = pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  96. if (ret)
  97. return ret;
  98. if (!pin)
  99. return 0;
  100. virq = of_irq_parse_and_map_pci(dev, 0, 0);
  101. if (virq == 0)
  102. return -EINVAL;
  103. dev->irq = virq;
  104. return 0;
  105. }
  106. static void x86_of_pci_irq_disable(struct pci_dev *dev)
  107. {
  108. }
  109. void x86_of_pci_init(void)
  110. {
  111. pcibios_enable_irq = x86_of_pci_irq_enable;
  112. pcibios_disable_irq = x86_of_pci_irq_disable;
  113. }
  114. #endif
  115. static void __init dtb_setup_hpet(void)
  116. {
  117. #ifdef CONFIG_HPET_TIMER
  118. struct device_node *dn;
  119. struct resource r;
  120. int ret;
  121. dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-hpet");
  122. if (!dn)
  123. return;
  124. ret = of_address_to_resource(dn, 0, &r);
  125. if (ret) {
  126. WARN_ON(1);
  127. return;
  128. }
  129. hpet_address = r.start;
  130. #endif
  131. }
  132. static void __init dtb_lapic_setup(void)
  133. {
  134. #ifdef CONFIG_X86_LOCAL_APIC
  135. struct device_node *dn;
  136. struct resource r;
  137. int ret;
  138. dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-lapic");
  139. if (!dn)
  140. return;
  141. ret = of_address_to_resource(dn, 0, &r);
  142. if (WARN_ON(ret))
  143. return;
  144. /* Did the boot loader setup the local APIC ? */
  145. if (!cpu_has_apic) {
  146. if (apic_force_enable(r.start))
  147. return;
  148. }
  149. smp_found_config = 1;
  150. pic_mode = 1;
  151. register_lapic_address(r.start);
  152. generic_processor_info(boot_cpu_physical_apicid,
  153. GET_APIC_VERSION(apic_read(APIC_LVR)));
  154. #endif
  155. }
  156. #ifdef CONFIG_X86_IO_APIC
  157. static unsigned int ioapic_id;
  158. static void __init dtb_add_ioapic(struct device_node *dn)
  159. {
  160. struct resource r;
  161. int ret;
  162. ret = of_address_to_resource(dn, 0, &r);
  163. if (ret) {
  164. printk(KERN_ERR "Can't obtain address from node %s.\n",
  165. dn->full_name);
  166. return;
  167. }
  168. mp_register_ioapic(++ioapic_id, r.start, gsi_top);
  169. }
  170. static void __init dtb_ioapic_setup(void)
  171. {
  172. struct device_node *dn;
  173. for_each_compatible_node(dn, NULL, "intel,ce4100-ioapic")
  174. dtb_add_ioapic(dn);
  175. if (nr_ioapics) {
  176. of_ioapic = 1;
  177. return;
  178. }
  179. printk(KERN_ERR "Error: No information about IO-APIC in OF.\n");
  180. }
  181. #else
  182. static void __init dtb_ioapic_setup(void) {}
  183. #endif
  184. static void __init dtb_apic_setup(void)
  185. {
  186. dtb_lapic_setup();
  187. dtb_ioapic_setup();
  188. }
  189. #ifdef CONFIG_OF_FLATTREE
  190. static void __init x86_flattree_get_config(void)
  191. {
  192. u32 size, map_len;
  193. void *new_dtb;
  194. if (!initial_dtb)
  195. return;
  196. map_len = max(PAGE_SIZE - (initial_dtb & ~PAGE_MASK),
  197. (u64)sizeof(struct boot_param_header));
  198. initial_boot_params = early_memremap(initial_dtb, map_len);
  199. size = be32_to_cpu(initial_boot_params->totalsize);
  200. if (map_len < size) {
  201. early_iounmap(initial_boot_params, map_len);
  202. initial_boot_params = early_memremap(initial_dtb, size);
  203. map_len = size;
  204. }
  205. new_dtb = alloc_bootmem(size);
  206. memcpy(new_dtb, initial_boot_params, size);
  207. early_iounmap(initial_boot_params, map_len);
  208. initial_boot_params = new_dtb;
  209. /* root level address cells */
  210. of_scan_flat_dt(early_init_dt_scan_root, NULL);
  211. unflatten_device_tree();
  212. }
  213. #else
  214. static inline void x86_flattree_get_config(void) { }
  215. #endif
  216. void __init x86_dtb_init(void)
  217. {
  218. x86_flattree_get_config();
  219. if (!of_have_populated_dt())
  220. return;
  221. dtb_setup_hpet();
  222. dtb_apic_setup();
  223. }
  224. #ifdef CONFIG_X86_IO_APIC
  225. struct of_ioapic_type {
  226. u32 out_type;
  227. u32 trigger;
  228. u32 polarity;
  229. };
  230. static struct of_ioapic_type of_ioapic_type[] =
  231. {
  232. {
  233. .out_type = IRQ_TYPE_EDGE_RISING,
  234. .trigger = IOAPIC_EDGE,
  235. .polarity = 1,
  236. },
  237. {
  238. .out_type = IRQ_TYPE_LEVEL_LOW,
  239. .trigger = IOAPIC_LEVEL,
  240. .polarity = 0,
  241. },
  242. {
  243. .out_type = IRQ_TYPE_LEVEL_HIGH,
  244. .trigger = IOAPIC_LEVEL,
  245. .polarity = 1,
  246. },
  247. {
  248. .out_type = IRQ_TYPE_EDGE_FALLING,
  249. .trigger = IOAPIC_EDGE,
  250. .polarity = 0,
  251. },
  252. };
  253. static int ioapic_xlate(struct irq_domain *domain,
  254. struct device_node *controller,
  255. const u32 *intspec, u32 intsize,
  256. irq_hw_number_t *out_hwirq, u32 *out_type)
  257. {
  258. struct io_apic_irq_attr attr;
  259. struct of_ioapic_type *it;
  260. u32 line, idx;
  261. int rc;
  262. if (WARN_ON(intsize < 2))
  263. return -EINVAL;
  264. line = intspec[0];
  265. if (intspec[1] >= ARRAY_SIZE(of_ioapic_type))
  266. return -EINVAL;
  267. it = &of_ioapic_type[intspec[1]];
  268. idx = (u32) domain->host_data;
  269. set_io_apic_irq_attr(&attr, idx, line, it->trigger, it->polarity);
  270. rc = io_apic_setup_irq_pin_once(irq_find_mapping(domain, line),
  271. cpu_to_node(0), &attr);
  272. if (rc)
  273. return rc;
  274. *out_hwirq = line;
  275. *out_type = it->out_type;
  276. return 0;
  277. }
  278. const struct irq_domain_ops ioapic_irq_domain_ops = {
  279. .xlate = ioapic_xlate,
  280. };
  281. static void dt_add_ioapic_domain(unsigned int ioapic_num,
  282. struct device_node *np)
  283. {
  284. struct irq_domain *id;
  285. struct mp_ioapic_gsi *gsi_cfg;
  286. int ret;
  287. int num;
  288. gsi_cfg = mp_ioapic_gsi_routing(ioapic_num);
  289. num = gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
  290. id = irq_domain_add_linear(np, num, &ioapic_irq_domain_ops,
  291. (void *)ioapic_num);
  292. BUG_ON(!id);
  293. if (gsi_cfg->gsi_base == 0) {
  294. /*
  295. * The first NR_IRQS_LEGACY irq descs are allocated in
  296. * early_irq_init() and need just a mapping. The
  297. * remaining irqs need both. All of them are preallocated
  298. * and assigned so we can keep the 1:1 mapping which the ioapic
  299. * is having.
  300. */
  301. irq_domain_associate_many(id, 0, 0, NR_IRQS_LEGACY);
  302. if (num > NR_IRQS_LEGACY) {
  303. ret = irq_create_strict_mappings(id, NR_IRQS_LEGACY,
  304. NR_IRQS_LEGACY, num - NR_IRQS_LEGACY);
  305. if (ret)
  306. pr_err("Error creating mapping for the "
  307. "remaining IRQs: %d\n", ret);
  308. }
  309. irq_set_default_host(id);
  310. } else {
  311. ret = irq_create_strict_mappings(id, gsi_cfg->gsi_base, 0, num);
  312. if (ret)
  313. pr_err("Error creating IRQ mapping: %d\n", ret);
  314. }
  315. }
  316. static void __init ioapic_add_ofnode(struct device_node *np)
  317. {
  318. struct resource r;
  319. int i, ret;
  320. ret = of_address_to_resource(np, 0, &r);
  321. if (ret) {
  322. printk(KERN_ERR "Failed to obtain address for %s\n",
  323. np->full_name);
  324. return;
  325. }
  326. for (i = 0; i < nr_ioapics; i++) {
  327. if (r.start == mpc_ioapic_addr(i)) {
  328. dt_add_ioapic_domain(i, np);
  329. return;
  330. }
  331. }
  332. printk(KERN_ERR "IOxAPIC at %s is not registered.\n", np->full_name);
  333. }
  334. void __init x86_add_irq_domains(void)
  335. {
  336. struct device_node *dp;
  337. if (!of_have_populated_dt())
  338. return;
  339. for_each_node_with_property(dp, "interrupt-controller") {
  340. if (of_device_is_compatible(dp, "intel,ce4100-ioapic"))
  341. ioapic_add_ofnode(dp);
  342. }
  343. }
  344. #else
  345. void __init x86_add_irq_domains(void) { }
  346. #endif