setup.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /***********************************************************************
  2. *
  3. * Copyright 2001 MontaVista Software Inc.
  4. * Author: MontaVista Software, Inc.
  5. * ahennessy@mvista.com
  6. *
  7. * Based on arch/mips/ddb5xxx/ddb5477/setup.c
  8. *
  9. * Setup file for JMR3927.
  10. *
  11. * Copyright (C) 2000-2001 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  19. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  21. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  23. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  24. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  25. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  26. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  27. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. *
  29. * You should have received a copy of the GNU General Public License along
  30. * with this program; if not, write to the Free Software Foundation, Inc.,
  31. * 675 Mass Ave, Cambridge, MA 02139, USA.
  32. *
  33. ***********************************************************************
  34. */
  35. #include <linux/init.h>
  36. #include <linux/kernel.h>
  37. #include <linux/kdev_t.h>
  38. #include <linux/types.h>
  39. #include <linux/sched.h>
  40. #include <linux/pci.h>
  41. #include <linux/ide.h>
  42. #include <linux/irq.h>
  43. #include <linux/ioport.h>
  44. #include <linux/param.h> /* for HZ */
  45. #include <linux/delay.h>
  46. #include <linux/pm.h>
  47. #ifdef CONFIG_SERIAL_TXX9
  48. #include <linux/tty.h>
  49. #include <linux/serial.h>
  50. #include <linux/serial_core.h>
  51. #endif
  52. #include <asm/addrspace.h>
  53. #include <asm/time.h>
  54. #include <asm/bcache.h>
  55. #include <asm/irq.h>
  56. #include <asm/reboot.h>
  57. #include <asm/gdb-stub.h>
  58. #include <asm/jmr3927/jmr3927.h>
  59. #include <asm/mipsregs.h>
  60. #include <asm/traps.h>
  61. extern void puts(unsigned char *cp);
  62. /* Tick Timer divider */
  63. #define JMR3927_TIMER_CCD 0 /* 1/2 */
  64. #define JMR3927_TIMER_CLK (JMR3927_IMCLK / (2 << JMR3927_TIMER_CCD))
  65. unsigned char led_state = 0xf;
  66. struct {
  67. struct resource ram0;
  68. struct resource ram1;
  69. struct resource pcimem;
  70. struct resource iob;
  71. struct resource ioc;
  72. struct resource pciio;
  73. struct resource jmy1394;
  74. struct resource rom1;
  75. struct resource rom0;
  76. struct resource sio0;
  77. struct resource sio1;
  78. } jmr3927_resources = {
  79. {
  80. .start = 0,
  81. .end = 0x01FFFFFF,
  82. .name = "RAM0",
  83. .flags = IORESOURCE_MEM
  84. }, {
  85. .start = 0x02000000,
  86. .end = 0x03FFFFFF,
  87. .name = "RAM1",
  88. .flags = IORESOURCE_MEM
  89. }, {
  90. .start = 0x08000000,
  91. .end = 0x07FFFFFF,
  92. .name = "PCIMEM",
  93. .flags = IORESOURCE_MEM
  94. }, {
  95. .start = 0x10000000,
  96. .end = 0x13FFFFFF,
  97. .name = "IOB"
  98. }, {
  99. .start = 0x14000000,
  100. .end = 0x14FFFFFF,
  101. .name = "IOC"
  102. }, {
  103. .start = 0x15000000,
  104. .end = 0x15FFFFFF,
  105. .name = "PCIIO"
  106. }, {
  107. .start = 0x1D000000,
  108. .end = 0x1D3FFFFF,
  109. .name = "JMY1394"
  110. }, {
  111. .start = 0x1E000000,
  112. .end = 0x1E3FFFFF,
  113. .name = "ROM1"
  114. }, {
  115. .start = 0x1FC00000,
  116. .end = 0x1FFFFFFF,
  117. .name = "ROM0"
  118. }, {
  119. .start = 0xFFFEF300,
  120. .end = 0xFFFEF3FF,
  121. .name = "SIO0"
  122. }, {
  123. .start = 0xFFFEF400,
  124. .end = 0xFFFEF4FF,
  125. .name = "SIO1"
  126. },
  127. };
  128. /* don't enable - see errata */
  129. int jmr3927_ccfg_toeon = 0;
  130. static inline void do_reset(void)
  131. {
  132. #ifdef CONFIG_TC35815
  133. extern void tc35815_killall(void);
  134. tc35815_killall();
  135. #endif
  136. #if 1 /* Resetting PCI bus */
  137. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  138. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
  139. (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
  140. mdelay(1);
  141. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  142. #endif
  143. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
  144. }
  145. static void jmr3927_machine_restart(char *command)
  146. {
  147. local_irq_disable();
  148. puts("Rebooting...");
  149. do_reset();
  150. }
  151. static void jmr3927_machine_halt(void)
  152. {
  153. puts("JMR-TX3927 halted.\n");
  154. while (1);
  155. }
  156. static void jmr3927_machine_power_off(void)
  157. {
  158. puts("JMR-TX3927 halted. Please turn off the power.\n");
  159. while (1);
  160. }
  161. static unsigned int jmr3927_hpt_read(void)
  162. {
  163. /* We assume this function is called xtime_lock held. */
  164. return jiffies * (JMR3927_TIMER_CLK / HZ) + jmr3927_tmrptr->trr;
  165. }
  166. #define USE_RTC_DS1742
  167. #ifdef USE_RTC_DS1742
  168. extern void rtc_ds1742_init(unsigned long base);
  169. #endif
  170. static void __init jmr3927_time_init(void)
  171. {
  172. mips_hpt_read = jmr3927_hpt_read;
  173. mips_hpt_frequency = JMR3927_TIMER_CLK;
  174. #ifdef USE_RTC_DS1742
  175. if (jmr3927_have_nvram()) {
  176. rtc_ds1742_init(JMR3927_IOC_NVRAMB_ADDR);
  177. }
  178. #endif
  179. }
  180. void __init plat_timer_setup(struct irqaction *irq)
  181. {
  182. jmr3927_tmrptr->cpra = JMR3927_TIMER_CLK / HZ;
  183. jmr3927_tmrptr->itmr = TXx927_TMTITMR_TIIE | TXx927_TMTITMR_TZCE;
  184. jmr3927_tmrptr->ccdr = JMR3927_TIMER_CCD;
  185. jmr3927_tmrptr->tcr =
  186. TXx927_TMTCR_TCE | TXx927_TMTCR_CCDE | TXx927_TMTCR_TMODE_ITVL;
  187. setup_irq(JMR3927_IRQ_TICK, irq);
  188. }
  189. #define USECS_PER_JIFFY (1000000/HZ)
  190. //#undef DO_WRITE_THROUGH
  191. #define DO_WRITE_THROUGH
  192. #define DO_ENABLE_CACHE
  193. extern char * __init prom_getcmdline(void);
  194. static void jmr3927_board_init(void);
  195. extern struct resource pci_io_resource;
  196. extern struct resource pci_mem_resource;
  197. void __init plat_mem_setup(void)
  198. {
  199. char *argptr;
  200. set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
  201. board_time_init = jmr3927_time_init;
  202. _machine_restart = jmr3927_machine_restart;
  203. _machine_halt = jmr3927_machine_halt;
  204. pm_power_off = jmr3927_machine_power_off;
  205. /*
  206. * IO/MEM resources.
  207. */
  208. ioport_resource.start = pci_io_resource.start;
  209. ioport_resource.end = pci_io_resource.end;
  210. iomem_resource.start = 0;
  211. iomem_resource.end = 0xffffffff;
  212. /* Reboot on panic */
  213. panic_timeout = 180;
  214. {
  215. unsigned int conf;
  216. conf = read_c0_conf();
  217. }
  218. #if 1
  219. /* cache setup */
  220. {
  221. unsigned int conf;
  222. #ifdef DO_ENABLE_CACHE
  223. int mips_ic_disable = 0, mips_dc_disable = 0;
  224. #else
  225. int mips_ic_disable = 1, mips_dc_disable = 1;
  226. #endif
  227. #ifdef DO_WRITE_THROUGH
  228. int mips_config_cwfon = 0;
  229. int mips_config_wbon = 0;
  230. #else
  231. int mips_config_cwfon = 1;
  232. int mips_config_wbon = 1;
  233. #endif
  234. conf = read_c0_conf();
  235. conf &= ~(TX39_CONF_ICE | TX39_CONF_DCE | TX39_CONF_WBON | TX39_CONF_CWFON);
  236. conf |= mips_ic_disable ? 0 : TX39_CONF_ICE;
  237. conf |= mips_dc_disable ? 0 : TX39_CONF_DCE;
  238. conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
  239. conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
  240. write_c0_conf(conf);
  241. write_c0_cache(0);
  242. }
  243. #endif
  244. /* initialize board */
  245. jmr3927_board_init();
  246. argptr = prom_getcmdline();
  247. if ((argptr = strstr(argptr, "toeon")) != NULL) {
  248. jmr3927_ccfg_toeon = 1;
  249. }
  250. argptr = prom_getcmdline();
  251. if ((argptr = strstr(argptr, "ip=")) == NULL) {
  252. argptr = prom_getcmdline();
  253. strcat(argptr, " ip=bootp");
  254. }
  255. #ifdef CONFIG_SERIAL_TXX9
  256. {
  257. extern int early_serial_txx9_setup(struct uart_port *port);
  258. int i;
  259. struct uart_port req;
  260. for(i = 0; i < 2; i++) {
  261. memset(&req, 0, sizeof(req));
  262. req.line = i;
  263. req.iotype = UPIO_MEM;
  264. req.membase = (char *)TX3927_SIO_REG(i);
  265. req.mapbase = TX3927_SIO_REG(i);
  266. req.irq = i == 0 ?
  267. JMR3927_IRQ_IRC_SIO0 : JMR3927_IRQ_IRC_SIO1;
  268. if (i == 0)
  269. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  270. req.uartclk = JMR3927_IMCLK;
  271. early_serial_txx9_setup(&req);
  272. }
  273. }
  274. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  275. argptr = prom_getcmdline();
  276. if ((argptr = strstr(argptr, "console=")) == NULL) {
  277. argptr = prom_getcmdline();
  278. strcat(argptr, " console=ttyS1,115200");
  279. }
  280. #endif
  281. #endif
  282. }
  283. static void tx3927_setup(void);
  284. #ifdef CONFIG_PCI
  285. unsigned long mips_pci_io_base;
  286. unsigned long mips_pci_io_size;
  287. unsigned long mips_pci_mem_base;
  288. unsigned long mips_pci_mem_size;
  289. /* for legacy I/O, PCI I/O PCI Bus address must be 0 */
  290. unsigned long mips_pci_io_pciaddr = 0;
  291. #endif
  292. static void __init jmr3927_board_init(void)
  293. {
  294. char *argptr;
  295. #ifdef CONFIG_PCI
  296. mips_pci_io_base = JMR3927_PCIIO;
  297. mips_pci_io_size = JMR3927_PCIIO_SIZE;
  298. mips_pci_mem_base = JMR3927_PCIMEM;
  299. mips_pci_mem_size = JMR3927_PCIMEM_SIZE;
  300. #endif
  301. tx3927_setup();
  302. if (jmr3927_have_isac()) {
  303. #ifdef CONFIG_FB_E1355
  304. argptr = prom_getcmdline();
  305. if ((argptr = strstr(argptr, "video=")) == NULL) {
  306. argptr = prom_getcmdline();
  307. strcat(argptr, " video=e1355fb:crt16h");
  308. }
  309. #endif
  310. #ifdef CONFIG_BLK_DEV_IDE
  311. /* overrides PCI-IDE */
  312. #endif
  313. }
  314. /* SIO0 DTR on */
  315. jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
  316. jmr3927_led_set(0);
  317. if (jmr3927_have_isac())
  318. jmr3927_io_led_set(0);
  319. printk("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
  320. jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
  321. jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
  322. jmr3927_dipsw1(), jmr3927_dipsw2(),
  323. jmr3927_dipsw3(), jmr3927_dipsw4());
  324. if (jmr3927_have_isac())
  325. printk("JMI-3927IO2 --- ISAC(Rev %d) DIPSW:%01x\n",
  326. jmr3927_isac_reg_in(JMR3927_ISAC_REV_ADDR) & JMR3927_REV_MASK,
  327. jmr3927_io_dipsw());
  328. }
  329. void __init tx3927_setup(void)
  330. {
  331. int i;
  332. /* SDRAMC are configured by PROM */
  333. /* ROMC */
  334. tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
  335. tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
  336. tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
  337. tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
  338. /* CCFG */
  339. /* enable Timeout BusError */
  340. if (jmr3927_ccfg_toeon)
  341. tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
  342. /* clear BusErrorOnWrite flag */
  343. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
  344. /* Disable PCI snoop */
  345. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
  346. #ifdef DO_WRITE_THROUGH
  347. /* Enable PCI SNOOP - with write through only */
  348. tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
  349. #endif
  350. /* Pin selection */
  351. tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
  352. tx3927_ccfgptr->pcfg |=
  353. TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
  354. (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
  355. printk("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
  356. tx3927_ccfgptr->crir,
  357. tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
  358. /* IRC */
  359. /* disable interrupt control */
  360. tx3927_ircptr->cer = 0;
  361. /* mask all IRC interrupts */
  362. tx3927_ircptr->imr = 0;
  363. for (i = 0; i < TX3927_NUM_IR / 2; i++) {
  364. tx3927_ircptr->ilr[i] = 0;
  365. }
  366. /* setup IRC interrupt mode (Low Active) */
  367. for (i = 0; i < TX3927_NUM_IR / 8; i++) {
  368. tx3927_ircptr->cr[i] = 0;
  369. }
  370. /* TMR */
  371. /* disable all timers */
  372. for (i = 0; i < TX3927_NR_TMR; i++) {
  373. tx3927_tmrptr(i)->tcr = TXx927_TMTCR_CRE;
  374. tx3927_tmrptr(i)->tisr = 0;
  375. tx3927_tmrptr(i)->cpra = 0xffffffff;
  376. tx3927_tmrptr(i)->itmr = 0;
  377. tx3927_tmrptr(i)->ccdr = 0;
  378. tx3927_tmrptr(i)->pgmr = 0;
  379. }
  380. /* DMA */
  381. tx3927_dmaptr->mcr = 0;
  382. for (i = 0; i < sizeof(tx3927_dmaptr->ch) / sizeof(tx3927_dmaptr->ch[0]); i++) {
  383. /* reset channel */
  384. tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
  385. tx3927_dmaptr->ch[i].ccr = 0;
  386. }
  387. /* enable DMA */
  388. #ifdef __BIG_ENDIAN
  389. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
  390. #else
  391. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
  392. #endif
  393. #ifdef CONFIG_PCI
  394. /* PCIC */
  395. printk("TX3927 PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:",
  396. tx3927_pcicptr->did, tx3927_pcicptr->vid,
  397. tx3927_pcicptr->rid);
  398. if (!(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB)) {
  399. printk("External\n");
  400. /* XXX */
  401. } else {
  402. printk("Internal\n");
  403. /* Reset PCI Bus */
  404. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  405. udelay(100);
  406. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
  407. JMR3927_IOC_RESET_ADDR);
  408. udelay(100);
  409. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  410. /* Disable External PCI Config. Access */
  411. tx3927_pcicptr->lbc = TX3927_PCIC_LBC_EPCAD;
  412. #ifdef __BIG_ENDIAN
  413. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_IBSE |
  414. TX3927_PCIC_LBC_TIBSE |
  415. TX3927_PCIC_LBC_TMFBSE | TX3927_PCIC_LBC_MSDSE;
  416. #endif
  417. /* LB->PCI mappings */
  418. tx3927_pcicptr->iomas = ~(mips_pci_io_size - 1);
  419. tx3927_pcicptr->ilbioma = mips_pci_io_base;
  420. tx3927_pcicptr->ipbioma = mips_pci_io_pciaddr;
  421. tx3927_pcicptr->mmas = ~(mips_pci_mem_size - 1);
  422. tx3927_pcicptr->ilbmma = mips_pci_mem_base;
  423. tx3927_pcicptr->ipbmma = mips_pci_mem_base;
  424. /* PCI->LB mappings */
  425. tx3927_pcicptr->iobas = 0xffffffff;
  426. tx3927_pcicptr->ioba = 0;
  427. tx3927_pcicptr->tlbioma = 0;
  428. tx3927_pcicptr->mbas = ~(mips_pci_mem_size - 1);
  429. tx3927_pcicptr->mba = 0;
  430. tx3927_pcicptr->tlbmma = 0;
  431. #ifndef JMR3927_INIT_INDIRECT_PCI
  432. /* Enable Direct mapping Address Space Decoder */
  433. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_ILMDE | TX3927_PCIC_LBC_ILIDE;
  434. #endif
  435. /* Clear All Local Bus Status */
  436. tx3927_pcicptr->lbstat = TX3927_PCIC_LBIM_ALL;
  437. /* Enable All Local Bus Interrupts */
  438. tx3927_pcicptr->lbim = TX3927_PCIC_LBIM_ALL;
  439. /* Clear All PCI Status Error */
  440. tx3927_pcicptr->pcistat = TX3927_PCIC_PCISTATIM_ALL;
  441. /* Enable All PCI Status Error Interrupts */
  442. tx3927_pcicptr->pcistatim = TX3927_PCIC_PCISTATIM_ALL;
  443. /* PCIC Int => IRC IRQ10 */
  444. tx3927_pcicptr->il = TX3927_IR_PCI;
  445. #if 1
  446. /* Target Control (per errata) */
  447. tx3927_pcicptr->tc = TX3927_PCIC_TC_OF8E | TX3927_PCIC_TC_IF8E;
  448. #endif
  449. /* Enable Bus Arbiter */
  450. #if 0
  451. tx3927_pcicptr->req_trace = 0x73737373;
  452. #endif
  453. tx3927_pcicptr->pbapmc = TX3927_PCIC_PBAPMC_PBAEN;
  454. tx3927_pcicptr->pcicmd = PCI_COMMAND_MASTER |
  455. PCI_COMMAND_MEMORY |
  456. #if 1
  457. PCI_COMMAND_IO |
  458. #endif
  459. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  460. }
  461. #endif /* CONFIG_PCI */
  462. /* PIO */
  463. /* PIO[15:12] connected to LEDs */
  464. tx3927_pioptr->dir = 0x0000f000;
  465. tx3927_pioptr->maskcpu = 0;
  466. tx3927_pioptr->maskext = 0;
  467. {
  468. unsigned int conf;
  469. conf = read_c0_conf();
  470. if (!(conf & TX39_CONF_ICE))
  471. printk("TX3927 I-Cache disabled.\n");
  472. if (!(conf & TX39_CONF_DCE))
  473. printk("TX3927 D-Cache disabled.\n");
  474. else if (!(conf & TX39_CONF_WBON))
  475. printk("TX3927 D-Cache WriteThrough.\n");
  476. else if (!(conf & TX39_CONF_CWFON))
  477. printk("TX3927 D-Cache WriteBack.\n");
  478. else
  479. printk("TX3927 D-Cache WriteBack (CWF) .\n");
  480. }
  481. }