setup.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854
  1. /*
  2. * linux/arch/sh/boards/se/7724/setup.c
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/mtd/physmap.h>
  17. #include <linux/delay.h>
  18. #include <linux/smc91x.h>
  19. #include <linux/gpio.h>
  20. #include <linux/input.h>
  21. #include <linux/input/sh_keysc.h>
  22. #include <linux/usb/r8a66597.h>
  23. #include <video/sh_mobile_lcdc.h>
  24. #include <media/sh_mobile_ceu.h>
  25. #include <sound/sh_fsi.h>
  26. #include <asm/io.h>
  27. #include <asm/heartbeat.h>
  28. #include <asm/sh_eth.h>
  29. #include <asm/clock.h>
  30. #include <asm/suspend.h>
  31. #include <cpu/sh7724.h>
  32. #include <mach-se/mach/se7724.h>
  33. /*
  34. * SWx 1234 5678
  35. * ------------------------------------
  36. * SW31 : 1001 1100 : default
  37. * SW32 : 0111 1111 : use on board flash
  38. *
  39. * SW41 : abxx xxxx -> a = 0 : Analog monitor
  40. * 1 : Digital monitor
  41. * b = 0 : VGA
  42. * 1 : 720p
  43. */
  44. /*
  45. * about 720p
  46. *
  47. * When you use 1280 x 720 lcdc output,
  48. * you should change OSC6 lcdc clock from 25.175MHz to 74.25MHz,
  49. * and change SW41 to use 720p
  50. */
  51. /* Heartbeat */
  52. static struct resource heartbeat_resource = {
  53. .start = PA_LED,
  54. .end = PA_LED,
  55. .flags = IORESOURCE_MEM | IORESOURCE_MEM_16BIT,
  56. };
  57. static struct platform_device heartbeat_device = {
  58. .name = "heartbeat",
  59. .id = -1,
  60. .num_resources = 1,
  61. .resource = &heartbeat_resource,
  62. };
  63. /* LAN91C111 */
  64. static struct smc91x_platdata smc91x_info = {
  65. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  66. };
  67. static struct resource smc91x_eth_resources[] = {
  68. [0] = {
  69. .name = "SMC91C111" ,
  70. .start = 0x1a300300,
  71. .end = 0x1a30030f,
  72. .flags = IORESOURCE_MEM,
  73. },
  74. [1] = {
  75. .start = IRQ0_SMC,
  76. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  77. },
  78. };
  79. static struct platform_device smc91x_eth_device = {
  80. .name = "smc91x",
  81. .num_resources = ARRAY_SIZE(smc91x_eth_resources),
  82. .resource = smc91x_eth_resources,
  83. .dev = {
  84. .platform_data = &smc91x_info,
  85. },
  86. };
  87. /* MTD */
  88. static struct mtd_partition nor_flash_partitions[] = {
  89. {
  90. .name = "uboot",
  91. .offset = 0,
  92. .size = (1 * 1024 * 1024),
  93. .mask_flags = MTD_WRITEABLE, /* Read-only */
  94. }, {
  95. .name = "kernel",
  96. .offset = MTDPART_OFS_APPEND,
  97. .size = (2 * 1024 * 1024),
  98. }, {
  99. .name = "free-area",
  100. .offset = MTDPART_OFS_APPEND,
  101. .size = MTDPART_SIZ_FULL,
  102. },
  103. };
  104. static struct physmap_flash_data nor_flash_data = {
  105. .width = 2,
  106. .parts = nor_flash_partitions,
  107. .nr_parts = ARRAY_SIZE(nor_flash_partitions),
  108. };
  109. static struct resource nor_flash_resources[] = {
  110. [0] = {
  111. .name = "NOR Flash",
  112. .start = 0x00000000,
  113. .end = 0x01ffffff,
  114. .flags = IORESOURCE_MEM,
  115. }
  116. };
  117. static struct platform_device nor_flash_device = {
  118. .name = "physmap-flash",
  119. .resource = nor_flash_resources,
  120. .num_resources = ARRAY_SIZE(nor_flash_resources),
  121. .dev = {
  122. .platform_data = &nor_flash_data,
  123. },
  124. };
  125. /* LCDC */
  126. static struct sh_mobile_lcdc_info lcdc_info = {
  127. .clock_source = LCDC_CLK_EXTERNAL,
  128. .ch[0] = {
  129. .chan = LCDC_CHAN_MAINLCD,
  130. .bpp = 16,
  131. .clock_divider = 1,
  132. .lcd_cfg = {
  133. .name = "LB070WV1",
  134. .sync = 0, /* hsync and vsync are active low */
  135. },
  136. .lcd_size_cfg = { /* 7.0 inch */
  137. .width = 152,
  138. .height = 91,
  139. },
  140. .board_cfg = {
  141. },
  142. }
  143. };
  144. static struct resource lcdc_resources[] = {
  145. [0] = {
  146. .name = "LCDC",
  147. .start = 0xfe940000,
  148. .end = 0xfe942fff,
  149. .flags = IORESOURCE_MEM,
  150. },
  151. [1] = {
  152. .start = 106,
  153. .flags = IORESOURCE_IRQ,
  154. },
  155. };
  156. static struct platform_device lcdc_device = {
  157. .name = "sh_mobile_lcdc_fb",
  158. .num_resources = ARRAY_SIZE(lcdc_resources),
  159. .resource = lcdc_resources,
  160. .dev = {
  161. .platform_data = &lcdc_info,
  162. },
  163. .archdata = {
  164. .hwblk_id = HWBLK_LCDC,
  165. },
  166. };
  167. /* CEU0 */
  168. static struct sh_mobile_ceu_info sh_mobile_ceu0_info = {
  169. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  170. };
  171. static struct resource ceu0_resources[] = {
  172. [0] = {
  173. .name = "CEU0",
  174. .start = 0xfe910000,
  175. .end = 0xfe91009f,
  176. .flags = IORESOURCE_MEM,
  177. },
  178. [1] = {
  179. .start = 52,
  180. .flags = IORESOURCE_IRQ,
  181. },
  182. [2] = {
  183. /* place holder for contiguous memory */
  184. },
  185. };
  186. static struct platform_device ceu0_device = {
  187. .name = "sh_mobile_ceu",
  188. .id = 0, /* "ceu0" clock */
  189. .num_resources = ARRAY_SIZE(ceu0_resources),
  190. .resource = ceu0_resources,
  191. .dev = {
  192. .platform_data = &sh_mobile_ceu0_info,
  193. },
  194. .archdata = {
  195. .hwblk_id = HWBLK_CEU0,
  196. },
  197. };
  198. /* CEU1 */
  199. static struct sh_mobile_ceu_info sh_mobile_ceu1_info = {
  200. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  201. };
  202. static struct resource ceu1_resources[] = {
  203. [0] = {
  204. .name = "CEU1",
  205. .start = 0xfe914000,
  206. .end = 0xfe91409f,
  207. .flags = IORESOURCE_MEM,
  208. },
  209. [1] = {
  210. .start = 63,
  211. .flags = IORESOURCE_IRQ,
  212. },
  213. [2] = {
  214. /* place holder for contiguous memory */
  215. },
  216. };
  217. static struct platform_device ceu1_device = {
  218. .name = "sh_mobile_ceu",
  219. .id = 1, /* "ceu1" clock */
  220. .num_resources = ARRAY_SIZE(ceu1_resources),
  221. .resource = ceu1_resources,
  222. .dev = {
  223. .platform_data = &sh_mobile_ceu1_info,
  224. },
  225. .archdata = {
  226. .hwblk_id = HWBLK_CEU1,
  227. },
  228. };
  229. /* FSI */
  230. /*
  231. * FSI-A use external clock which came from ak464x.
  232. * So, we should change parent of fsi
  233. */
  234. #define FCLKACR 0xa4150008
  235. static void fsimck_init(struct clk *clk)
  236. {
  237. u32 status = __raw_readl(clk->enable_reg);
  238. /* use external clock */
  239. status &= ~0x000000ff;
  240. status |= 0x00000080;
  241. __raw_writel(status, clk->enable_reg);
  242. }
  243. static struct clk_ops fsimck_clk_ops = {
  244. .init = fsimck_init,
  245. };
  246. static struct clk fsimcka_clk = {
  247. .name = "fsimcka_clk",
  248. .id = -1,
  249. .ops = &fsimck_clk_ops,
  250. .enable_reg = (void __iomem *)FCLKACR,
  251. .rate = 0, /* unknown */
  252. };
  253. struct sh_fsi_platform_info fsi_info = {
  254. .porta_flags = SH_FSI_BRS_INV |
  255. SH_FSI_OUT_SLAVE_MODE |
  256. SH_FSI_IN_SLAVE_MODE |
  257. SH_FSI_OFMT(PCM) |
  258. SH_FSI_IFMT(PCM),
  259. };
  260. static struct resource fsi_resources[] = {
  261. [0] = {
  262. .name = "FSI",
  263. .start = 0xFE3C0000,
  264. .end = 0xFE3C021d,
  265. .flags = IORESOURCE_MEM,
  266. },
  267. [1] = {
  268. .start = 108,
  269. .flags = IORESOURCE_IRQ,
  270. },
  271. };
  272. static struct platform_device fsi_device = {
  273. .name = "sh_fsi",
  274. .id = 0,
  275. .num_resources = ARRAY_SIZE(fsi_resources),
  276. .resource = fsi_resources,
  277. .dev = {
  278. .platform_data = &fsi_info,
  279. },
  280. .archdata = {
  281. .hwblk_id = HWBLK_SPU, /* FSI needs SPU hwblk */
  282. },
  283. };
  284. /* KEYSC in SoC (Needs SW33-2 set to ON) */
  285. static struct sh_keysc_info keysc_info = {
  286. .mode = SH_KEYSC_MODE_1,
  287. .scan_timing = 10,
  288. .delay = 50,
  289. .keycodes = {
  290. KEY_1, KEY_2, KEY_3, KEY_4, KEY_5,
  291. KEY_6, KEY_7, KEY_8, KEY_9, KEY_A,
  292. KEY_B, KEY_C, KEY_D, KEY_E, KEY_F,
  293. KEY_G, KEY_H, KEY_I, KEY_K, KEY_L,
  294. KEY_M, KEY_N, KEY_O, KEY_P, KEY_Q,
  295. KEY_R, KEY_S, KEY_T, KEY_U, KEY_V,
  296. },
  297. };
  298. static struct resource keysc_resources[] = {
  299. [0] = {
  300. .name = "KEYSC",
  301. .start = 0x044b0000,
  302. .end = 0x044b000f,
  303. .flags = IORESOURCE_MEM,
  304. },
  305. [1] = {
  306. .start = 79,
  307. .flags = IORESOURCE_IRQ,
  308. },
  309. };
  310. static struct platform_device keysc_device = {
  311. .name = "sh_keysc",
  312. .id = 0, /* "keysc0" clock */
  313. .num_resources = ARRAY_SIZE(keysc_resources),
  314. .resource = keysc_resources,
  315. .dev = {
  316. .platform_data = &keysc_info,
  317. },
  318. .archdata = {
  319. .hwblk_id = HWBLK_KEYSC,
  320. },
  321. };
  322. /* SH Eth */
  323. static struct resource sh_eth_resources[] = {
  324. [0] = {
  325. .start = SH_ETH_ADDR,
  326. .end = SH_ETH_ADDR + 0x1FC,
  327. .flags = IORESOURCE_MEM,
  328. },
  329. [1] = {
  330. .start = 91,
  331. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  332. },
  333. };
  334. struct sh_eth_plat_data sh_eth_plat = {
  335. .phy = 0x1f, /* SMSC LAN8187 */
  336. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  337. };
  338. static struct platform_device sh_eth_device = {
  339. .name = "sh-eth",
  340. .id = 0,
  341. .dev = {
  342. .platform_data = &sh_eth_plat,
  343. },
  344. .num_resources = ARRAY_SIZE(sh_eth_resources),
  345. .resource = sh_eth_resources,
  346. .archdata = {
  347. .hwblk_id = HWBLK_ETHER,
  348. },
  349. };
  350. static struct r8a66597_platdata sh7724_usb0_host_data = {
  351. .on_chip = 1,
  352. };
  353. static struct resource sh7724_usb0_host_resources[] = {
  354. [0] = {
  355. .start = 0xa4d80000,
  356. .end = 0xa4d80124 - 1,
  357. .flags = IORESOURCE_MEM,
  358. },
  359. [1] = {
  360. .start = 65,
  361. .end = 65,
  362. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  363. },
  364. };
  365. static struct platform_device sh7724_usb0_host_device = {
  366. .name = "r8a66597_hcd",
  367. .id = 0,
  368. .dev = {
  369. .dma_mask = NULL, /* not use dma */
  370. .coherent_dma_mask = 0xffffffff,
  371. .platform_data = &sh7724_usb0_host_data,
  372. },
  373. .num_resources = ARRAY_SIZE(sh7724_usb0_host_resources),
  374. .resource = sh7724_usb0_host_resources,
  375. .archdata = {
  376. .hwblk_id = HWBLK_USB0,
  377. },
  378. };
  379. static struct r8a66597_platdata sh7724_usb1_gadget_data = {
  380. .on_chip = 1,
  381. };
  382. static struct resource sh7724_usb1_gadget_resources[] = {
  383. [0] = {
  384. .start = 0xa4d90000,
  385. .end = 0xa4d90123,
  386. .flags = IORESOURCE_MEM,
  387. },
  388. [1] = {
  389. .start = 66,
  390. .end = 66,
  391. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  392. },
  393. };
  394. static struct platform_device sh7724_usb1_gadget_device = {
  395. .name = "r8a66597_udc",
  396. .id = 1, /* USB1 */
  397. .dev = {
  398. .dma_mask = NULL, /* not use dma */
  399. .coherent_dma_mask = 0xffffffff,
  400. .platform_data = &sh7724_usb1_gadget_data,
  401. },
  402. .num_resources = ARRAY_SIZE(sh7724_usb1_gadget_resources),
  403. .resource = sh7724_usb1_gadget_resources,
  404. };
  405. static struct resource sdhi0_cn7_resources[] = {
  406. [0] = {
  407. .name = "SDHI0",
  408. .start = 0x04ce0000,
  409. .end = 0x04ce01ff,
  410. .flags = IORESOURCE_MEM,
  411. },
  412. [1] = {
  413. .start = 100,
  414. .flags = IORESOURCE_IRQ,
  415. },
  416. };
  417. static struct platform_device sdhi0_cn7_device = {
  418. .name = "sh_mobile_sdhi",
  419. .id = 0,
  420. .num_resources = ARRAY_SIZE(sdhi0_cn7_resources),
  421. .resource = sdhi0_cn7_resources,
  422. .archdata = {
  423. .hwblk_id = HWBLK_SDHI0,
  424. },
  425. };
  426. static struct resource sdhi1_cn8_resources[] = {
  427. [0] = {
  428. .name = "SDHI1",
  429. .start = 0x04cf0000,
  430. .end = 0x04cf01ff,
  431. .flags = IORESOURCE_MEM,
  432. },
  433. [1] = {
  434. .start = 23,
  435. .flags = IORESOURCE_IRQ,
  436. },
  437. };
  438. static struct platform_device sdhi1_cn8_device = {
  439. .name = "sh_mobile_sdhi",
  440. .id = 1,
  441. .num_resources = ARRAY_SIZE(sdhi1_cn8_resources),
  442. .resource = sdhi1_cn8_resources,
  443. .archdata = {
  444. .hwblk_id = HWBLK_SDHI1,
  445. },
  446. };
  447. static struct platform_device *ms7724se_devices[] __initdata = {
  448. &heartbeat_device,
  449. &smc91x_eth_device,
  450. &lcdc_device,
  451. &nor_flash_device,
  452. &ceu0_device,
  453. &ceu1_device,
  454. &keysc_device,
  455. &sh_eth_device,
  456. &sh7724_usb0_host_device,
  457. &sh7724_usb1_gadget_device,
  458. &fsi_device,
  459. &sdhi0_cn7_device,
  460. &sdhi1_cn8_device,
  461. };
  462. /* I2C device */
  463. static struct i2c_board_info i2c0_devices[] = {
  464. {
  465. I2C_BOARD_INFO("ak4642", 0x12),
  466. },
  467. };
  468. #define EEPROM_OP 0xBA206000
  469. #define EEPROM_ADR 0xBA206004
  470. #define EEPROM_DATA 0xBA20600C
  471. #define EEPROM_STAT 0xBA206010
  472. #define EEPROM_STRT 0xBA206014
  473. static int __init sh_eth_is_eeprom_ready(void)
  474. {
  475. int t = 10000;
  476. while (t--) {
  477. if (!__raw_readw(EEPROM_STAT))
  478. return 1;
  479. udelay(1);
  480. }
  481. printk(KERN_ERR "ms7724se can not access to eeprom\n");
  482. return 0;
  483. }
  484. static void __init sh_eth_init(void)
  485. {
  486. int i;
  487. u16 mac;
  488. /* check EEPROM status */
  489. if (!sh_eth_is_eeprom_ready())
  490. return;
  491. /* read MAC addr from EEPROM */
  492. for (i = 0 ; i < 3 ; i++) {
  493. __raw_writew(0x0, EEPROM_OP); /* read */
  494. __raw_writew(i*2, EEPROM_ADR);
  495. __raw_writew(0x1, EEPROM_STRT);
  496. if (!sh_eth_is_eeprom_ready())
  497. return;
  498. mac = __raw_readw(EEPROM_DATA);
  499. sh_eth_plat.mac_addr[i << 1] = mac & 0xff;
  500. sh_eth_plat.mac_addr[(i << 1) + 1] = mac >> 8;
  501. }
  502. }
  503. #define SW4140 0xBA201000
  504. #define FPGA_OUT 0xBA200400
  505. #define PORT_HIZA 0xA4050158
  506. #define PORT_MSELCRB 0xA4050182
  507. #define SW41_A 0x0100
  508. #define SW41_B 0x0200
  509. #define SW41_C 0x0400
  510. #define SW41_D 0x0800
  511. #define SW41_E 0x1000
  512. #define SW41_F 0x2000
  513. #define SW41_G 0x4000
  514. #define SW41_H 0x8000
  515. extern char ms7724se_sdram_enter_start;
  516. extern char ms7724se_sdram_enter_end;
  517. extern char ms7724se_sdram_leave_start;
  518. extern char ms7724se_sdram_leave_end;
  519. static int __init arch_setup(void)
  520. {
  521. /* enable I2C device */
  522. i2c_register_board_info(0, i2c0_devices,
  523. ARRAY_SIZE(i2c0_devices));
  524. return 0;
  525. }
  526. arch_initcall(arch_setup);
  527. static int __init devices_setup(void)
  528. {
  529. u16 sw = __raw_readw(SW4140); /* select camera, monitor */
  530. struct clk *clk;
  531. /* register board specific self-refresh code */
  532. sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF,
  533. &ms7724se_sdram_enter_start,
  534. &ms7724se_sdram_enter_end,
  535. &ms7724se_sdram_leave_start,
  536. &ms7724se_sdram_leave_end);
  537. /* Reset Release */
  538. __raw_writew(__raw_readw(FPGA_OUT) &
  539. ~((1 << 1) | /* LAN */
  540. (1 << 6) | /* VIDEO DAC */
  541. (1 << 7) | /* AK4643 */
  542. (1 << 12) | /* USB0 */
  543. (1 << 14)), /* RMII */
  544. FPGA_OUT);
  545. /* turn on USB clocks, use external clock */
  546. __raw_writew((__raw_readw(PORT_MSELCRB) & ~0xc000) | 0x8000, PORT_MSELCRB);
  547. #ifdef CONFIG_PM
  548. /* Let LED9 show STATUS2 */
  549. gpio_request(GPIO_FN_STATUS2, NULL);
  550. /* Lit LED10 show STATUS0 */
  551. gpio_request(GPIO_FN_STATUS0, NULL);
  552. /* Lit LED11 show PDSTATUS */
  553. gpio_request(GPIO_FN_PDSTATUS, NULL);
  554. #else
  555. /* Lit LED9 */
  556. gpio_request(GPIO_PTJ6, NULL);
  557. gpio_direction_output(GPIO_PTJ6, 1);
  558. gpio_export(GPIO_PTJ6, 0);
  559. /* Lit LED10 */
  560. gpio_request(GPIO_PTJ5, NULL);
  561. gpio_direction_output(GPIO_PTJ5, 1);
  562. gpio_export(GPIO_PTJ5, 0);
  563. /* Lit LED11 */
  564. gpio_request(GPIO_PTJ7, NULL);
  565. gpio_direction_output(GPIO_PTJ7, 1);
  566. gpio_export(GPIO_PTJ7, 0);
  567. #endif
  568. /* enable USB0 port */
  569. __raw_writew(0x0600, 0xa40501d4);
  570. /* enable USB1 port */
  571. __raw_writew(0x0600, 0xa4050192);
  572. /* enable IRQ 0,1,2 */
  573. gpio_request(GPIO_FN_INTC_IRQ0, NULL);
  574. gpio_request(GPIO_FN_INTC_IRQ1, NULL);
  575. gpio_request(GPIO_FN_INTC_IRQ2, NULL);
  576. /* enable SCIFA3 */
  577. gpio_request(GPIO_FN_SCIF3_I_SCK, NULL);
  578. gpio_request(GPIO_FN_SCIF3_I_RXD, NULL);
  579. gpio_request(GPIO_FN_SCIF3_I_TXD, NULL);
  580. gpio_request(GPIO_FN_SCIF3_I_CTS, NULL);
  581. gpio_request(GPIO_FN_SCIF3_I_RTS, NULL);
  582. /* enable LCDC */
  583. gpio_request(GPIO_FN_LCDD23, NULL);
  584. gpio_request(GPIO_FN_LCDD22, NULL);
  585. gpio_request(GPIO_FN_LCDD21, NULL);
  586. gpio_request(GPIO_FN_LCDD20, NULL);
  587. gpio_request(GPIO_FN_LCDD19, NULL);
  588. gpio_request(GPIO_FN_LCDD18, NULL);
  589. gpio_request(GPIO_FN_LCDD17, NULL);
  590. gpio_request(GPIO_FN_LCDD16, NULL);
  591. gpio_request(GPIO_FN_LCDD15, NULL);
  592. gpio_request(GPIO_FN_LCDD14, NULL);
  593. gpio_request(GPIO_FN_LCDD13, NULL);
  594. gpio_request(GPIO_FN_LCDD12, NULL);
  595. gpio_request(GPIO_FN_LCDD11, NULL);
  596. gpio_request(GPIO_FN_LCDD10, NULL);
  597. gpio_request(GPIO_FN_LCDD9, NULL);
  598. gpio_request(GPIO_FN_LCDD8, NULL);
  599. gpio_request(GPIO_FN_LCDD7, NULL);
  600. gpio_request(GPIO_FN_LCDD6, NULL);
  601. gpio_request(GPIO_FN_LCDD5, NULL);
  602. gpio_request(GPIO_FN_LCDD4, NULL);
  603. gpio_request(GPIO_FN_LCDD3, NULL);
  604. gpio_request(GPIO_FN_LCDD2, NULL);
  605. gpio_request(GPIO_FN_LCDD1, NULL);
  606. gpio_request(GPIO_FN_LCDD0, NULL);
  607. gpio_request(GPIO_FN_LCDDISP, NULL);
  608. gpio_request(GPIO_FN_LCDHSYN, NULL);
  609. gpio_request(GPIO_FN_LCDDCK, NULL);
  610. gpio_request(GPIO_FN_LCDVSYN, NULL);
  611. gpio_request(GPIO_FN_LCDDON, NULL);
  612. gpio_request(GPIO_FN_LCDVEPWC, NULL);
  613. gpio_request(GPIO_FN_LCDVCPWC, NULL);
  614. gpio_request(GPIO_FN_LCDRD, NULL);
  615. gpio_request(GPIO_FN_LCDLCLK, NULL);
  616. __raw_writew((__raw_readw(PORT_HIZA) & ~0x0001), PORT_HIZA);
  617. /* enable CEU0 */
  618. gpio_request(GPIO_FN_VIO0_D15, NULL);
  619. gpio_request(GPIO_FN_VIO0_D14, NULL);
  620. gpio_request(GPIO_FN_VIO0_D13, NULL);
  621. gpio_request(GPIO_FN_VIO0_D12, NULL);
  622. gpio_request(GPIO_FN_VIO0_D11, NULL);
  623. gpio_request(GPIO_FN_VIO0_D10, NULL);
  624. gpio_request(GPIO_FN_VIO0_D9, NULL);
  625. gpio_request(GPIO_FN_VIO0_D8, NULL);
  626. gpio_request(GPIO_FN_VIO0_D7, NULL);
  627. gpio_request(GPIO_FN_VIO0_D6, NULL);
  628. gpio_request(GPIO_FN_VIO0_D5, NULL);
  629. gpio_request(GPIO_FN_VIO0_D4, NULL);
  630. gpio_request(GPIO_FN_VIO0_D3, NULL);
  631. gpio_request(GPIO_FN_VIO0_D2, NULL);
  632. gpio_request(GPIO_FN_VIO0_D1, NULL);
  633. gpio_request(GPIO_FN_VIO0_D0, NULL);
  634. gpio_request(GPIO_FN_VIO0_VD, NULL);
  635. gpio_request(GPIO_FN_VIO0_CLK, NULL);
  636. gpio_request(GPIO_FN_VIO0_FLD, NULL);
  637. gpio_request(GPIO_FN_VIO0_HD, NULL);
  638. platform_resource_setup_memory(&ceu0_device, "ceu0", 4 << 20);
  639. /* enable CEU1 */
  640. gpio_request(GPIO_FN_VIO1_D7, NULL);
  641. gpio_request(GPIO_FN_VIO1_D6, NULL);
  642. gpio_request(GPIO_FN_VIO1_D5, NULL);
  643. gpio_request(GPIO_FN_VIO1_D4, NULL);
  644. gpio_request(GPIO_FN_VIO1_D3, NULL);
  645. gpio_request(GPIO_FN_VIO1_D2, NULL);
  646. gpio_request(GPIO_FN_VIO1_D1, NULL);
  647. gpio_request(GPIO_FN_VIO1_D0, NULL);
  648. gpio_request(GPIO_FN_VIO1_FLD, NULL);
  649. gpio_request(GPIO_FN_VIO1_HD, NULL);
  650. gpio_request(GPIO_FN_VIO1_VD, NULL);
  651. gpio_request(GPIO_FN_VIO1_CLK, NULL);
  652. platform_resource_setup_memory(&ceu1_device, "ceu1", 4 << 20);
  653. /* KEYSC */
  654. gpio_request(GPIO_FN_KEYOUT5_IN5, NULL);
  655. gpio_request(GPIO_FN_KEYOUT4_IN6, NULL);
  656. gpio_request(GPIO_FN_KEYIN4, NULL);
  657. gpio_request(GPIO_FN_KEYIN3, NULL);
  658. gpio_request(GPIO_FN_KEYIN2, NULL);
  659. gpio_request(GPIO_FN_KEYIN1, NULL);
  660. gpio_request(GPIO_FN_KEYIN0, NULL);
  661. gpio_request(GPIO_FN_KEYOUT3, NULL);
  662. gpio_request(GPIO_FN_KEYOUT2, NULL);
  663. gpio_request(GPIO_FN_KEYOUT1, NULL);
  664. gpio_request(GPIO_FN_KEYOUT0, NULL);
  665. /* enable FSI */
  666. gpio_request(GPIO_FN_FSIMCKB, NULL);
  667. gpio_request(GPIO_FN_FSIMCKA, NULL);
  668. gpio_request(GPIO_FN_FSIOASD, NULL);
  669. gpio_request(GPIO_FN_FSIIABCK, NULL);
  670. gpio_request(GPIO_FN_FSIIALRCK, NULL);
  671. gpio_request(GPIO_FN_FSIOABCK, NULL);
  672. gpio_request(GPIO_FN_FSIOALRCK, NULL);
  673. gpio_request(GPIO_FN_CLKAUDIOAO, NULL);
  674. gpio_request(GPIO_FN_FSIIBSD, NULL);
  675. gpio_request(GPIO_FN_FSIOBSD, NULL);
  676. gpio_request(GPIO_FN_FSIIBBCK, NULL);
  677. gpio_request(GPIO_FN_FSIIBLRCK, NULL);
  678. gpio_request(GPIO_FN_FSIOBBCK, NULL);
  679. gpio_request(GPIO_FN_FSIOBLRCK, NULL);
  680. gpio_request(GPIO_FN_CLKAUDIOBO, NULL);
  681. gpio_request(GPIO_FN_FSIIASD, NULL);
  682. /* set SPU2 clock to 83.4 MHz */
  683. clk = clk_get(NULL, "spu_clk");
  684. clk_set_rate(clk, clk_round_rate(clk, 83333333));
  685. clk_put(clk);
  686. /* change parent of FSI A */
  687. clk = clk_get(NULL, "fsia_clk");
  688. clk_register(&fsimcka_clk);
  689. clk_set_parent(clk, &fsimcka_clk);
  690. clk_set_rate(clk, 11000);
  691. clk_set_rate(&fsimcka_clk, 11000);
  692. clk_put(clk);
  693. /* SDHI0 connected to cn7 */
  694. gpio_request(GPIO_FN_SDHI0CD, NULL);
  695. gpio_request(GPIO_FN_SDHI0WP, NULL);
  696. gpio_request(GPIO_FN_SDHI0D3, NULL);
  697. gpio_request(GPIO_FN_SDHI0D2, NULL);
  698. gpio_request(GPIO_FN_SDHI0D1, NULL);
  699. gpio_request(GPIO_FN_SDHI0D0, NULL);
  700. gpio_request(GPIO_FN_SDHI0CMD, NULL);
  701. gpio_request(GPIO_FN_SDHI0CLK, NULL);
  702. /* SDHI1 connected to cn8 */
  703. gpio_request(GPIO_FN_SDHI1CD, NULL);
  704. gpio_request(GPIO_FN_SDHI1WP, NULL);
  705. gpio_request(GPIO_FN_SDHI1D3, NULL);
  706. gpio_request(GPIO_FN_SDHI1D2, NULL);
  707. gpio_request(GPIO_FN_SDHI1D1, NULL);
  708. gpio_request(GPIO_FN_SDHI1D0, NULL);
  709. gpio_request(GPIO_FN_SDHI1CMD, NULL);
  710. gpio_request(GPIO_FN_SDHI1CLK, NULL);
  711. /*
  712. * enable SH-Eth
  713. *
  714. * please remove J33 pin from your board !!
  715. *
  716. * ms7724 board should not use GPIO_FN_LNKSTA pin
  717. * So, This time PTX5 is set to input pin
  718. */
  719. gpio_request(GPIO_FN_RMII_RXD0, NULL);
  720. gpio_request(GPIO_FN_RMII_RXD1, NULL);
  721. gpio_request(GPIO_FN_RMII_TXD0, NULL);
  722. gpio_request(GPIO_FN_RMII_TXD1, NULL);
  723. gpio_request(GPIO_FN_RMII_REF_CLK, NULL);
  724. gpio_request(GPIO_FN_RMII_TX_EN, NULL);
  725. gpio_request(GPIO_FN_RMII_RX_ER, NULL);
  726. gpio_request(GPIO_FN_RMII_CRS_DV, NULL);
  727. gpio_request(GPIO_FN_MDIO, NULL);
  728. gpio_request(GPIO_FN_MDC, NULL);
  729. gpio_request(GPIO_PTX5, NULL);
  730. gpio_direction_input(GPIO_PTX5);
  731. sh_eth_init();
  732. if (sw & SW41_B) {
  733. /* 720p */
  734. lcdc_info.ch[0].lcd_cfg.xres = 1280;
  735. lcdc_info.ch[0].lcd_cfg.yres = 720;
  736. lcdc_info.ch[0].lcd_cfg.left_margin = 220;
  737. lcdc_info.ch[0].lcd_cfg.right_margin = 110;
  738. lcdc_info.ch[0].lcd_cfg.hsync_len = 40;
  739. lcdc_info.ch[0].lcd_cfg.upper_margin = 20;
  740. lcdc_info.ch[0].lcd_cfg.lower_margin = 5;
  741. lcdc_info.ch[0].lcd_cfg.vsync_len = 5;
  742. } else {
  743. /* VGA */
  744. lcdc_info.ch[0].lcd_cfg.xres = 640;
  745. lcdc_info.ch[0].lcd_cfg.yres = 480;
  746. lcdc_info.ch[0].lcd_cfg.left_margin = 105;
  747. lcdc_info.ch[0].lcd_cfg.right_margin = 50;
  748. lcdc_info.ch[0].lcd_cfg.hsync_len = 96;
  749. lcdc_info.ch[0].lcd_cfg.upper_margin = 33;
  750. lcdc_info.ch[0].lcd_cfg.lower_margin = 10;
  751. lcdc_info.ch[0].lcd_cfg.vsync_len = 2;
  752. }
  753. if (sw & SW41_A) {
  754. /* Digital monitor */
  755. lcdc_info.ch[0].interface_type = RGB18;
  756. lcdc_info.ch[0].flags = 0;
  757. } else {
  758. /* Analog monitor */
  759. lcdc_info.ch[0].interface_type = RGB24;
  760. lcdc_info.ch[0].flags = LCDC_FLAGS_DWPOL;
  761. }
  762. return platform_add_devices(ms7724se_devices,
  763. ARRAY_SIZE(ms7724se_devices));
  764. }
  765. device_initcall(devices_setup);
  766. static struct sh_machine_vector mv_ms7724se __initmv = {
  767. .mv_name = "ms7724se",
  768. .mv_init_irq = init_se7724_IRQ,
  769. .mv_nr_irqs = SE7724_FPGA_IRQ_BASE + SE7724_FPGA_IRQ_NR,
  770. };