ahci.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <linux/dmi.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #define DRV_NAME "ahci"
  48. #define DRV_VERSION "3.0"
  49. static int ahci_enable_alpm(struct ata_port *ap,
  50. enum link_pm policy);
  51. static void ahci_disable_alpm(struct ata_port *ap);
  52. enum {
  53. AHCI_PCI_BAR = 5,
  54. AHCI_MAX_PORTS = 32,
  55. AHCI_MAX_SG = 168, /* hardware max is 64K */
  56. AHCI_DMA_BOUNDARY = 0xffffffff,
  57. AHCI_USE_CLUSTERING = 1,
  58. AHCI_MAX_CMDS = 32,
  59. AHCI_CMD_SZ = 32,
  60. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  61. AHCI_RX_FIS_SZ = 256,
  62. AHCI_CMD_TBL_CDB = 0x40,
  63. AHCI_CMD_TBL_HDR_SZ = 0x80,
  64. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  65. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  66. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  67. AHCI_RX_FIS_SZ,
  68. AHCI_IRQ_ON_SG = (1 << 31),
  69. AHCI_CMD_ATAPI = (1 << 5),
  70. AHCI_CMD_WRITE = (1 << 6),
  71. AHCI_CMD_PREFETCH = (1 << 7),
  72. AHCI_CMD_RESET = (1 << 8),
  73. AHCI_CMD_CLR_BUSY = (1 << 10),
  74. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  75. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  76. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  77. board_ahci = 0,
  78. board_ahci_vt8251 = 1,
  79. board_ahci_ign_iferr = 2,
  80. board_ahci_sb600 = 3,
  81. board_ahci_mv = 4,
  82. /* global controller registers */
  83. HOST_CAP = 0x00, /* host capabilities */
  84. HOST_CTL = 0x04, /* global host control */
  85. HOST_IRQ_STAT = 0x08, /* interrupt status */
  86. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  87. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  88. /* HOST_CTL bits */
  89. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  90. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  91. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  92. /* HOST_CAP bits */
  93. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  94. HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
  95. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  96. HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
  97. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  98. HOST_CAP_SNTF = (1 << 29), /* SNotification register */
  99. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  100. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  101. /* registers for each SATA port */
  102. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  103. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  104. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  105. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  106. PORT_IRQ_STAT = 0x10, /* interrupt status */
  107. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  108. PORT_CMD = 0x18, /* port command */
  109. PORT_TFDATA = 0x20, /* taskfile data */
  110. PORT_SIG = 0x24, /* device TF signature */
  111. PORT_CMD_ISSUE = 0x38, /* command issue */
  112. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  113. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  114. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  115. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  116. PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
  117. /* PORT_IRQ_{STAT,MASK} bits */
  118. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  119. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  120. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  121. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  122. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  123. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  124. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  125. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  126. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  127. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  128. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  129. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  130. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  131. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  132. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  133. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  134. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  135. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  136. PORT_IRQ_IF_ERR |
  137. PORT_IRQ_CONNECT |
  138. PORT_IRQ_PHYRDY |
  139. PORT_IRQ_UNK_FIS |
  140. PORT_IRQ_BAD_PMP,
  141. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  142. PORT_IRQ_TF_ERR |
  143. PORT_IRQ_HBUS_DATA_ERR,
  144. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  145. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  146. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  147. /* PORT_CMD bits */
  148. PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
  149. PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
  150. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  151. PORT_CMD_PMP = (1 << 17), /* PMP attached */
  152. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  153. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  154. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  155. PORT_CMD_CLO = (1 << 3), /* Command list override */
  156. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  157. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  158. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  159. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  160. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  161. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  162. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  163. /* hpriv->flags bits */
  164. AHCI_HFLAG_NO_NCQ = (1 << 0),
  165. AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
  166. AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
  167. AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
  168. AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
  169. AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
  170. AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
  171. AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
  172. /* ap->flags bits */
  173. AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  174. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  175. ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
  176. ATA_FLAG_IPM,
  177. AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
  178. ICH_MAP = 0x90, /* ICH MAP register */
  179. };
  180. struct ahci_cmd_hdr {
  181. __le32 opts;
  182. __le32 status;
  183. __le32 tbl_addr;
  184. __le32 tbl_addr_hi;
  185. __le32 reserved[4];
  186. };
  187. struct ahci_sg {
  188. __le32 addr;
  189. __le32 addr_hi;
  190. __le32 reserved;
  191. __le32 flags_size;
  192. };
  193. struct ahci_host_priv {
  194. unsigned int flags; /* AHCI_HFLAG_* */
  195. u32 cap; /* cap to use */
  196. u32 port_map; /* port map to use */
  197. u32 saved_cap; /* saved initial cap */
  198. u32 saved_port_map; /* saved initial port_map */
  199. };
  200. struct ahci_port_priv {
  201. struct ata_link *active_link;
  202. struct ahci_cmd_hdr *cmd_slot;
  203. dma_addr_t cmd_slot_dma;
  204. void *cmd_tbl;
  205. dma_addr_t cmd_tbl_dma;
  206. void *rx_fis;
  207. dma_addr_t rx_fis_dma;
  208. /* for NCQ spurious interrupt analysis */
  209. unsigned int ncq_saw_d2h:1;
  210. unsigned int ncq_saw_dmas:1;
  211. unsigned int ncq_saw_sdb:1;
  212. u32 intr_mask; /* interrupts to enable */
  213. };
  214. static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  215. static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  216. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  217. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  218. static void ahci_irq_clear(struct ata_port *ap);
  219. static int ahci_port_start(struct ata_port *ap);
  220. static void ahci_port_stop(struct ata_port *ap);
  221. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  222. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  223. static u8 ahci_check_status(struct ata_port *ap);
  224. static void ahci_freeze(struct ata_port *ap);
  225. static void ahci_thaw(struct ata_port *ap);
  226. static void ahci_pmp_attach(struct ata_port *ap);
  227. static void ahci_pmp_detach(struct ata_port *ap);
  228. static void ahci_error_handler(struct ata_port *ap);
  229. static void ahci_vt8251_error_handler(struct ata_port *ap);
  230. static void ahci_p5wdh_error_handler(struct ata_port *ap);
  231. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  232. static int ahci_port_resume(struct ata_port *ap);
  233. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
  234. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  235. u32 opts);
  236. #ifdef CONFIG_PM
  237. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  238. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  239. static int ahci_pci_device_resume(struct pci_dev *pdev);
  240. #endif
  241. static struct class_device_attribute *ahci_shost_attrs[] = {
  242. &class_device_attr_link_power_management_policy,
  243. NULL
  244. };
  245. static struct scsi_host_template ahci_sht = {
  246. .module = THIS_MODULE,
  247. .name = DRV_NAME,
  248. .ioctl = ata_scsi_ioctl,
  249. .queuecommand = ata_scsi_queuecmd,
  250. .change_queue_depth = ata_scsi_change_queue_depth,
  251. .can_queue = AHCI_MAX_CMDS - 1,
  252. .this_id = ATA_SHT_THIS_ID,
  253. .sg_tablesize = AHCI_MAX_SG,
  254. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  255. .emulated = ATA_SHT_EMULATED,
  256. .use_clustering = AHCI_USE_CLUSTERING,
  257. .proc_name = DRV_NAME,
  258. .dma_boundary = AHCI_DMA_BOUNDARY,
  259. .slave_configure = ata_scsi_slave_config,
  260. .slave_destroy = ata_scsi_slave_destroy,
  261. .bios_param = ata_std_bios_param,
  262. .shost_attrs = ahci_shost_attrs,
  263. };
  264. static const struct ata_port_operations ahci_ops = {
  265. .check_status = ahci_check_status,
  266. .check_altstatus = ahci_check_status,
  267. .dev_select = ata_noop_dev_select,
  268. .tf_read = ahci_tf_read,
  269. .qc_defer = sata_pmp_qc_defer_cmd_switch,
  270. .qc_prep = ahci_qc_prep,
  271. .qc_issue = ahci_qc_issue,
  272. .irq_clear = ahci_irq_clear,
  273. .scr_read = ahci_scr_read,
  274. .scr_write = ahci_scr_write,
  275. .freeze = ahci_freeze,
  276. .thaw = ahci_thaw,
  277. .error_handler = ahci_error_handler,
  278. .post_internal_cmd = ahci_post_internal_cmd,
  279. .pmp_attach = ahci_pmp_attach,
  280. .pmp_detach = ahci_pmp_detach,
  281. #ifdef CONFIG_PM
  282. .port_suspend = ahci_port_suspend,
  283. .port_resume = ahci_port_resume,
  284. #endif
  285. .enable_pm = ahci_enable_alpm,
  286. .disable_pm = ahci_disable_alpm,
  287. .port_start = ahci_port_start,
  288. .port_stop = ahci_port_stop,
  289. };
  290. static const struct ata_port_operations ahci_vt8251_ops = {
  291. .check_status = ahci_check_status,
  292. .check_altstatus = ahci_check_status,
  293. .dev_select = ata_noop_dev_select,
  294. .tf_read = ahci_tf_read,
  295. .qc_defer = sata_pmp_qc_defer_cmd_switch,
  296. .qc_prep = ahci_qc_prep,
  297. .qc_issue = ahci_qc_issue,
  298. .irq_clear = ahci_irq_clear,
  299. .scr_read = ahci_scr_read,
  300. .scr_write = ahci_scr_write,
  301. .freeze = ahci_freeze,
  302. .thaw = ahci_thaw,
  303. .error_handler = ahci_vt8251_error_handler,
  304. .post_internal_cmd = ahci_post_internal_cmd,
  305. .pmp_attach = ahci_pmp_attach,
  306. .pmp_detach = ahci_pmp_detach,
  307. #ifdef CONFIG_PM
  308. .port_suspend = ahci_port_suspend,
  309. .port_resume = ahci_port_resume,
  310. #endif
  311. .port_start = ahci_port_start,
  312. .port_stop = ahci_port_stop,
  313. };
  314. static const struct ata_port_operations ahci_p5wdh_ops = {
  315. .check_status = ahci_check_status,
  316. .check_altstatus = ahci_check_status,
  317. .dev_select = ata_noop_dev_select,
  318. .tf_read = ahci_tf_read,
  319. .qc_defer = sata_pmp_qc_defer_cmd_switch,
  320. .qc_prep = ahci_qc_prep,
  321. .qc_issue = ahci_qc_issue,
  322. .irq_clear = ahci_irq_clear,
  323. .scr_read = ahci_scr_read,
  324. .scr_write = ahci_scr_write,
  325. .freeze = ahci_freeze,
  326. .thaw = ahci_thaw,
  327. .error_handler = ahci_p5wdh_error_handler,
  328. .post_internal_cmd = ahci_post_internal_cmd,
  329. .pmp_attach = ahci_pmp_attach,
  330. .pmp_detach = ahci_pmp_detach,
  331. #ifdef CONFIG_PM
  332. .port_suspend = ahci_port_suspend,
  333. .port_resume = ahci_port_resume,
  334. #endif
  335. .port_start = ahci_port_start,
  336. .port_stop = ahci_port_stop,
  337. };
  338. #define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
  339. static const struct ata_port_info ahci_port_info[] = {
  340. /* board_ahci */
  341. {
  342. .flags = AHCI_FLAG_COMMON,
  343. .link_flags = AHCI_LFLAG_COMMON,
  344. .pio_mask = 0x1f, /* pio0-4 */
  345. .udma_mask = ATA_UDMA6,
  346. .port_ops = &ahci_ops,
  347. },
  348. /* board_ahci_vt8251 */
  349. {
  350. AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
  351. .flags = AHCI_FLAG_COMMON,
  352. .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
  353. .pio_mask = 0x1f, /* pio0-4 */
  354. .udma_mask = ATA_UDMA6,
  355. .port_ops = &ahci_vt8251_ops,
  356. },
  357. /* board_ahci_ign_iferr */
  358. {
  359. AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
  360. .flags = AHCI_FLAG_COMMON,
  361. .link_flags = AHCI_LFLAG_COMMON,
  362. .pio_mask = 0x1f, /* pio0-4 */
  363. .udma_mask = ATA_UDMA6,
  364. .port_ops = &ahci_ops,
  365. },
  366. /* board_ahci_sb600 */
  367. {
  368. AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
  369. AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_PMP),
  370. .flags = AHCI_FLAG_COMMON,
  371. .link_flags = AHCI_LFLAG_COMMON,
  372. .pio_mask = 0x1f, /* pio0-4 */
  373. .udma_mask = ATA_UDMA6,
  374. .port_ops = &ahci_ops,
  375. },
  376. /* board_ahci_mv */
  377. {
  378. AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
  379. AHCI_HFLAG_MV_PATA),
  380. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  381. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
  382. .link_flags = AHCI_LFLAG_COMMON,
  383. .pio_mask = 0x1f, /* pio0-4 */
  384. .udma_mask = ATA_UDMA6,
  385. .port_ops = &ahci_ops,
  386. },
  387. };
  388. static const struct pci_device_id ahci_pci_tbl[] = {
  389. /* Intel */
  390. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  391. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  392. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  393. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  394. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  395. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  396. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  397. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  398. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  399. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  400. { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
  401. { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
  402. { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
  403. { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
  404. { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
  405. { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
  406. { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
  407. { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
  408. { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
  409. { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
  410. { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
  411. { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
  412. { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
  413. { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
  414. { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
  415. { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
  416. { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
  417. { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
  418. { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
  419. { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
  420. { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
  421. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  422. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  423. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  424. /* ATI */
  425. { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
  426. { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
  427. { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
  428. { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
  429. { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
  430. { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
  431. { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
  432. /* VIA */
  433. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  434. { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
  435. /* NVIDIA */
  436. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  437. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  438. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  439. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  440. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  441. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  442. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  443. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  444. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  445. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  446. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  447. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  448. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  449. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  450. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  451. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  452. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  453. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  454. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  455. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  456. { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
  457. { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
  458. { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
  459. { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
  460. { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
  461. { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
  462. { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
  463. { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
  464. { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
  465. { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
  466. { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
  467. { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
  468. { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
  469. { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
  470. { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
  471. { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
  472. { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
  473. { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
  474. { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
  475. { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
  476. { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
  477. { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
  478. { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
  479. { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
  480. { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
  481. { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
  482. { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
  483. { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
  484. { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
  485. { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
  486. { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
  487. { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
  488. { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
  489. { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
  490. { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
  491. { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
  492. /* SiS */
  493. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  494. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  495. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  496. /* Marvell */
  497. { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
  498. /* Generic, PCI class code for AHCI */
  499. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  500. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  501. { } /* terminate list */
  502. };
  503. static struct pci_driver ahci_pci_driver = {
  504. .name = DRV_NAME,
  505. .id_table = ahci_pci_tbl,
  506. .probe = ahci_init_one,
  507. .remove = ata_pci_remove_one,
  508. #ifdef CONFIG_PM
  509. .suspend = ahci_pci_device_suspend,
  510. .resume = ahci_pci_device_resume,
  511. #endif
  512. };
  513. static inline int ahci_nr_ports(u32 cap)
  514. {
  515. return (cap & 0x1f) + 1;
  516. }
  517. static inline void __iomem *__ahci_port_base(struct ata_host *host,
  518. unsigned int port_no)
  519. {
  520. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  521. return mmio + 0x100 + (port_no * 0x80);
  522. }
  523. static inline void __iomem *ahci_port_base(struct ata_port *ap)
  524. {
  525. return __ahci_port_base(ap->host, ap->port_no);
  526. }
  527. static void ahci_enable_ahci(void __iomem *mmio)
  528. {
  529. u32 tmp;
  530. /* turn on AHCI_EN */
  531. tmp = readl(mmio + HOST_CTL);
  532. if (!(tmp & HOST_AHCI_EN)) {
  533. tmp |= HOST_AHCI_EN;
  534. writel(tmp, mmio + HOST_CTL);
  535. tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
  536. WARN_ON(!(tmp & HOST_AHCI_EN));
  537. }
  538. }
  539. /**
  540. * ahci_save_initial_config - Save and fixup initial config values
  541. * @pdev: target PCI device
  542. * @hpriv: host private area to store config values
  543. *
  544. * Some registers containing configuration info might be setup by
  545. * BIOS and might be cleared on reset. This function saves the
  546. * initial values of those registers into @hpriv such that they
  547. * can be restored after controller reset.
  548. *
  549. * If inconsistent, config values are fixed up by this function.
  550. *
  551. * LOCKING:
  552. * None.
  553. */
  554. static void ahci_save_initial_config(struct pci_dev *pdev,
  555. struct ahci_host_priv *hpriv)
  556. {
  557. void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
  558. u32 cap, port_map;
  559. int i;
  560. /* make sure AHCI mode is enabled before accessing CAP */
  561. ahci_enable_ahci(mmio);
  562. /* Values prefixed with saved_ are written back to host after
  563. * reset. Values without are used for driver operation.
  564. */
  565. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  566. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  567. /* some chips have errata preventing 64bit use */
  568. if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
  569. dev_printk(KERN_INFO, &pdev->dev,
  570. "controller can't do 64bit DMA, forcing 32bit\n");
  571. cap &= ~HOST_CAP_64;
  572. }
  573. if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
  574. dev_printk(KERN_INFO, &pdev->dev,
  575. "controller can't do NCQ, turning off CAP_NCQ\n");
  576. cap &= ~HOST_CAP_NCQ;
  577. }
  578. if ((cap && HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
  579. dev_printk(KERN_INFO, &pdev->dev,
  580. "controller can't do PMP, turning off CAP_PMP\n");
  581. cap &= ~HOST_CAP_PMP;
  582. }
  583. /*
  584. * Temporary Marvell 6145 hack: PATA port presence
  585. * is asserted through the standard AHCI port
  586. * presence register, as bit 4 (counting from 0)
  587. */
  588. if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
  589. dev_printk(KERN_ERR, &pdev->dev,
  590. "MV_AHCI HACK: port_map %x -> %x\n",
  591. hpriv->port_map,
  592. hpriv->port_map & 0xf);
  593. port_map &= 0xf;
  594. }
  595. /* cross check port_map and cap.n_ports */
  596. if (port_map) {
  597. u32 tmp_port_map = port_map;
  598. int n_ports = ahci_nr_ports(cap);
  599. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  600. if (tmp_port_map & (1 << i)) {
  601. n_ports--;
  602. tmp_port_map &= ~(1 << i);
  603. }
  604. }
  605. /* If n_ports and port_map are inconsistent, whine and
  606. * clear port_map and let it be generated from n_ports.
  607. */
  608. if (n_ports || tmp_port_map) {
  609. dev_printk(KERN_WARNING, &pdev->dev,
  610. "nr_ports (%u) and implemented port map "
  611. "(0x%x) don't match, using nr_ports\n",
  612. ahci_nr_ports(cap), port_map);
  613. port_map = 0;
  614. }
  615. }
  616. /* fabricate port_map from cap.nr_ports */
  617. if (!port_map) {
  618. port_map = (1 << ahci_nr_ports(cap)) - 1;
  619. dev_printk(KERN_WARNING, &pdev->dev,
  620. "forcing PORTS_IMPL to 0x%x\n", port_map);
  621. /* write the fixed up value to the PI register */
  622. hpriv->saved_port_map = port_map;
  623. }
  624. /* record values to use during operation */
  625. hpriv->cap = cap;
  626. hpriv->port_map = port_map;
  627. }
  628. /**
  629. * ahci_restore_initial_config - Restore initial config
  630. * @host: target ATA host
  631. *
  632. * Restore initial config stored by ahci_save_initial_config().
  633. *
  634. * LOCKING:
  635. * None.
  636. */
  637. static void ahci_restore_initial_config(struct ata_host *host)
  638. {
  639. struct ahci_host_priv *hpriv = host->private_data;
  640. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  641. writel(hpriv->saved_cap, mmio + HOST_CAP);
  642. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  643. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  644. }
  645. static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
  646. {
  647. static const int offset[] = {
  648. [SCR_STATUS] = PORT_SCR_STAT,
  649. [SCR_CONTROL] = PORT_SCR_CTL,
  650. [SCR_ERROR] = PORT_SCR_ERR,
  651. [SCR_ACTIVE] = PORT_SCR_ACT,
  652. [SCR_NOTIFICATION] = PORT_SCR_NTF,
  653. };
  654. struct ahci_host_priv *hpriv = ap->host->private_data;
  655. if (sc_reg < ARRAY_SIZE(offset) &&
  656. (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
  657. return offset[sc_reg];
  658. return 0;
  659. }
  660. static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  661. {
  662. void __iomem *port_mmio = ahci_port_base(ap);
  663. int offset = ahci_scr_offset(ap, sc_reg);
  664. if (offset) {
  665. *val = readl(port_mmio + offset);
  666. return 0;
  667. }
  668. return -EINVAL;
  669. }
  670. static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  671. {
  672. void __iomem *port_mmio = ahci_port_base(ap);
  673. int offset = ahci_scr_offset(ap, sc_reg);
  674. if (offset) {
  675. writel(val, port_mmio + offset);
  676. return 0;
  677. }
  678. return -EINVAL;
  679. }
  680. static void ahci_start_engine(struct ata_port *ap)
  681. {
  682. void __iomem *port_mmio = ahci_port_base(ap);
  683. u32 tmp;
  684. /* start DMA */
  685. tmp = readl(port_mmio + PORT_CMD);
  686. tmp |= PORT_CMD_START;
  687. writel(tmp, port_mmio + PORT_CMD);
  688. readl(port_mmio + PORT_CMD); /* flush */
  689. }
  690. static int ahci_stop_engine(struct ata_port *ap)
  691. {
  692. void __iomem *port_mmio = ahci_port_base(ap);
  693. u32 tmp;
  694. tmp = readl(port_mmio + PORT_CMD);
  695. /* check if the HBA is idle */
  696. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  697. return 0;
  698. /* setting HBA to idle */
  699. tmp &= ~PORT_CMD_START;
  700. writel(tmp, port_mmio + PORT_CMD);
  701. /* wait for engine to stop. This could be as long as 500 msec */
  702. tmp = ata_wait_register(port_mmio + PORT_CMD,
  703. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  704. if (tmp & PORT_CMD_LIST_ON)
  705. return -EIO;
  706. return 0;
  707. }
  708. static void ahci_start_fis_rx(struct ata_port *ap)
  709. {
  710. void __iomem *port_mmio = ahci_port_base(ap);
  711. struct ahci_host_priv *hpriv = ap->host->private_data;
  712. struct ahci_port_priv *pp = ap->private_data;
  713. u32 tmp;
  714. /* set FIS registers */
  715. if (hpriv->cap & HOST_CAP_64)
  716. writel((pp->cmd_slot_dma >> 16) >> 16,
  717. port_mmio + PORT_LST_ADDR_HI);
  718. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  719. if (hpriv->cap & HOST_CAP_64)
  720. writel((pp->rx_fis_dma >> 16) >> 16,
  721. port_mmio + PORT_FIS_ADDR_HI);
  722. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  723. /* enable FIS reception */
  724. tmp = readl(port_mmio + PORT_CMD);
  725. tmp |= PORT_CMD_FIS_RX;
  726. writel(tmp, port_mmio + PORT_CMD);
  727. /* flush */
  728. readl(port_mmio + PORT_CMD);
  729. }
  730. static int ahci_stop_fis_rx(struct ata_port *ap)
  731. {
  732. void __iomem *port_mmio = ahci_port_base(ap);
  733. u32 tmp;
  734. /* disable FIS reception */
  735. tmp = readl(port_mmio + PORT_CMD);
  736. tmp &= ~PORT_CMD_FIS_RX;
  737. writel(tmp, port_mmio + PORT_CMD);
  738. /* wait for completion, spec says 500ms, give it 1000 */
  739. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  740. PORT_CMD_FIS_ON, 10, 1000);
  741. if (tmp & PORT_CMD_FIS_ON)
  742. return -EBUSY;
  743. return 0;
  744. }
  745. static void ahci_power_up(struct ata_port *ap)
  746. {
  747. struct ahci_host_priv *hpriv = ap->host->private_data;
  748. void __iomem *port_mmio = ahci_port_base(ap);
  749. u32 cmd;
  750. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  751. /* spin up device */
  752. if (hpriv->cap & HOST_CAP_SSS) {
  753. cmd |= PORT_CMD_SPIN_UP;
  754. writel(cmd, port_mmio + PORT_CMD);
  755. }
  756. /* wake up link */
  757. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  758. }
  759. static void ahci_disable_alpm(struct ata_port *ap)
  760. {
  761. struct ahci_host_priv *hpriv = ap->host->private_data;
  762. void __iomem *port_mmio = ahci_port_base(ap);
  763. u32 cmd;
  764. struct ahci_port_priv *pp = ap->private_data;
  765. /* IPM bits should be disabled by libata-core */
  766. /* get the existing command bits */
  767. cmd = readl(port_mmio + PORT_CMD);
  768. /* disable ALPM and ASP */
  769. cmd &= ~PORT_CMD_ASP;
  770. cmd &= ~PORT_CMD_ALPE;
  771. /* force the interface back to active */
  772. cmd |= PORT_CMD_ICC_ACTIVE;
  773. /* write out new cmd value */
  774. writel(cmd, port_mmio + PORT_CMD);
  775. cmd = readl(port_mmio + PORT_CMD);
  776. /* wait 10ms to be sure we've come out of any low power state */
  777. msleep(10);
  778. /* clear out any PhyRdy stuff from interrupt status */
  779. writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
  780. /* go ahead and clean out PhyRdy Change from Serror too */
  781. ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
  782. /*
  783. * Clear flag to indicate that we should ignore all PhyRdy
  784. * state changes
  785. */
  786. hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
  787. /*
  788. * Enable interrupts on Phy Ready.
  789. */
  790. pp->intr_mask |= PORT_IRQ_PHYRDY;
  791. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  792. /*
  793. * don't change the link pm policy - we can be called
  794. * just to turn of link pm temporarily
  795. */
  796. }
  797. static int ahci_enable_alpm(struct ata_port *ap,
  798. enum link_pm policy)
  799. {
  800. struct ahci_host_priv *hpriv = ap->host->private_data;
  801. void __iomem *port_mmio = ahci_port_base(ap);
  802. u32 cmd;
  803. struct ahci_port_priv *pp = ap->private_data;
  804. u32 asp;
  805. /* Make sure the host is capable of link power management */
  806. if (!(hpriv->cap & HOST_CAP_ALPM))
  807. return -EINVAL;
  808. switch (policy) {
  809. case MAX_PERFORMANCE:
  810. case NOT_AVAILABLE:
  811. /*
  812. * if we came here with NOT_AVAILABLE,
  813. * it just means this is the first time we
  814. * have tried to enable - default to max performance,
  815. * and let the user go to lower power modes on request.
  816. */
  817. ahci_disable_alpm(ap);
  818. return 0;
  819. case MIN_POWER:
  820. /* configure HBA to enter SLUMBER */
  821. asp = PORT_CMD_ASP;
  822. break;
  823. case MEDIUM_POWER:
  824. /* configure HBA to enter PARTIAL */
  825. asp = 0;
  826. break;
  827. default:
  828. return -EINVAL;
  829. }
  830. /*
  831. * Disable interrupts on Phy Ready. This keeps us from
  832. * getting woken up due to spurious phy ready interrupts
  833. * TBD - Hot plug should be done via polling now, is
  834. * that even supported?
  835. */
  836. pp->intr_mask &= ~PORT_IRQ_PHYRDY;
  837. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  838. /*
  839. * Set a flag to indicate that we should ignore all PhyRdy
  840. * state changes since these can happen now whenever we
  841. * change link state
  842. */
  843. hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
  844. /* get the existing command bits */
  845. cmd = readl(port_mmio + PORT_CMD);
  846. /*
  847. * Set ASP based on Policy
  848. */
  849. cmd |= asp;
  850. /*
  851. * Setting this bit will instruct the HBA to aggressively
  852. * enter a lower power link state when it's appropriate and
  853. * based on the value set above for ASP
  854. */
  855. cmd |= PORT_CMD_ALPE;
  856. /* write out new cmd value */
  857. writel(cmd, port_mmio + PORT_CMD);
  858. cmd = readl(port_mmio + PORT_CMD);
  859. /* IPM bits should be set by libata-core */
  860. return 0;
  861. }
  862. #ifdef CONFIG_PM
  863. static void ahci_power_down(struct ata_port *ap)
  864. {
  865. struct ahci_host_priv *hpriv = ap->host->private_data;
  866. void __iomem *port_mmio = ahci_port_base(ap);
  867. u32 cmd, scontrol;
  868. if (!(hpriv->cap & HOST_CAP_SSS))
  869. return;
  870. /* put device into listen mode, first set PxSCTL.DET to 0 */
  871. scontrol = readl(port_mmio + PORT_SCR_CTL);
  872. scontrol &= ~0xf;
  873. writel(scontrol, port_mmio + PORT_SCR_CTL);
  874. /* then set PxCMD.SUD to 0 */
  875. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  876. cmd &= ~PORT_CMD_SPIN_UP;
  877. writel(cmd, port_mmio + PORT_CMD);
  878. }
  879. #endif
  880. static void ahci_start_port(struct ata_port *ap)
  881. {
  882. /* enable FIS reception */
  883. ahci_start_fis_rx(ap);
  884. /* enable DMA */
  885. ahci_start_engine(ap);
  886. }
  887. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  888. {
  889. int rc;
  890. /* disable DMA */
  891. rc = ahci_stop_engine(ap);
  892. if (rc) {
  893. *emsg = "failed to stop engine";
  894. return rc;
  895. }
  896. /* disable FIS reception */
  897. rc = ahci_stop_fis_rx(ap);
  898. if (rc) {
  899. *emsg = "failed stop FIS RX";
  900. return rc;
  901. }
  902. return 0;
  903. }
  904. static int ahci_reset_controller(struct ata_host *host)
  905. {
  906. struct pci_dev *pdev = to_pci_dev(host->dev);
  907. struct ahci_host_priv *hpriv = host->private_data;
  908. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  909. u32 tmp;
  910. /* we must be in AHCI mode, before using anything
  911. * AHCI-specific, such as HOST_RESET.
  912. */
  913. ahci_enable_ahci(mmio);
  914. /* global controller reset */
  915. tmp = readl(mmio + HOST_CTL);
  916. if ((tmp & HOST_RESET) == 0) {
  917. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  918. readl(mmio + HOST_CTL); /* flush */
  919. }
  920. /* reset must complete within 1 second, or
  921. * the hardware should be considered fried.
  922. */
  923. ssleep(1);
  924. tmp = readl(mmio + HOST_CTL);
  925. if (tmp & HOST_RESET) {
  926. dev_printk(KERN_ERR, host->dev,
  927. "controller reset failed (0x%x)\n", tmp);
  928. return -EIO;
  929. }
  930. /* turn on AHCI mode */
  931. ahci_enable_ahci(mmio);
  932. /* some registers might be cleared on reset. restore initial values */
  933. ahci_restore_initial_config(host);
  934. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  935. u16 tmp16;
  936. /* configure PCS */
  937. pci_read_config_word(pdev, 0x92, &tmp16);
  938. if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
  939. tmp16 |= hpriv->port_map;
  940. pci_write_config_word(pdev, 0x92, tmp16);
  941. }
  942. }
  943. return 0;
  944. }
  945. static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
  946. int port_no, void __iomem *mmio,
  947. void __iomem *port_mmio)
  948. {
  949. const char *emsg = NULL;
  950. int rc;
  951. u32 tmp;
  952. /* make sure port is not active */
  953. rc = ahci_deinit_port(ap, &emsg);
  954. if (rc)
  955. dev_printk(KERN_WARNING, &pdev->dev,
  956. "%s (%d)\n", emsg, rc);
  957. /* clear SError */
  958. tmp = readl(port_mmio + PORT_SCR_ERR);
  959. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  960. writel(tmp, port_mmio + PORT_SCR_ERR);
  961. /* clear port IRQ */
  962. tmp = readl(port_mmio + PORT_IRQ_STAT);
  963. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  964. if (tmp)
  965. writel(tmp, port_mmio + PORT_IRQ_STAT);
  966. writel(1 << port_no, mmio + HOST_IRQ_STAT);
  967. }
  968. static void ahci_init_controller(struct ata_host *host)
  969. {
  970. struct ahci_host_priv *hpriv = host->private_data;
  971. struct pci_dev *pdev = to_pci_dev(host->dev);
  972. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  973. int i;
  974. void __iomem *port_mmio;
  975. u32 tmp;
  976. if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
  977. port_mmio = __ahci_port_base(host, 4);
  978. writel(0, port_mmio + PORT_IRQ_MASK);
  979. /* clear port IRQ */
  980. tmp = readl(port_mmio + PORT_IRQ_STAT);
  981. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  982. if (tmp)
  983. writel(tmp, port_mmio + PORT_IRQ_STAT);
  984. }
  985. for (i = 0; i < host->n_ports; i++) {
  986. struct ata_port *ap = host->ports[i];
  987. port_mmio = ahci_port_base(ap);
  988. if (ata_port_is_dummy(ap))
  989. continue;
  990. ahci_port_init(pdev, ap, i, mmio, port_mmio);
  991. }
  992. tmp = readl(mmio + HOST_CTL);
  993. VPRINTK("HOST_CTL 0x%x\n", tmp);
  994. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  995. tmp = readl(mmio + HOST_CTL);
  996. VPRINTK("HOST_CTL 0x%x\n", tmp);
  997. }
  998. static unsigned int ahci_dev_classify(struct ata_port *ap)
  999. {
  1000. void __iomem *port_mmio = ahci_port_base(ap);
  1001. struct ata_taskfile tf;
  1002. u32 tmp;
  1003. tmp = readl(port_mmio + PORT_SIG);
  1004. tf.lbah = (tmp >> 24) & 0xff;
  1005. tf.lbam = (tmp >> 16) & 0xff;
  1006. tf.lbal = (tmp >> 8) & 0xff;
  1007. tf.nsect = (tmp) & 0xff;
  1008. return ata_dev_classify(&tf);
  1009. }
  1010. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  1011. u32 opts)
  1012. {
  1013. dma_addr_t cmd_tbl_dma;
  1014. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  1015. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  1016. pp->cmd_slot[tag].status = 0;
  1017. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  1018. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  1019. }
  1020. static int ahci_kick_engine(struct ata_port *ap, int force_restart)
  1021. {
  1022. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1023. struct ahci_host_priv *hpriv = ap->host->private_data;
  1024. u32 tmp;
  1025. int busy, rc;
  1026. /* do we need to kick the port? */
  1027. busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
  1028. if (!busy && !force_restart)
  1029. return 0;
  1030. /* stop engine */
  1031. rc = ahci_stop_engine(ap);
  1032. if (rc)
  1033. goto out_restart;
  1034. /* need to do CLO? */
  1035. if (!busy) {
  1036. rc = 0;
  1037. goto out_restart;
  1038. }
  1039. if (!(hpriv->cap & HOST_CAP_CLO)) {
  1040. rc = -EOPNOTSUPP;
  1041. goto out_restart;
  1042. }
  1043. /* perform CLO */
  1044. tmp = readl(port_mmio + PORT_CMD);
  1045. tmp |= PORT_CMD_CLO;
  1046. writel(tmp, port_mmio + PORT_CMD);
  1047. rc = 0;
  1048. tmp = ata_wait_register(port_mmio + PORT_CMD,
  1049. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  1050. if (tmp & PORT_CMD_CLO)
  1051. rc = -EIO;
  1052. /* restart engine */
  1053. out_restart:
  1054. ahci_start_engine(ap);
  1055. return rc;
  1056. }
  1057. static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
  1058. struct ata_taskfile *tf, int is_cmd, u16 flags,
  1059. unsigned long timeout_msec)
  1060. {
  1061. const u32 cmd_fis_len = 5; /* five dwords */
  1062. struct ahci_port_priv *pp = ap->private_data;
  1063. void __iomem *port_mmio = ahci_port_base(ap);
  1064. u8 *fis = pp->cmd_tbl;
  1065. u32 tmp;
  1066. /* prep the command */
  1067. ata_tf_to_fis(tf, pmp, is_cmd, fis);
  1068. ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
  1069. /* issue & wait */
  1070. writel(1, port_mmio + PORT_CMD_ISSUE);
  1071. if (timeout_msec) {
  1072. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
  1073. 1, timeout_msec);
  1074. if (tmp & 0x1) {
  1075. ahci_kick_engine(ap, 1);
  1076. return -EBUSY;
  1077. }
  1078. } else
  1079. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1080. return 0;
  1081. }
  1082. static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
  1083. int pmp, unsigned long deadline)
  1084. {
  1085. struct ata_port *ap = link->ap;
  1086. const char *reason = NULL;
  1087. unsigned long now, msecs;
  1088. struct ata_taskfile tf;
  1089. int rc;
  1090. DPRINTK("ENTER\n");
  1091. if (ata_link_offline(link)) {
  1092. DPRINTK("PHY reports no device\n");
  1093. *class = ATA_DEV_NONE;
  1094. return 0;
  1095. }
  1096. /* prepare for SRST (AHCI-1.1 10.4.1) */
  1097. rc = ahci_kick_engine(ap, 1);
  1098. if (rc && rc != -EOPNOTSUPP)
  1099. ata_link_printk(link, KERN_WARNING,
  1100. "failed to reset engine (errno=%d)\n", rc);
  1101. ata_tf_init(link->device, &tf);
  1102. /* issue the first D2H Register FIS */
  1103. msecs = 0;
  1104. now = jiffies;
  1105. if (time_after(now, deadline))
  1106. msecs = jiffies_to_msecs(deadline - now);
  1107. tf.ctl |= ATA_SRST;
  1108. if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
  1109. AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
  1110. rc = -EIO;
  1111. reason = "1st FIS failed";
  1112. goto fail;
  1113. }
  1114. /* spec says at least 5us, but be generous and sleep for 1ms */
  1115. msleep(1);
  1116. /* issue the second D2H Register FIS */
  1117. tf.ctl &= ~ATA_SRST;
  1118. ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
  1119. /* wait a while before checking status */
  1120. ata_wait_after_reset(ap, deadline);
  1121. rc = ata_wait_ready(ap, deadline);
  1122. /* link occupied, -ENODEV too is an error */
  1123. if (rc) {
  1124. reason = "device not ready";
  1125. goto fail;
  1126. }
  1127. *class = ahci_dev_classify(ap);
  1128. DPRINTK("EXIT, class=%u\n", *class);
  1129. return 0;
  1130. fail:
  1131. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  1132. return rc;
  1133. }
  1134. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  1135. unsigned long deadline)
  1136. {
  1137. int pmp = 0;
  1138. if (link->ap->flags & ATA_FLAG_PMP)
  1139. pmp = SATA_PMP_CTRL_PORT;
  1140. return ahci_do_softreset(link, class, pmp, deadline);
  1141. }
  1142. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  1143. unsigned long deadline)
  1144. {
  1145. struct ata_port *ap = link->ap;
  1146. struct ahci_port_priv *pp = ap->private_data;
  1147. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1148. struct ata_taskfile tf;
  1149. int rc;
  1150. DPRINTK("ENTER\n");
  1151. ahci_stop_engine(ap);
  1152. /* clear D2H reception area to properly wait for D2H FIS */
  1153. ata_tf_init(link->device, &tf);
  1154. tf.command = 0x80;
  1155. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  1156. rc = sata_std_hardreset(link, class, deadline);
  1157. ahci_start_engine(ap);
  1158. if (rc == 0 && ata_link_online(link))
  1159. *class = ahci_dev_classify(ap);
  1160. if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
  1161. *class = ATA_DEV_NONE;
  1162. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1163. return rc;
  1164. }
  1165. static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
  1166. unsigned long deadline)
  1167. {
  1168. struct ata_port *ap = link->ap;
  1169. u32 serror;
  1170. int rc;
  1171. DPRINTK("ENTER\n");
  1172. ahci_stop_engine(ap);
  1173. rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
  1174. deadline);
  1175. /* vt8251 needs SError cleared for the port to operate */
  1176. ahci_scr_read(ap, SCR_ERROR, &serror);
  1177. ahci_scr_write(ap, SCR_ERROR, serror);
  1178. ahci_start_engine(ap);
  1179. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1180. /* vt8251 doesn't clear BSY on signature FIS reception,
  1181. * request follow-up softreset.
  1182. */
  1183. return rc ?: -EAGAIN;
  1184. }
  1185. static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
  1186. unsigned long deadline)
  1187. {
  1188. struct ata_port *ap = link->ap;
  1189. struct ahci_port_priv *pp = ap->private_data;
  1190. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1191. struct ata_taskfile tf;
  1192. int rc;
  1193. ahci_stop_engine(ap);
  1194. /* clear D2H reception area to properly wait for D2H FIS */
  1195. ata_tf_init(link->device, &tf);
  1196. tf.command = 0x80;
  1197. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  1198. rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
  1199. deadline);
  1200. ahci_start_engine(ap);
  1201. if (rc || ata_link_offline(link))
  1202. return rc;
  1203. /* spec mandates ">= 2ms" before checking status */
  1204. msleep(150);
  1205. /* The pseudo configuration device on SIMG4726 attached to
  1206. * ASUS P5W-DH Deluxe doesn't send signature FIS after
  1207. * hardreset if no device is attached to the first downstream
  1208. * port && the pseudo device locks up on SRST w/ PMP==0. To
  1209. * work around this, wait for !BSY only briefly. If BSY isn't
  1210. * cleared, perform CLO and proceed to IDENTIFY (achieved by
  1211. * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
  1212. *
  1213. * Wait for two seconds. Devices attached to downstream port
  1214. * which can't process the following IDENTIFY after this will
  1215. * have to be reset again. For most cases, this should
  1216. * suffice while making probing snappish enough.
  1217. */
  1218. rc = ata_wait_ready(ap, jiffies + 2 * HZ);
  1219. if (rc)
  1220. ahci_kick_engine(ap, 0);
  1221. return 0;
  1222. }
  1223. static void ahci_postreset(struct ata_link *link, unsigned int *class)
  1224. {
  1225. struct ata_port *ap = link->ap;
  1226. void __iomem *port_mmio = ahci_port_base(ap);
  1227. u32 new_tmp, tmp;
  1228. ata_std_postreset(link, class);
  1229. /* Make sure port's ATAPI bit is set appropriately */
  1230. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  1231. if (*class == ATA_DEV_ATAPI)
  1232. new_tmp |= PORT_CMD_ATAPI;
  1233. else
  1234. new_tmp &= ~PORT_CMD_ATAPI;
  1235. if (new_tmp != tmp) {
  1236. writel(new_tmp, port_mmio + PORT_CMD);
  1237. readl(port_mmio + PORT_CMD); /* flush */
  1238. }
  1239. }
  1240. static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
  1241. unsigned long deadline)
  1242. {
  1243. return ahci_do_softreset(link, class, link->pmp, deadline);
  1244. }
  1245. static u8 ahci_check_status(struct ata_port *ap)
  1246. {
  1247. void __iomem *mmio = ap->ioaddr.cmd_addr;
  1248. return readl(mmio + PORT_TFDATA) & 0xFF;
  1249. }
  1250. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  1251. {
  1252. struct ahci_port_priv *pp = ap->private_data;
  1253. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1254. ata_tf_from_fis(d2h_fis, tf);
  1255. }
  1256. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  1257. {
  1258. struct scatterlist *sg;
  1259. struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  1260. unsigned int si;
  1261. VPRINTK("ENTER\n");
  1262. /*
  1263. * Next, the S/G list.
  1264. */
  1265. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  1266. dma_addr_t addr = sg_dma_address(sg);
  1267. u32 sg_len = sg_dma_len(sg);
  1268. ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
  1269. ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1270. ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
  1271. }
  1272. return si;
  1273. }
  1274. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  1275. {
  1276. struct ata_port *ap = qc->ap;
  1277. struct ahci_port_priv *pp = ap->private_data;
  1278. int is_atapi = ata_is_atapi(qc->tf.protocol);
  1279. void *cmd_tbl;
  1280. u32 opts;
  1281. const u32 cmd_fis_len = 5; /* five dwords */
  1282. unsigned int n_elem;
  1283. /*
  1284. * Fill in command table information. First, the header,
  1285. * a SATA Register - Host to Device command FIS.
  1286. */
  1287. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  1288. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
  1289. if (is_atapi) {
  1290. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  1291. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  1292. }
  1293. n_elem = 0;
  1294. if (qc->flags & ATA_QCFLAG_DMAMAP)
  1295. n_elem = ahci_fill_sg(qc, cmd_tbl);
  1296. /*
  1297. * Fill in command slot information.
  1298. */
  1299. opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
  1300. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1301. opts |= AHCI_CMD_WRITE;
  1302. if (is_atapi)
  1303. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  1304. ahci_fill_cmd_slot(pp, qc->tag, opts);
  1305. }
  1306. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  1307. {
  1308. struct ahci_host_priv *hpriv = ap->host->private_data;
  1309. struct ahci_port_priv *pp = ap->private_data;
  1310. struct ata_eh_info *host_ehi = &ap->link.eh_info;
  1311. struct ata_link *link = NULL;
  1312. struct ata_queued_cmd *active_qc;
  1313. struct ata_eh_info *active_ehi;
  1314. u32 serror;
  1315. /* determine active link */
  1316. ata_port_for_each_link(link, ap)
  1317. if (ata_link_active(link))
  1318. break;
  1319. if (!link)
  1320. link = &ap->link;
  1321. active_qc = ata_qc_from_tag(ap, link->active_tag);
  1322. active_ehi = &link->eh_info;
  1323. /* record irq stat */
  1324. ata_ehi_clear_desc(host_ehi);
  1325. ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
  1326. /* AHCI needs SError cleared; otherwise, it might lock up */
  1327. ahci_scr_read(ap, SCR_ERROR, &serror);
  1328. ahci_scr_write(ap, SCR_ERROR, serror);
  1329. host_ehi->serror |= serror;
  1330. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  1331. if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
  1332. irq_stat &= ~PORT_IRQ_IF_ERR;
  1333. if (irq_stat & PORT_IRQ_TF_ERR) {
  1334. /* If qc is active, charge it; otherwise, the active
  1335. * link. There's no active qc on NCQ errors. It will
  1336. * be determined by EH by reading log page 10h.
  1337. */
  1338. if (active_qc)
  1339. active_qc->err_mask |= AC_ERR_DEV;
  1340. else
  1341. active_ehi->err_mask |= AC_ERR_DEV;
  1342. if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
  1343. host_ehi->serror &= ~SERR_INTERNAL;
  1344. }
  1345. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1346. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  1347. active_ehi->err_mask |= AC_ERR_HSM;
  1348. active_ehi->action |= ATA_EH_SOFTRESET;
  1349. ata_ehi_push_desc(active_ehi,
  1350. "unknown FIS %08x %08x %08x %08x" ,
  1351. unk[0], unk[1], unk[2], unk[3]);
  1352. }
  1353. if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
  1354. active_ehi->err_mask |= AC_ERR_HSM;
  1355. active_ehi->action |= ATA_EH_SOFTRESET;
  1356. ata_ehi_push_desc(active_ehi, "incorrect PMP");
  1357. }
  1358. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  1359. host_ehi->err_mask |= AC_ERR_HOST_BUS;
  1360. host_ehi->action |= ATA_EH_SOFTRESET;
  1361. ata_ehi_push_desc(host_ehi, "host bus error");
  1362. }
  1363. if (irq_stat & PORT_IRQ_IF_ERR) {
  1364. host_ehi->err_mask |= AC_ERR_ATA_BUS;
  1365. host_ehi->action |= ATA_EH_SOFTRESET;
  1366. ata_ehi_push_desc(host_ehi, "interface fatal error");
  1367. }
  1368. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1369. ata_ehi_hotplugged(host_ehi);
  1370. ata_ehi_push_desc(host_ehi, "%s",
  1371. irq_stat & PORT_IRQ_CONNECT ?
  1372. "connection status changed" : "PHY RDY changed");
  1373. }
  1374. /* okay, let's hand over to EH */
  1375. if (irq_stat & PORT_IRQ_FREEZE)
  1376. ata_port_freeze(ap);
  1377. else
  1378. ata_port_abort(ap);
  1379. }
  1380. static void ahci_port_intr(struct ata_port *ap)
  1381. {
  1382. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1383. struct ata_eh_info *ehi = &ap->link.eh_info;
  1384. struct ahci_port_priv *pp = ap->private_data;
  1385. struct ahci_host_priv *hpriv = ap->host->private_data;
  1386. int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
  1387. u32 status, qc_active;
  1388. int rc;
  1389. status = readl(port_mmio + PORT_IRQ_STAT);
  1390. writel(status, port_mmio + PORT_IRQ_STAT);
  1391. /* ignore BAD_PMP while resetting */
  1392. if (unlikely(resetting))
  1393. status &= ~PORT_IRQ_BAD_PMP;
  1394. /* If we are getting PhyRdy, this is
  1395. * just a power state change, we should
  1396. * clear out this, plus the PhyRdy/Comm
  1397. * Wake bits from Serror
  1398. */
  1399. if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
  1400. (status & PORT_IRQ_PHYRDY)) {
  1401. status &= ~PORT_IRQ_PHYRDY;
  1402. ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
  1403. }
  1404. if (unlikely(status & PORT_IRQ_ERROR)) {
  1405. ahci_error_intr(ap, status);
  1406. return;
  1407. }
  1408. if (status & PORT_IRQ_SDB_FIS) {
  1409. /* If SNotification is available, leave notification
  1410. * handling to sata_async_notification(). If not,
  1411. * emulate it by snooping SDB FIS RX area.
  1412. *
  1413. * Snooping FIS RX area is probably cheaper than
  1414. * poking SNotification but some constrollers which
  1415. * implement SNotification, ICH9 for example, don't
  1416. * store AN SDB FIS into receive area.
  1417. */
  1418. if (hpriv->cap & HOST_CAP_SNTF)
  1419. sata_async_notification(ap);
  1420. else {
  1421. /* If the 'N' bit in word 0 of the FIS is set,
  1422. * we just received asynchronous notification.
  1423. * Tell libata about it.
  1424. */
  1425. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1426. u32 f0 = le32_to_cpu(f[0]);
  1427. if (f0 & (1 << 15))
  1428. sata_async_notification(ap);
  1429. }
  1430. }
  1431. /* pp->active_link is valid iff any command is in flight */
  1432. if (ap->qc_active && pp->active_link->sactive)
  1433. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1434. else
  1435. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1436. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  1437. /* while resetting, invalid completions are expected */
  1438. if (unlikely(rc < 0 && !resetting)) {
  1439. ehi->err_mask |= AC_ERR_HSM;
  1440. ehi->action |= ATA_EH_SOFTRESET;
  1441. ata_port_freeze(ap);
  1442. }
  1443. }
  1444. static void ahci_irq_clear(struct ata_port *ap)
  1445. {
  1446. /* TODO */
  1447. }
  1448. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1449. {
  1450. struct ata_host *host = dev_instance;
  1451. struct ahci_host_priv *hpriv;
  1452. unsigned int i, handled = 0;
  1453. void __iomem *mmio;
  1454. u32 irq_stat, irq_ack = 0;
  1455. VPRINTK("ENTER\n");
  1456. hpriv = host->private_data;
  1457. mmio = host->iomap[AHCI_PCI_BAR];
  1458. /* sigh. 0xffffffff is a valid return from h/w */
  1459. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1460. irq_stat &= hpriv->port_map;
  1461. if (!irq_stat)
  1462. return IRQ_NONE;
  1463. spin_lock(&host->lock);
  1464. for (i = 0; i < host->n_ports; i++) {
  1465. struct ata_port *ap;
  1466. if (!(irq_stat & (1 << i)))
  1467. continue;
  1468. ap = host->ports[i];
  1469. if (ap) {
  1470. ahci_port_intr(ap);
  1471. VPRINTK("port %u\n", i);
  1472. } else {
  1473. VPRINTK("port %u (no irq)\n", i);
  1474. if (ata_ratelimit())
  1475. dev_printk(KERN_WARNING, host->dev,
  1476. "interrupt on disabled port %u\n", i);
  1477. }
  1478. irq_ack |= (1 << i);
  1479. }
  1480. if (irq_ack) {
  1481. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1482. handled = 1;
  1483. }
  1484. spin_unlock(&host->lock);
  1485. VPRINTK("EXIT\n");
  1486. return IRQ_RETVAL(handled);
  1487. }
  1488. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1489. {
  1490. struct ata_port *ap = qc->ap;
  1491. void __iomem *port_mmio = ahci_port_base(ap);
  1492. struct ahci_port_priv *pp = ap->private_data;
  1493. /* Keep track of the currently active link. It will be used
  1494. * in completion path to determine whether NCQ phase is in
  1495. * progress.
  1496. */
  1497. pp->active_link = qc->dev->link;
  1498. if (qc->tf.protocol == ATA_PROT_NCQ)
  1499. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1500. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1501. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1502. return 0;
  1503. }
  1504. static void ahci_freeze(struct ata_port *ap)
  1505. {
  1506. void __iomem *port_mmio = ahci_port_base(ap);
  1507. /* turn IRQ off */
  1508. writel(0, port_mmio + PORT_IRQ_MASK);
  1509. }
  1510. static void ahci_thaw(struct ata_port *ap)
  1511. {
  1512. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1513. void __iomem *port_mmio = ahci_port_base(ap);
  1514. u32 tmp;
  1515. struct ahci_port_priv *pp = ap->private_data;
  1516. /* clear IRQ */
  1517. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1518. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1519. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1520. /* turn IRQ back on */
  1521. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1522. }
  1523. static void ahci_error_handler(struct ata_port *ap)
  1524. {
  1525. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1526. /* restart engine */
  1527. ahci_stop_engine(ap);
  1528. ahci_start_engine(ap);
  1529. }
  1530. /* perform recovery */
  1531. sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
  1532. ahci_hardreset, ahci_postreset,
  1533. sata_pmp_std_prereset, ahci_pmp_softreset,
  1534. sata_pmp_std_hardreset, sata_pmp_std_postreset);
  1535. }
  1536. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1537. {
  1538. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1539. /* restart engine */
  1540. ahci_stop_engine(ap);
  1541. ahci_start_engine(ap);
  1542. }
  1543. /* perform recovery */
  1544. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1545. ahci_postreset);
  1546. }
  1547. static void ahci_p5wdh_error_handler(struct ata_port *ap)
  1548. {
  1549. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1550. /* restart engine */
  1551. ahci_stop_engine(ap);
  1552. ahci_start_engine(ap);
  1553. }
  1554. /* perform recovery */
  1555. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset,
  1556. ahci_postreset);
  1557. }
  1558. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1559. {
  1560. struct ata_port *ap = qc->ap;
  1561. /* make DMA engine forget about the failed command */
  1562. if (qc->flags & ATA_QCFLAG_FAILED)
  1563. ahci_kick_engine(ap, 1);
  1564. }
  1565. static void ahci_pmp_attach(struct ata_port *ap)
  1566. {
  1567. void __iomem *port_mmio = ahci_port_base(ap);
  1568. struct ahci_port_priv *pp = ap->private_data;
  1569. u32 cmd;
  1570. cmd = readl(port_mmio + PORT_CMD);
  1571. cmd |= PORT_CMD_PMP;
  1572. writel(cmd, port_mmio + PORT_CMD);
  1573. pp->intr_mask |= PORT_IRQ_BAD_PMP;
  1574. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1575. }
  1576. static void ahci_pmp_detach(struct ata_port *ap)
  1577. {
  1578. void __iomem *port_mmio = ahci_port_base(ap);
  1579. struct ahci_port_priv *pp = ap->private_data;
  1580. u32 cmd;
  1581. cmd = readl(port_mmio + PORT_CMD);
  1582. cmd &= ~PORT_CMD_PMP;
  1583. writel(cmd, port_mmio + PORT_CMD);
  1584. pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
  1585. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1586. }
  1587. static int ahci_port_resume(struct ata_port *ap)
  1588. {
  1589. ahci_power_up(ap);
  1590. ahci_start_port(ap);
  1591. if (ap->nr_pmp_links)
  1592. ahci_pmp_attach(ap);
  1593. else
  1594. ahci_pmp_detach(ap);
  1595. return 0;
  1596. }
  1597. #ifdef CONFIG_PM
  1598. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1599. {
  1600. const char *emsg = NULL;
  1601. int rc;
  1602. rc = ahci_deinit_port(ap, &emsg);
  1603. if (rc == 0)
  1604. ahci_power_down(ap);
  1605. else {
  1606. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1607. ahci_start_port(ap);
  1608. }
  1609. return rc;
  1610. }
  1611. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1612. {
  1613. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1614. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1615. u32 ctl;
  1616. if (mesg.event == PM_EVENT_SUSPEND) {
  1617. /* AHCI spec rev1.1 section 8.3.3:
  1618. * Software must disable interrupts prior to requesting a
  1619. * transition of the HBA to D3 state.
  1620. */
  1621. ctl = readl(mmio + HOST_CTL);
  1622. ctl &= ~HOST_IRQ_EN;
  1623. writel(ctl, mmio + HOST_CTL);
  1624. readl(mmio + HOST_CTL); /* flush */
  1625. }
  1626. return ata_pci_device_suspend(pdev, mesg);
  1627. }
  1628. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1629. {
  1630. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1631. int rc;
  1632. rc = ata_pci_device_do_resume(pdev);
  1633. if (rc)
  1634. return rc;
  1635. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1636. rc = ahci_reset_controller(host);
  1637. if (rc)
  1638. return rc;
  1639. ahci_init_controller(host);
  1640. }
  1641. ata_host_resume(host);
  1642. return 0;
  1643. }
  1644. #endif
  1645. static int ahci_port_start(struct ata_port *ap)
  1646. {
  1647. struct device *dev = ap->host->dev;
  1648. struct ahci_port_priv *pp;
  1649. void *mem;
  1650. dma_addr_t mem_dma;
  1651. int rc;
  1652. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1653. if (!pp)
  1654. return -ENOMEM;
  1655. rc = ata_pad_alloc(ap, dev);
  1656. if (rc)
  1657. return rc;
  1658. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1659. GFP_KERNEL);
  1660. if (!mem)
  1661. return -ENOMEM;
  1662. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1663. /*
  1664. * First item in chunk of DMA memory: 32-slot command table,
  1665. * 32 bytes each in size
  1666. */
  1667. pp->cmd_slot = mem;
  1668. pp->cmd_slot_dma = mem_dma;
  1669. mem += AHCI_CMD_SLOT_SZ;
  1670. mem_dma += AHCI_CMD_SLOT_SZ;
  1671. /*
  1672. * Second item: Received-FIS area
  1673. */
  1674. pp->rx_fis = mem;
  1675. pp->rx_fis_dma = mem_dma;
  1676. mem += AHCI_RX_FIS_SZ;
  1677. mem_dma += AHCI_RX_FIS_SZ;
  1678. /*
  1679. * Third item: data area for storing a single command
  1680. * and its scatter-gather table
  1681. */
  1682. pp->cmd_tbl = mem;
  1683. pp->cmd_tbl_dma = mem_dma;
  1684. /*
  1685. * Save off initial list of interrupts to be enabled.
  1686. * This could be changed later
  1687. */
  1688. pp->intr_mask = DEF_PORT_IRQ;
  1689. ap->private_data = pp;
  1690. /* engage engines, captain */
  1691. return ahci_port_resume(ap);
  1692. }
  1693. static void ahci_port_stop(struct ata_port *ap)
  1694. {
  1695. const char *emsg = NULL;
  1696. int rc;
  1697. /* de-initialize port */
  1698. rc = ahci_deinit_port(ap, &emsg);
  1699. if (rc)
  1700. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1701. }
  1702. static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
  1703. {
  1704. int rc;
  1705. if (using_dac &&
  1706. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1707. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1708. if (rc) {
  1709. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1710. if (rc) {
  1711. dev_printk(KERN_ERR, &pdev->dev,
  1712. "64-bit DMA enable failed\n");
  1713. return rc;
  1714. }
  1715. }
  1716. } else {
  1717. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1718. if (rc) {
  1719. dev_printk(KERN_ERR, &pdev->dev,
  1720. "32-bit DMA enable failed\n");
  1721. return rc;
  1722. }
  1723. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1724. if (rc) {
  1725. dev_printk(KERN_ERR, &pdev->dev,
  1726. "32-bit consistent DMA enable failed\n");
  1727. return rc;
  1728. }
  1729. }
  1730. return 0;
  1731. }
  1732. static void ahci_print_info(struct ata_host *host)
  1733. {
  1734. struct ahci_host_priv *hpriv = host->private_data;
  1735. struct pci_dev *pdev = to_pci_dev(host->dev);
  1736. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1737. u32 vers, cap, impl, speed;
  1738. const char *speed_s;
  1739. u16 cc;
  1740. const char *scc_s;
  1741. vers = readl(mmio + HOST_VERSION);
  1742. cap = hpriv->cap;
  1743. impl = hpriv->port_map;
  1744. speed = (cap >> 20) & 0xf;
  1745. if (speed == 1)
  1746. speed_s = "1.5";
  1747. else if (speed == 2)
  1748. speed_s = "3";
  1749. else
  1750. speed_s = "?";
  1751. pci_read_config_word(pdev, 0x0a, &cc);
  1752. if (cc == PCI_CLASS_STORAGE_IDE)
  1753. scc_s = "IDE";
  1754. else if (cc == PCI_CLASS_STORAGE_SATA)
  1755. scc_s = "SATA";
  1756. else if (cc == PCI_CLASS_STORAGE_RAID)
  1757. scc_s = "RAID";
  1758. else
  1759. scc_s = "unknown";
  1760. dev_printk(KERN_INFO, &pdev->dev,
  1761. "AHCI %02x%02x.%02x%02x "
  1762. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1763. ,
  1764. (vers >> 24) & 0xff,
  1765. (vers >> 16) & 0xff,
  1766. (vers >> 8) & 0xff,
  1767. vers & 0xff,
  1768. ((cap >> 8) & 0x1f) + 1,
  1769. (cap & 0x1f) + 1,
  1770. speed_s,
  1771. impl,
  1772. scc_s);
  1773. dev_printk(KERN_INFO, &pdev->dev,
  1774. "flags: "
  1775. "%s%s%s%s%s%s%s"
  1776. "%s%s%s%s%s%s%s\n"
  1777. ,
  1778. cap & (1 << 31) ? "64bit " : "",
  1779. cap & (1 << 30) ? "ncq " : "",
  1780. cap & (1 << 29) ? "sntf " : "",
  1781. cap & (1 << 28) ? "ilck " : "",
  1782. cap & (1 << 27) ? "stag " : "",
  1783. cap & (1 << 26) ? "pm " : "",
  1784. cap & (1 << 25) ? "led " : "",
  1785. cap & (1 << 24) ? "clo " : "",
  1786. cap & (1 << 19) ? "nz " : "",
  1787. cap & (1 << 18) ? "only " : "",
  1788. cap & (1 << 17) ? "pmp " : "",
  1789. cap & (1 << 15) ? "pio " : "",
  1790. cap & (1 << 14) ? "slum " : "",
  1791. cap & (1 << 13) ? "part " : ""
  1792. );
  1793. }
  1794. /* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
  1795. * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
  1796. * support PMP and the 4726 either directly exports the device
  1797. * attached to the first downstream port or acts as a hardware storage
  1798. * controller and emulate a single ATA device (can be RAID 0/1 or some
  1799. * other configuration).
  1800. *
  1801. * When there's no device attached to the first downstream port of the
  1802. * 4726, "Config Disk" appears, which is a pseudo ATA device to
  1803. * configure the 4726. However, ATA emulation of the device is very
  1804. * lame. It doesn't send signature D2H Reg FIS after the initial
  1805. * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
  1806. *
  1807. * The following function works around the problem by always using
  1808. * hardreset on the port and not depending on receiving signature FIS
  1809. * afterward. If signature FIS isn't received soon, ATA class is
  1810. * assumed without follow-up softreset.
  1811. */
  1812. static void ahci_p5wdh_workaround(struct ata_host *host)
  1813. {
  1814. static struct dmi_system_id sysids[] = {
  1815. {
  1816. .ident = "P5W DH Deluxe",
  1817. .matches = {
  1818. DMI_MATCH(DMI_SYS_VENDOR,
  1819. "ASUSTEK COMPUTER INC"),
  1820. DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
  1821. },
  1822. },
  1823. { }
  1824. };
  1825. struct pci_dev *pdev = to_pci_dev(host->dev);
  1826. if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
  1827. dmi_check_system(sysids)) {
  1828. struct ata_port *ap = host->ports[1];
  1829. dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
  1830. "Deluxe on-board SIMG4726 workaround\n");
  1831. ap->ops = &ahci_p5wdh_ops;
  1832. ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
  1833. }
  1834. }
  1835. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1836. {
  1837. static int printed_version;
  1838. struct ata_port_info pi = ahci_port_info[ent->driver_data];
  1839. const struct ata_port_info *ppi[] = { &pi, NULL };
  1840. struct device *dev = &pdev->dev;
  1841. struct ahci_host_priv *hpriv;
  1842. struct ata_host *host;
  1843. int i, rc;
  1844. VPRINTK("ENTER\n");
  1845. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1846. if (!printed_version++)
  1847. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1848. /* acquire resources */
  1849. rc = pcim_enable_device(pdev);
  1850. if (rc)
  1851. return rc;
  1852. rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1853. if (rc == -EBUSY)
  1854. pcim_pin_device(pdev);
  1855. if (rc)
  1856. return rc;
  1857. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  1858. (pdev->device == 0x2652 || pdev->device == 0x2653)) {
  1859. u8 map;
  1860. /* ICH6s share the same PCI ID for both piix and ahci
  1861. * modes. Enabling ahci mode while MAP indicates
  1862. * combined mode is a bad idea. Yield to ata_piix.
  1863. */
  1864. pci_read_config_byte(pdev, ICH_MAP, &map);
  1865. if (map & 0x3) {
  1866. dev_printk(KERN_INFO, &pdev->dev, "controller is in "
  1867. "combined mode, can't enable AHCI mode\n");
  1868. return -ENODEV;
  1869. }
  1870. }
  1871. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1872. if (!hpriv)
  1873. return -ENOMEM;
  1874. hpriv->flags |= (unsigned long)pi.private_data;
  1875. if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
  1876. pci_intx(pdev, 1);
  1877. /* save initial config */
  1878. ahci_save_initial_config(pdev, hpriv);
  1879. /* prepare host */
  1880. if (hpriv->cap & HOST_CAP_NCQ)
  1881. pi.flags |= ATA_FLAG_NCQ;
  1882. if (hpriv->cap & HOST_CAP_PMP)
  1883. pi.flags |= ATA_FLAG_PMP;
  1884. host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
  1885. if (!host)
  1886. return -ENOMEM;
  1887. host->iomap = pcim_iomap_table(pdev);
  1888. host->private_data = hpriv;
  1889. for (i = 0; i < host->n_ports; i++) {
  1890. struct ata_port *ap = host->ports[i];
  1891. void __iomem *port_mmio = ahci_port_base(ap);
  1892. ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
  1893. ata_port_pbar_desc(ap, AHCI_PCI_BAR,
  1894. 0x100 + ap->port_no * 0x80, "port");
  1895. /* set initial link pm policy */
  1896. ap->pm_policy = NOT_AVAILABLE;
  1897. /* standard SATA port setup */
  1898. if (hpriv->port_map & (1 << i))
  1899. ap->ioaddr.cmd_addr = port_mmio;
  1900. /* disabled/not-implemented port */
  1901. else
  1902. ap->ops = &ata_dummy_port_ops;
  1903. }
  1904. /* apply workaround for ASUS P5W DH Deluxe mainboard */
  1905. ahci_p5wdh_workaround(host);
  1906. /* initialize adapter */
  1907. rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
  1908. if (rc)
  1909. return rc;
  1910. rc = ahci_reset_controller(host);
  1911. if (rc)
  1912. return rc;
  1913. ahci_init_controller(host);
  1914. ahci_print_info(host);
  1915. pci_set_master(pdev);
  1916. return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
  1917. &ahci_sht);
  1918. }
  1919. static int __init ahci_init(void)
  1920. {
  1921. return pci_register_driver(&ahci_pci_driver);
  1922. }
  1923. static void __exit ahci_exit(void)
  1924. {
  1925. pci_unregister_driver(&ahci_pci_driver);
  1926. }
  1927. MODULE_AUTHOR("Jeff Garzik");
  1928. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1929. MODULE_LICENSE("GPL");
  1930. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1931. MODULE_VERSION(DRV_VERSION);
  1932. module_init(ahci_init);
  1933. module_exit(ahci_exit);