intel-gtt.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. /* Max amount of stolen space, anything above will be returned to Linux */
  40. int intel_max_stolen = 32 * 1024 * 1024;
  41. static const struct aper_size_info_fixed intel_i810_sizes[] =
  42. {
  43. {64, 16384, 4},
  44. /* The 32M mode still requires a 64k gatt */
  45. {32, 8192, 4}
  46. };
  47. #define AGP_DCACHE_MEMORY 1
  48. #define AGP_PHYS_MEMORY 2
  49. #define INTEL_AGP_CACHED_MEMORY 3
  50. static struct gatt_mask intel_i810_masks[] =
  51. {
  52. {.mask = I810_PTE_VALID, .type = 0},
  53. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  54. {.mask = I810_PTE_VALID, .type = 0},
  55. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  56. .type = INTEL_AGP_CACHED_MEMORY}
  57. };
  58. #define INTEL_AGP_UNCACHED_MEMORY 0
  59. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  62. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  63. struct intel_gtt_driver {
  64. unsigned int gen : 8;
  65. unsigned int is_g33 : 1;
  66. unsigned int is_pineview : 1;
  67. unsigned int is_ironlake : 1;
  68. unsigned int dma_mask_size : 8;
  69. /* Chipset specific GTT setup */
  70. int (*setup)(void);
  71. /* This should undo anything done in ->setup() save the unmapping
  72. * of the mmio register file, that's done in the generic code. */
  73. void (*cleanup)(void);
  74. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  75. /* Flags is a more or less chipset specific opaque value.
  76. * For chipsets that need to support old ums (non-gem) code, this
  77. * needs to be identical to the various supported agp memory types! */
  78. bool (*check_flags)(unsigned int flags);
  79. void (*chipset_flush)(void);
  80. };
  81. static struct _intel_private {
  82. struct intel_gtt base;
  83. const struct intel_gtt_driver *driver;
  84. struct pci_dev *pcidev; /* device one */
  85. struct pci_dev *bridge_dev;
  86. u8 __iomem *registers;
  87. phys_addr_t gtt_bus_addr;
  88. phys_addr_t gma_bus_addr;
  89. phys_addr_t pte_bus_addr;
  90. u32 __iomem *gtt; /* I915G */
  91. int num_dcache_entries;
  92. union {
  93. void __iomem *i9xx_flush_page;
  94. void *i8xx_flush_page;
  95. };
  96. struct page *i8xx_page;
  97. struct resource ifp_resource;
  98. int resource_valid;
  99. struct page *scratch_page;
  100. dma_addr_t scratch_page_dma;
  101. } intel_private;
  102. #define INTEL_GTT_GEN intel_private.driver->gen
  103. #define IS_G33 intel_private.driver->is_g33
  104. #define IS_PINEVIEW intel_private.driver->is_pineview
  105. #define IS_IRONLAKE intel_private.driver->is_ironlake
  106. static void intel_agp_free_sglist(struct agp_memory *mem)
  107. {
  108. struct sg_table st;
  109. st.sgl = mem->sg_list;
  110. st.orig_nents = st.nents = mem->page_count;
  111. sg_free_table(&st);
  112. mem->sg_list = NULL;
  113. mem->num_sg = 0;
  114. }
  115. static int intel_agp_map_memory(struct agp_memory *mem)
  116. {
  117. struct sg_table st;
  118. struct scatterlist *sg;
  119. int i;
  120. if (mem->sg_list)
  121. return 0; /* already mapped (for e.g. resume */
  122. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  123. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  124. goto err;
  125. mem->sg_list = sg = st.sgl;
  126. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  127. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  128. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  129. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  130. if (unlikely(!mem->num_sg))
  131. goto err;
  132. return 0;
  133. err:
  134. sg_free_table(&st);
  135. return -ENOMEM;
  136. }
  137. static void intel_agp_unmap_memory(struct agp_memory *mem)
  138. {
  139. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  140. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  141. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  142. intel_agp_free_sglist(mem);
  143. }
  144. static int intel_i810_fetch_size(void)
  145. {
  146. u32 smram_miscc;
  147. struct aper_size_info_fixed *values;
  148. pci_read_config_dword(intel_private.bridge_dev,
  149. I810_SMRAM_MISCC, &smram_miscc);
  150. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  151. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  152. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  153. return 0;
  154. }
  155. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  156. agp_bridge->current_size = (void *) (values + 1);
  157. agp_bridge->aperture_size_idx = 1;
  158. return values[1].size;
  159. } else {
  160. agp_bridge->current_size = (void *) (values);
  161. agp_bridge->aperture_size_idx = 0;
  162. return values[0].size;
  163. }
  164. return 0;
  165. }
  166. static int intel_i810_configure(void)
  167. {
  168. struct aper_size_info_fixed *current_size;
  169. u32 temp;
  170. int i;
  171. current_size = A_SIZE_FIX(agp_bridge->current_size);
  172. if (!intel_private.registers) {
  173. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  174. temp &= 0xfff80000;
  175. intel_private.registers = ioremap(temp, 128 * 4096);
  176. if (!intel_private.registers) {
  177. dev_err(&intel_private.pcidev->dev,
  178. "can't remap memory\n");
  179. return -ENOMEM;
  180. }
  181. }
  182. if ((readl(intel_private.registers+I810_DRAM_CTL)
  183. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  184. /* This will need to be dynamically assigned */
  185. dev_info(&intel_private.pcidev->dev,
  186. "detected 4MB dedicated video ram\n");
  187. intel_private.num_dcache_entries = 1024;
  188. }
  189. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  190. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  191. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  192. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  193. if (agp_bridge->driver->needs_scratch_page) {
  194. for (i = 0; i < current_size->num_entries; i++) {
  195. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  196. }
  197. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  198. }
  199. global_cache_flush();
  200. return 0;
  201. }
  202. static void intel_i810_cleanup(void)
  203. {
  204. writel(0, intel_private.registers+I810_PGETBL_CTL);
  205. readl(intel_private.registers); /* PCI Posting. */
  206. iounmap(intel_private.registers);
  207. }
  208. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  209. {
  210. return;
  211. }
  212. /* Exists to support ARGB cursors */
  213. static struct page *i8xx_alloc_pages(void)
  214. {
  215. struct page *page;
  216. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  217. if (page == NULL)
  218. return NULL;
  219. if (set_pages_uc(page, 4) < 0) {
  220. set_pages_wb(page, 4);
  221. __free_pages(page, 2);
  222. return NULL;
  223. }
  224. get_page(page);
  225. atomic_inc(&agp_bridge->current_memory_agp);
  226. return page;
  227. }
  228. static void i8xx_destroy_pages(struct page *page)
  229. {
  230. if (page == NULL)
  231. return;
  232. set_pages_wb(page, 4);
  233. put_page(page);
  234. __free_pages(page, 2);
  235. atomic_dec(&agp_bridge->current_memory_agp);
  236. }
  237. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  238. int type)
  239. {
  240. int i, j, num_entries;
  241. void *temp;
  242. int ret = -EINVAL;
  243. int mask_type;
  244. if (mem->page_count == 0)
  245. goto out;
  246. temp = agp_bridge->current_size;
  247. num_entries = A_SIZE_FIX(temp)->num_entries;
  248. if ((pg_start + mem->page_count) > num_entries)
  249. goto out_err;
  250. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  251. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  252. ret = -EBUSY;
  253. goto out_err;
  254. }
  255. }
  256. if (type != mem->type)
  257. goto out_err;
  258. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  259. switch (mask_type) {
  260. case AGP_DCACHE_MEMORY:
  261. if (!mem->is_flushed)
  262. global_cache_flush();
  263. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  264. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  265. intel_private.registers+I810_PTE_BASE+(i*4));
  266. }
  267. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  268. break;
  269. case AGP_PHYS_MEMORY:
  270. case AGP_NORMAL_MEMORY:
  271. if (!mem->is_flushed)
  272. global_cache_flush();
  273. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  274. writel(agp_bridge->driver->mask_memory(agp_bridge,
  275. page_to_phys(mem->pages[i]), mask_type),
  276. intel_private.registers+I810_PTE_BASE+(j*4));
  277. }
  278. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  279. break;
  280. default:
  281. goto out_err;
  282. }
  283. out:
  284. ret = 0;
  285. out_err:
  286. mem->is_flushed = true;
  287. return ret;
  288. }
  289. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  290. int type)
  291. {
  292. int i;
  293. if (mem->page_count == 0)
  294. return 0;
  295. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  296. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  297. }
  298. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  299. return 0;
  300. }
  301. /*
  302. * The i810/i830 requires a physical address to program its mouse
  303. * pointer into hardware.
  304. * However the Xserver still writes to it through the agp aperture.
  305. */
  306. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  307. {
  308. struct agp_memory *new;
  309. struct page *page;
  310. switch (pg_count) {
  311. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  312. break;
  313. case 4:
  314. /* kludge to get 4 physical pages for ARGB cursor */
  315. page = i8xx_alloc_pages();
  316. break;
  317. default:
  318. return NULL;
  319. }
  320. if (page == NULL)
  321. return NULL;
  322. new = agp_create_memory(pg_count);
  323. if (new == NULL)
  324. return NULL;
  325. new->pages[0] = page;
  326. if (pg_count == 4) {
  327. /* kludge to get 4 physical pages for ARGB cursor */
  328. new->pages[1] = new->pages[0] + 1;
  329. new->pages[2] = new->pages[1] + 1;
  330. new->pages[3] = new->pages[2] + 1;
  331. }
  332. new->page_count = pg_count;
  333. new->num_scratch_pages = pg_count;
  334. new->type = AGP_PHYS_MEMORY;
  335. new->physical = page_to_phys(new->pages[0]);
  336. return new;
  337. }
  338. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  339. {
  340. struct agp_memory *new;
  341. if (type == AGP_DCACHE_MEMORY) {
  342. if (pg_count != intel_private.num_dcache_entries)
  343. return NULL;
  344. new = agp_create_memory(1);
  345. if (new == NULL)
  346. return NULL;
  347. new->type = AGP_DCACHE_MEMORY;
  348. new->page_count = pg_count;
  349. new->num_scratch_pages = 0;
  350. agp_free_page_array(new);
  351. return new;
  352. }
  353. if (type == AGP_PHYS_MEMORY)
  354. return alloc_agpphysmem_i8xx(pg_count, type);
  355. return NULL;
  356. }
  357. static void intel_i810_free_by_type(struct agp_memory *curr)
  358. {
  359. agp_free_key(curr->key);
  360. if (curr->type == AGP_PHYS_MEMORY) {
  361. if (curr->page_count == 4)
  362. i8xx_destroy_pages(curr->pages[0]);
  363. else {
  364. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  365. AGP_PAGE_DESTROY_UNMAP);
  366. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  367. AGP_PAGE_DESTROY_FREE);
  368. }
  369. agp_free_page_array(curr);
  370. }
  371. kfree(curr);
  372. }
  373. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  374. dma_addr_t addr, int type)
  375. {
  376. /* Type checking must be done elsewhere */
  377. return addr | bridge->driver->masks[type].mask;
  378. }
  379. static int intel_gtt_setup_scratch_page(void)
  380. {
  381. struct page *page;
  382. dma_addr_t dma_addr;
  383. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  384. if (page == NULL)
  385. return -ENOMEM;
  386. get_page(page);
  387. set_pages_uc(page, 1);
  388. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  389. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  390. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  391. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  392. return -EINVAL;
  393. intel_private.scratch_page_dma = dma_addr;
  394. } else
  395. intel_private.scratch_page_dma = page_to_phys(page);
  396. intel_private.scratch_page = page;
  397. return 0;
  398. }
  399. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  400. {128, 32768, 5},
  401. /* The 64M mode still requires a 128k gatt */
  402. {64, 16384, 5},
  403. {256, 65536, 6},
  404. {512, 131072, 7},
  405. };
  406. static unsigned int intel_gtt_stolen_entries(void)
  407. {
  408. u16 gmch_ctrl;
  409. u8 rdct;
  410. int local = 0;
  411. static const int ddt[4] = { 0, 16, 32, 64 };
  412. unsigned int overhead_entries, stolen_entries;
  413. unsigned int stolen_size = 0;
  414. pci_read_config_word(intel_private.bridge_dev,
  415. I830_GMCH_CTRL, &gmch_ctrl);
  416. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  417. overhead_entries = 0;
  418. else
  419. overhead_entries = intel_private.base.gtt_mappable_entries
  420. / 1024;
  421. overhead_entries += 1; /* BIOS popup */
  422. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  423. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  424. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  425. case I830_GMCH_GMS_STOLEN_512:
  426. stolen_size = KB(512);
  427. break;
  428. case I830_GMCH_GMS_STOLEN_1024:
  429. stolen_size = MB(1);
  430. break;
  431. case I830_GMCH_GMS_STOLEN_8192:
  432. stolen_size = MB(8);
  433. break;
  434. case I830_GMCH_GMS_LOCAL:
  435. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  436. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  437. MB(ddt[I830_RDRAM_DDT(rdct)]);
  438. local = 1;
  439. break;
  440. default:
  441. stolen_size = 0;
  442. break;
  443. }
  444. } else if (INTEL_GTT_GEN == 6) {
  445. /*
  446. * SandyBridge has new memory control reg at 0x50.w
  447. */
  448. u16 snb_gmch_ctl;
  449. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  450. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  451. case SNB_GMCH_GMS_STOLEN_32M:
  452. stolen_size = MB(32);
  453. break;
  454. case SNB_GMCH_GMS_STOLEN_64M:
  455. stolen_size = MB(64);
  456. break;
  457. case SNB_GMCH_GMS_STOLEN_96M:
  458. stolen_size = MB(96);
  459. break;
  460. case SNB_GMCH_GMS_STOLEN_128M:
  461. stolen_size = MB(128);
  462. break;
  463. case SNB_GMCH_GMS_STOLEN_160M:
  464. stolen_size = MB(160);
  465. break;
  466. case SNB_GMCH_GMS_STOLEN_192M:
  467. stolen_size = MB(192);
  468. break;
  469. case SNB_GMCH_GMS_STOLEN_224M:
  470. stolen_size = MB(224);
  471. break;
  472. case SNB_GMCH_GMS_STOLEN_256M:
  473. stolen_size = MB(256);
  474. break;
  475. case SNB_GMCH_GMS_STOLEN_288M:
  476. stolen_size = MB(288);
  477. break;
  478. case SNB_GMCH_GMS_STOLEN_320M:
  479. stolen_size = MB(320);
  480. break;
  481. case SNB_GMCH_GMS_STOLEN_352M:
  482. stolen_size = MB(352);
  483. break;
  484. case SNB_GMCH_GMS_STOLEN_384M:
  485. stolen_size = MB(384);
  486. break;
  487. case SNB_GMCH_GMS_STOLEN_416M:
  488. stolen_size = MB(416);
  489. break;
  490. case SNB_GMCH_GMS_STOLEN_448M:
  491. stolen_size = MB(448);
  492. break;
  493. case SNB_GMCH_GMS_STOLEN_480M:
  494. stolen_size = MB(480);
  495. break;
  496. case SNB_GMCH_GMS_STOLEN_512M:
  497. stolen_size = MB(512);
  498. break;
  499. }
  500. } else {
  501. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  502. case I855_GMCH_GMS_STOLEN_1M:
  503. stolen_size = MB(1);
  504. break;
  505. case I855_GMCH_GMS_STOLEN_4M:
  506. stolen_size = MB(4);
  507. break;
  508. case I855_GMCH_GMS_STOLEN_8M:
  509. stolen_size = MB(8);
  510. break;
  511. case I855_GMCH_GMS_STOLEN_16M:
  512. stolen_size = MB(16);
  513. break;
  514. case I855_GMCH_GMS_STOLEN_32M:
  515. stolen_size = MB(32);
  516. break;
  517. case I915_GMCH_GMS_STOLEN_48M:
  518. stolen_size = MB(48);
  519. break;
  520. case I915_GMCH_GMS_STOLEN_64M:
  521. stolen_size = MB(64);
  522. break;
  523. case G33_GMCH_GMS_STOLEN_128M:
  524. stolen_size = MB(128);
  525. break;
  526. case G33_GMCH_GMS_STOLEN_256M:
  527. stolen_size = MB(256);
  528. break;
  529. case INTEL_GMCH_GMS_STOLEN_96M:
  530. stolen_size = MB(96);
  531. break;
  532. case INTEL_GMCH_GMS_STOLEN_160M:
  533. stolen_size = MB(160);
  534. break;
  535. case INTEL_GMCH_GMS_STOLEN_224M:
  536. stolen_size = MB(224);
  537. break;
  538. case INTEL_GMCH_GMS_STOLEN_352M:
  539. stolen_size = MB(352);
  540. break;
  541. default:
  542. stolen_size = 0;
  543. break;
  544. }
  545. }
  546. if (!local && stolen_size > intel_max_stolen) {
  547. dev_info(&intel_private.bridge_dev->dev,
  548. "detected %dK stolen memory, trimming to %dK\n",
  549. stolen_size / KB(1), intel_max_stolen / KB(1));
  550. stolen_size = intel_max_stolen;
  551. } else if (stolen_size > 0) {
  552. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  553. stolen_size / KB(1), local ? "local" : "stolen");
  554. } else {
  555. dev_info(&intel_private.bridge_dev->dev,
  556. "no pre-allocated video memory detected\n");
  557. stolen_size = 0;
  558. }
  559. stolen_entries = stolen_size/KB(4) - overhead_entries;
  560. return stolen_entries;
  561. }
  562. static unsigned int intel_gtt_total_entries(void)
  563. {
  564. int size;
  565. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  566. u32 pgetbl_ctl;
  567. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  568. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  569. case I965_PGETBL_SIZE_128KB:
  570. size = KB(128);
  571. break;
  572. case I965_PGETBL_SIZE_256KB:
  573. size = KB(256);
  574. break;
  575. case I965_PGETBL_SIZE_512KB:
  576. size = KB(512);
  577. break;
  578. case I965_PGETBL_SIZE_1MB:
  579. size = KB(1024);
  580. break;
  581. case I965_PGETBL_SIZE_2MB:
  582. size = KB(2048);
  583. break;
  584. case I965_PGETBL_SIZE_1_5MB:
  585. size = KB(1024 + 512);
  586. break;
  587. default:
  588. dev_info(&intel_private.pcidev->dev,
  589. "unknown page table size, assuming 512KB\n");
  590. size = KB(512);
  591. }
  592. return size/4;
  593. } else if (INTEL_GTT_GEN == 6) {
  594. u16 snb_gmch_ctl;
  595. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  596. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  597. default:
  598. case SNB_GTT_SIZE_0M:
  599. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  600. size = MB(0);
  601. break;
  602. case SNB_GTT_SIZE_1M:
  603. size = MB(1);
  604. break;
  605. case SNB_GTT_SIZE_2M:
  606. size = MB(2);
  607. break;
  608. }
  609. return size/4;
  610. } else {
  611. /* On previous hardware, the GTT size was just what was
  612. * required to map the aperture.
  613. */
  614. return intel_private.base.gtt_mappable_entries;
  615. }
  616. }
  617. static unsigned int intel_gtt_mappable_entries(void)
  618. {
  619. unsigned int aperture_size;
  620. if (INTEL_GTT_GEN == 2) {
  621. u16 gmch_ctrl;
  622. pci_read_config_word(intel_private.bridge_dev,
  623. I830_GMCH_CTRL, &gmch_ctrl);
  624. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  625. aperture_size = MB(64);
  626. else
  627. aperture_size = MB(128);
  628. } else {
  629. /* 9xx supports large sizes, just look at the length */
  630. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  631. }
  632. return aperture_size >> PAGE_SHIFT;
  633. }
  634. static void intel_gtt_teardown_scratch_page(void)
  635. {
  636. set_pages_wb(intel_private.scratch_page, 1);
  637. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  638. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  639. put_page(intel_private.scratch_page);
  640. __free_page(intel_private.scratch_page);
  641. }
  642. static void intel_gtt_cleanup(void)
  643. {
  644. intel_private.driver->cleanup();
  645. iounmap(intel_private.gtt);
  646. iounmap(intel_private.registers);
  647. intel_gtt_teardown_scratch_page();
  648. }
  649. static int intel_gtt_init(void)
  650. {
  651. u32 gtt_map_size;
  652. int ret;
  653. ret = intel_private.driver->setup();
  654. if (ret != 0)
  655. return ret;
  656. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  657. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  658. dev_info(&intel_private.bridge_dev->dev,
  659. "detected gtt size: %dK total, %dK mappable\n",
  660. intel_private.base.gtt_total_entries * 4,
  661. intel_private.base.gtt_mappable_entries * 4);
  662. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  663. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  664. gtt_map_size);
  665. if (!intel_private.gtt) {
  666. intel_private.driver->cleanup();
  667. iounmap(intel_private.registers);
  668. return -ENOMEM;
  669. }
  670. global_cache_flush(); /* FIXME: ? */
  671. /* we have to call this as early as possible after the MMIO base address is known */
  672. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  673. if (intel_private.base.gtt_stolen_entries == 0) {
  674. intel_private.driver->cleanup();
  675. iounmap(intel_private.registers);
  676. iounmap(intel_private.gtt);
  677. return -ENOMEM;
  678. }
  679. ret = intel_gtt_setup_scratch_page();
  680. if (ret != 0) {
  681. intel_gtt_cleanup();
  682. return ret;
  683. }
  684. return 0;
  685. }
  686. static int intel_fake_agp_fetch_size(void)
  687. {
  688. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  689. unsigned int aper_size;
  690. int i;
  691. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  692. / MB(1);
  693. for (i = 0; i < num_sizes; i++) {
  694. if (aper_size == intel_fake_agp_sizes[i].size) {
  695. agp_bridge->current_size =
  696. (void *) (intel_fake_agp_sizes + i);
  697. return aper_size;
  698. }
  699. }
  700. return 0;
  701. }
  702. static void i830_cleanup(void)
  703. {
  704. kunmap(intel_private.i8xx_page);
  705. intel_private.i8xx_flush_page = NULL;
  706. __free_page(intel_private.i8xx_page);
  707. intel_private.i8xx_page = NULL;
  708. }
  709. static void intel_i830_setup_flush(void)
  710. {
  711. /* return if we've already set the flush mechanism up */
  712. if (intel_private.i8xx_page)
  713. return;
  714. intel_private.i8xx_page = alloc_page(GFP_KERNEL);
  715. if (!intel_private.i8xx_page)
  716. return;
  717. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  718. if (!intel_private.i8xx_flush_page)
  719. i830_cleanup();
  720. }
  721. /* The chipset_flush interface needs to get data that has already been
  722. * flushed out of the CPU all the way out to main memory, because the GPU
  723. * doesn't snoop those buffers.
  724. *
  725. * The 8xx series doesn't have the same lovely interface for flushing the
  726. * chipset write buffers that the later chips do. According to the 865
  727. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  728. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  729. * that it'll push whatever was in there out. It appears to work.
  730. */
  731. static void i830_chipset_flush(void)
  732. {
  733. unsigned int *pg = intel_private.i8xx_flush_page;
  734. memset(pg, 0, 1024);
  735. if (cpu_has_clflush)
  736. clflush_cache_range(pg, 1024);
  737. else if (wbinvd_on_all_cpus() != 0)
  738. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  739. }
  740. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  741. unsigned int flags)
  742. {
  743. u32 pte_flags = I810_PTE_VALID;
  744. switch (flags) {
  745. case AGP_DCACHE_MEMORY:
  746. pte_flags |= I810_PTE_LOCAL;
  747. break;
  748. case AGP_USER_CACHED_MEMORY:
  749. pte_flags |= I830_PTE_SYSTEM_CACHED;
  750. break;
  751. }
  752. writel(addr | pte_flags, intel_private.gtt + entry);
  753. }
  754. static void intel_enable_gtt(void)
  755. {
  756. u32 gma_addr;
  757. u16 gmch_ctrl;
  758. if (INTEL_GTT_GEN == 2)
  759. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  760. &gma_addr);
  761. else
  762. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  763. &gma_addr);
  764. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  765. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  766. gmch_ctrl |= I830_GMCH_ENABLED;
  767. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  768. writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
  769. intel_private.registers+I810_PGETBL_CTL);
  770. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  771. }
  772. static int i830_setup(void)
  773. {
  774. u32 reg_addr;
  775. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  776. reg_addr &= 0xfff80000;
  777. intel_private.registers = ioremap(reg_addr, KB(64));
  778. if (!intel_private.registers)
  779. return -ENOMEM;
  780. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  781. intel_private.pte_bus_addr =
  782. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  783. intel_i830_setup_flush();
  784. return 0;
  785. }
  786. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  787. {
  788. agp_bridge->gatt_table_real = NULL;
  789. agp_bridge->gatt_table = NULL;
  790. agp_bridge->gatt_bus_addr = 0;
  791. return 0;
  792. }
  793. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  794. {
  795. return 0;
  796. }
  797. static int intel_fake_agp_configure(void)
  798. {
  799. int i;
  800. intel_enable_gtt();
  801. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  802. for (i = intel_private.base.gtt_stolen_entries;
  803. i < intel_private.base.gtt_total_entries; i++) {
  804. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  805. i, 0);
  806. }
  807. readl(intel_private.gtt+i-1); /* PCI Posting. */
  808. global_cache_flush();
  809. return 0;
  810. }
  811. static bool i830_check_flags(unsigned int flags)
  812. {
  813. switch (flags) {
  814. case 0:
  815. case AGP_PHYS_MEMORY:
  816. case AGP_USER_CACHED_MEMORY:
  817. case AGP_USER_MEMORY:
  818. return true;
  819. }
  820. return false;
  821. }
  822. static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  823. unsigned int sg_len,
  824. unsigned int pg_start,
  825. unsigned int flags)
  826. {
  827. struct scatterlist *sg;
  828. unsigned int len, m;
  829. int i, j;
  830. j = pg_start;
  831. /* sg may merge pages, but we have to separate
  832. * per-page addr for GTT */
  833. for_each_sg(sg_list, sg, sg_len, i) {
  834. len = sg_dma_len(sg) >> PAGE_SHIFT;
  835. for (m = 0; m < len; m++) {
  836. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  837. intel_private.driver->write_entry(addr,
  838. j, flags);
  839. j++;
  840. }
  841. }
  842. readl(intel_private.gtt+j-1);
  843. }
  844. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  845. off_t pg_start, int type)
  846. {
  847. int i, j;
  848. int ret = -EINVAL;
  849. if (mem->page_count == 0)
  850. goto out;
  851. if (pg_start < intel_private.base.gtt_stolen_entries) {
  852. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  853. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  854. pg_start, intel_private.base.gtt_stolen_entries);
  855. dev_info(&intel_private.pcidev->dev,
  856. "trying to insert into local/stolen memory\n");
  857. goto out_err;
  858. }
  859. if ((pg_start + mem->page_count) > intel_private.base.gtt_total_entries)
  860. goto out_err;
  861. if (type != mem->type)
  862. goto out_err;
  863. if (!intel_private.driver->check_flags(type))
  864. goto out_err;
  865. if (!mem->is_flushed)
  866. global_cache_flush();
  867. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  868. ret = intel_agp_map_memory(mem);
  869. if (ret != 0)
  870. return ret;
  871. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  872. pg_start, type);
  873. } else {
  874. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  875. dma_addr_t addr = page_to_phys(mem->pages[i]);
  876. intel_private.driver->write_entry(addr,
  877. j, type);
  878. }
  879. readl(intel_private.gtt+j-1);
  880. }
  881. out:
  882. ret = 0;
  883. out_err:
  884. mem->is_flushed = true;
  885. return ret;
  886. }
  887. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  888. off_t pg_start, int type)
  889. {
  890. int i;
  891. if (mem->page_count == 0)
  892. return 0;
  893. if (pg_start < intel_private.base.gtt_stolen_entries) {
  894. dev_info(&intel_private.pcidev->dev,
  895. "trying to disable local/stolen memory\n");
  896. return -EINVAL;
  897. }
  898. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
  899. intel_agp_unmap_memory(mem);
  900. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  901. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  902. i, 0);
  903. }
  904. readl(intel_private.gtt+i-1);
  905. return 0;
  906. }
  907. static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
  908. {
  909. intel_private.driver->chipset_flush();
  910. }
  911. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  912. int type)
  913. {
  914. if (type == AGP_PHYS_MEMORY)
  915. return alloc_agpphysmem_i8xx(pg_count, type);
  916. /* always return NULL for other allocation types for now */
  917. return NULL;
  918. }
  919. static int intel_alloc_chipset_flush_resource(void)
  920. {
  921. int ret;
  922. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  923. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  924. pcibios_align_resource, intel_private.bridge_dev);
  925. return ret;
  926. }
  927. static void intel_i915_setup_chipset_flush(void)
  928. {
  929. int ret;
  930. u32 temp;
  931. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  932. if (!(temp & 0x1)) {
  933. intel_alloc_chipset_flush_resource();
  934. intel_private.resource_valid = 1;
  935. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  936. } else {
  937. temp &= ~1;
  938. intel_private.resource_valid = 1;
  939. intel_private.ifp_resource.start = temp;
  940. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  941. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  942. /* some BIOSes reserve this area in a pnp some don't */
  943. if (ret)
  944. intel_private.resource_valid = 0;
  945. }
  946. }
  947. static void intel_i965_g33_setup_chipset_flush(void)
  948. {
  949. u32 temp_hi, temp_lo;
  950. int ret;
  951. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  952. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  953. if (!(temp_lo & 0x1)) {
  954. intel_alloc_chipset_flush_resource();
  955. intel_private.resource_valid = 1;
  956. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  957. upper_32_bits(intel_private.ifp_resource.start));
  958. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  959. } else {
  960. u64 l64;
  961. temp_lo &= ~0x1;
  962. l64 = ((u64)temp_hi << 32) | temp_lo;
  963. intel_private.resource_valid = 1;
  964. intel_private.ifp_resource.start = l64;
  965. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  966. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  967. /* some BIOSes reserve this area in a pnp some don't */
  968. if (ret)
  969. intel_private.resource_valid = 0;
  970. }
  971. }
  972. static void intel_i9xx_setup_flush(void)
  973. {
  974. /* return if already configured */
  975. if (intel_private.ifp_resource.start)
  976. return;
  977. if (INTEL_GTT_GEN == 6)
  978. return;
  979. /* setup a resource for this object */
  980. intel_private.ifp_resource.name = "Intel Flush Page";
  981. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  982. /* Setup chipset flush for 915 */
  983. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  984. intel_i965_g33_setup_chipset_flush();
  985. } else {
  986. intel_i915_setup_chipset_flush();
  987. }
  988. if (intel_private.ifp_resource.start)
  989. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  990. if (!intel_private.i9xx_flush_page)
  991. dev_err(&intel_private.pcidev->dev,
  992. "can't ioremap flush page - no chipset flushing\n");
  993. }
  994. static void i9xx_cleanup(void)
  995. {
  996. if (intel_private.i9xx_flush_page)
  997. iounmap(intel_private.i9xx_flush_page);
  998. if (intel_private.resource_valid)
  999. release_resource(&intel_private.ifp_resource);
  1000. intel_private.ifp_resource.start = 0;
  1001. intel_private.resource_valid = 0;
  1002. }
  1003. static void i9xx_chipset_flush(void)
  1004. {
  1005. if (intel_private.i9xx_flush_page)
  1006. writel(1, intel_private.i9xx_flush_page);
  1007. }
  1008. static void i965_write_entry(dma_addr_t addr, unsigned int entry,
  1009. unsigned int flags)
  1010. {
  1011. /* Shift high bits down */
  1012. addr |= (addr >> 28) & 0xf0;
  1013. writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
  1014. }
  1015. static bool gen6_check_flags(unsigned int flags)
  1016. {
  1017. return true;
  1018. }
  1019. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1020. unsigned int flags)
  1021. {
  1022. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1023. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1024. u32 pte_flags;
  1025. if (type_mask == AGP_USER_MEMORY)
  1026. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  1027. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1028. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  1029. if (gfdt)
  1030. pte_flags |= GEN6_PTE_GFDT;
  1031. } else { /* set 'normal'/'cached' to LLC by default */
  1032. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  1033. if (gfdt)
  1034. pte_flags |= GEN6_PTE_GFDT;
  1035. }
  1036. /* gen6 has bit11-4 for physical addr bit39-32 */
  1037. addr |= (addr >> 28) & 0xff0;
  1038. writel(addr | pte_flags, intel_private.gtt + entry);
  1039. }
  1040. static void gen6_cleanup(void)
  1041. {
  1042. }
  1043. static int i9xx_setup(void)
  1044. {
  1045. u32 reg_addr;
  1046. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1047. reg_addr &= 0xfff80000;
  1048. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1049. if (!intel_private.registers)
  1050. return -ENOMEM;
  1051. if (INTEL_GTT_GEN == 3) {
  1052. u32 gtt_addr;
  1053. pci_read_config_dword(intel_private.pcidev,
  1054. I915_PTEADDR, &gtt_addr);
  1055. intel_private.gtt_bus_addr = gtt_addr;
  1056. } else {
  1057. u32 gtt_offset;
  1058. switch (INTEL_GTT_GEN) {
  1059. case 5:
  1060. case 6:
  1061. gtt_offset = MB(2);
  1062. break;
  1063. case 4:
  1064. default:
  1065. gtt_offset = KB(512);
  1066. break;
  1067. }
  1068. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1069. }
  1070. intel_private.pte_bus_addr =
  1071. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1072. intel_i9xx_setup_flush();
  1073. return 0;
  1074. }
  1075. static const struct agp_bridge_driver intel_810_driver = {
  1076. .owner = THIS_MODULE,
  1077. .aperture_sizes = intel_i810_sizes,
  1078. .size_type = FIXED_APER_SIZE,
  1079. .num_aperture_sizes = 2,
  1080. .needs_scratch_page = true,
  1081. .configure = intel_i810_configure,
  1082. .fetch_size = intel_i810_fetch_size,
  1083. .cleanup = intel_i810_cleanup,
  1084. .mask_memory = intel_i810_mask_memory,
  1085. .masks = intel_i810_masks,
  1086. .agp_enable = intel_fake_agp_enable,
  1087. .cache_flush = global_cache_flush,
  1088. .create_gatt_table = agp_generic_create_gatt_table,
  1089. .free_gatt_table = agp_generic_free_gatt_table,
  1090. .insert_memory = intel_i810_insert_entries,
  1091. .remove_memory = intel_i810_remove_entries,
  1092. .alloc_by_type = intel_i810_alloc_by_type,
  1093. .free_by_type = intel_i810_free_by_type,
  1094. .agp_alloc_page = agp_generic_alloc_page,
  1095. .agp_alloc_pages = agp_generic_alloc_pages,
  1096. .agp_destroy_page = agp_generic_destroy_page,
  1097. .agp_destroy_pages = agp_generic_destroy_pages,
  1098. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1099. };
  1100. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1101. .owner = THIS_MODULE,
  1102. .size_type = FIXED_APER_SIZE,
  1103. .aperture_sizes = intel_fake_agp_sizes,
  1104. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1105. .configure = intel_fake_agp_configure,
  1106. .fetch_size = intel_fake_agp_fetch_size,
  1107. .cleanup = intel_gtt_cleanup,
  1108. .agp_enable = intel_fake_agp_enable,
  1109. .cache_flush = global_cache_flush,
  1110. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1111. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1112. .insert_memory = intel_fake_agp_insert_entries,
  1113. .remove_memory = intel_fake_agp_remove_entries,
  1114. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1115. .free_by_type = intel_i810_free_by_type,
  1116. .agp_alloc_page = agp_generic_alloc_page,
  1117. .agp_alloc_pages = agp_generic_alloc_pages,
  1118. .agp_destroy_page = agp_generic_destroy_page,
  1119. .agp_destroy_pages = agp_generic_destroy_pages,
  1120. .chipset_flush = intel_fake_agp_chipset_flush,
  1121. };
  1122. static const struct intel_gtt_driver i81x_gtt_driver = {
  1123. .gen = 1,
  1124. .dma_mask_size = 32,
  1125. };
  1126. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1127. .gen = 2,
  1128. .setup = i830_setup,
  1129. .cleanup = i830_cleanup,
  1130. .write_entry = i830_write_entry,
  1131. .dma_mask_size = 32,
  1132. .check_flags = i830_check_flags,
  1133. .chipset_flush = i830_chipset_flush,
  1134. };
  1135. static const struct intel_gtt_driver i915_gtt_driver = {
  1136. .gen = 3,
  1137. .setup = i9xx_setup,
  1138. .cleanup = i9xx_cleanup,
  1139. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1140. .write_entry = i830_write_entry,
  1141. .dma_mask_size = 32,
  1142. .check_flags = i830_check_flags,
  1143. .chipset_flush = i9xx_chipset_flush,
  1144. };
  1145. static const struct intel_gtt_driver g33_gtt_driver = {
  1146. .gen = 3,
  1147. .is_g33 = 1,
  1148. .setup = i9xx_setup,
  1149. .cleanup = i9xx_cleanup,
  1150. .write_entry = i965_write_entry,
  1151. .dma_mask_size = 36,
  1152. .check_flags = i830_check_flags,
  1153. .chipset_flush = i9xx_chipset_flush,
  1154. };
  1155. static const struct intel_gtt_driver pineview_gtt_driver = {
  1156. .gen = 3,
  1157. .is_pineview = 1, .is_g33 = 1,
  1158. .setup = i9xx_setup,
  1159. .cleanup = i9xx_cleanup,
  1160. .write_entry = i965_write_entry,
  1161. .dma_mask_size = 36,
  1162. .check_flags = i830_check_flags,
  1163. .chipset_flush = i9xx_chipset_flush,
  1164. };
  1165. static const struct intel_gtt_driver i965_gtt_driver = {
  1166. .gen = 4,
  1167. .setup = i9xx_setup,
  1168. .cleanup = i9xx_cleanup,
  1169. .write_entry = i965_write_entry,
  1170. .dma_mask_size = 36,
  1171. .check_flags = i830_check_flags,
  1172. .chipset_flush = i9xx_chipset_flush,
  1173. };
  1174. static const struct intel_gtt_driver g4x_gtt_driver = {
  1175. .gen = 5,
  1176. .setup = i9xx_setup,
  1177. .cleanup = i9xx_cleanup,
  1178. .write_entry = i965_write_entry,
  1179. .dma_mask_size = 36,
  1180. .check_flags = i830_check_flags,
  1181. .chipset_flush = i9xx_chipset_flush,
  1182. };
  1183. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1184. .gen = 5,
  1185. .is_ironlake = 1,
  1186. .setup = i9xx_setup,
  1187. .cleanup = i9xx_cleanup,
  1188. .write_entry = i965_write_entry,
  1189. .dma_mask_size = 36,
  1190. .check_flags = i830_check_flags,
  1191. .chipset_flush = i9xx_chipset_flush,
  1192. };
  1193. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1194. .gen = 6,
  1195. .setup = i9xx_setup,
  1196. .cleanup = gen6_cleanup,
  1197. .write_entry = gen6_write_entry,
  1198. .dma_mask_size = 40,
  1199. .check_flags = gen6_check_flags,
  1200. .chipset_flush = i9xx_chipset_flush,
  1201. };
  1202. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1203. * driver and gmch_driver must be non-null, and find_gmch will determine
  1204. * which one should be used if a gmch_chip_id is present.
  1205. */
  1206. static const struct intel_gtt_driver_description {
  1207. unsigned int gmch_chip_id;
  1208. char *name;
  1209. const struct agp_bridge_driver *gmch_driver;
  1210. const struct intel_gtt_driver *gtt_driver;
  1211. } intel_gtt_chipsets[] = {
  1212. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
  1213. &i81x_gtt_driver},
  1214. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
  1215. &i81x_gtt_driver},
  1216. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
  1217. &i81x_gtt_driver},
  1218. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
  1219. &i81x_gtt_driver},
  1220. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1221. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1222. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1223. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1224. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1225. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1226. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1227. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1228. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1229. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1230. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1231. &intel_fake_agp_driver, &i915_gtt_driver },
  1232. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1233. &intel_fake_agp_driver, &i915_gtt_driver },
  1234. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1235. &intel_fake_agp_driver, &i915_gtt_driver },
  1236. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1237. &intel_fake_agp_driver, &i915_gtt_driver },
  1238. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1239. &intel_fake_agp_driver, &i915_gtt_driver },
  1240. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1241. &intel_fake_agp_driver, &i915_gtt_driver },
  1242. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1243. &intel_fake_agp_driver, &i965_gtt_driver },
  1244. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1245. &intel_fake_agp_driver, &i965_gtt_driver },
  1246. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1247. &intel_fake_agp_driver, &i965_gtt_driver },
  1248. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1249. &intel_fake_agp_driver, &i965_gtt_driver },
  1250. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1251. &intel_fake_agp_driver, &i965_gtt_driver },
  1252. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1253. &intel_fake_agp_driver, &i965_gtt_driver },
  1254. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1255. &intel_fake_agp_driver, &g33_gtt_driver },
  1256. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1257. &intel_fake_agp_driver, &g33_gtt_driver },
  1258. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1259. &intel_fake_agp_driver, &g33_gtt_driver },
  1260. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1261. &intel_fake_agp_driver, &pineview_gtt_driver },
  1262. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1263. &intel_fake_agp_driver, &pineview_gtt_driver },
  1264. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1265. &intel_fake_agp_driver, &g4x_gtt_driver },
  1266. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1267. &intel_fake_agp_driver, &g4x_gtt_driver },
  1268. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1269. &intel_fake_agp_driver, &g4x_gtt_driver },
  1270. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1271. &intel_fake_agp_driver, &g4x_gtt_driver },
  1272. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1273. &intel_fake_agp_driver, &g4x_gtt_driver },
  1274. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1275. &intel_fake_agp_driver, &g4x_gtt_driver },
  1276. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1277. &intel_fake_agp_driver, &g4x_gtt_driver },
  1278. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1279. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1280. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1281. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1282. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1283. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1284. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1285. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1286. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1287. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1288. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1289. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1290. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1291. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1292. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1293. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1294. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1295. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1296. { 0, NULL, NULL }
  1297. };
  1298. static int find_gmch(u16 device)
  1299. {
  1300. struct pci_dev *gmch_device;
  1301. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1302. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1303. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1304. device, gmch_device);
  1305. }
  1306. if (!gmch_device)
  1307. return 0;
  1308. intel_private.pcidev = gmch_device;
  1309. return 1;
  1310. }
  1311. int intel_gmch_probe(struct pci_dev *pdev,
  1312. struct agp_bridge_data *bridge)
  1313. {
  1314. int i, mask;
  1315. bridge->driver = NULL;
  1316. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1317. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1318. bridge->driver =
  1319. intel_gtt_chipsets[i].gmch_driver;
  1320. intel_private.driver =
  1321. intel_gtt_chipsets[i].gtt_driver;
  1322. break;
  1323. }
  1324. }
  1325. if (!bridge->driver)
  1326. return 0;
  1327. bridge->dev_private_data = &intel_private;
  1328. bridge->dev = pdev;
  1329. intel_private.bridge_dev = pci_dev_get(pdev);
  1330. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1331. mask = intel_private.driver->dma_mask_size;
  1332. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1333. dev_err(&intel_private.pcidev->dev,
  1334. "set gfx device dma mask %d-bit failed!\n", mask);
  1335. else
  1336. pci_set_consistent_dma_mask(intel_private.pcidev,
  1337. DMA_BIT_MASK(mask));
  1338. if (bridge->driver == &intel_810_driver)
  1339. return 1;
  1340. if (intel_gtt_init() != 0)
  1341. return 0;
  1342. return 1;
  1343. }
  1344. EXPORT_SYMBOL(intel_gmch_probe);
  1345. struct intel_gtt *intel_gtt_get(void)
  1346. {
  1347. return &intel_private.base;
  1348. }
  1349. EXPORT_SYMBOL(intel_gtt_get);
  1350. void intel_gmch_remove(struct pci_dev *pdev)
  1351. {
  1352. if (intel_private.pcidev)
  1353. pci_dev_put(intel_private.pcidev);
  1354. if (intel_private.bridge_dev)
  1355. pci_dev_put(intel_private.bridge_dev);
  1356. }
  1357. EXPORT_SYMBOL(intel_gmch_remove);
  1358. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1359. MODULE_LICENSE("GPL and additional rights");