voyager_smp.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809
  1. /* -*- mode: c; c-basic-offset: 8 -*- */
  2. /* Copyright (C) 1999,2001
  3. *
  4. * Author: J.E.J.Bottomley@HansenPartnership.com
  5. *
  6. * This file provides all the same external entries as smp.c but uses
  7. * the voyager hal to provide the functionality
  8. */
  9. #include <linux/cpu.h>
  10. #include <linux/module.h>
  11. #include <linux/mm.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/delay.h>
  14. #include <linux/mc146818rtc.h>
  15. #include <linux/cache.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/init.h>
  18. #include <linux/kernel.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/completion.h>
  21. #include <asm/desc.h>
  22. #include <asm/voyager.h>
  23. #include <asm/vic.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/pgalloc.h>
  26. #include <asm/tlbflush.h>
  27. #include <asm/arch_hooks.h>
  28. #include <asm/trampoline.h>
  29. /* TLB state -- visible externally, indexed physically */
  30. DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = { &init_mm, 0 };
  31. /* CPU IRQ affinity -- set to all ones initially */
  32. static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned =
  33. {[0 ... NR_CPUS-1] = ~0UL };
  34. /* per CPU data structure (for /proc/cpuinfo et al), visible externally
  35. * indexed physically */
  36. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  37. EXPORT_PER_CPU_SYMBOL(cpu_info);
  38. /* physical ID of the CPU used to boot the system */
  39. unsigned char boot_cpu_id;
  40. /* The memory line addresses for the Quad CPIs */
  41. struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
  42. /* The masks for the Extended VIC processors, filled in by cat_init */
  43. __u32 voyager_extended_vic_processors = 0;
  44. /* Masks for the extended Quad processors which cannot be VIC booted */
  45. __u32 voyager_allowed_boot_processors = 0;
  46. /* The mask for the Quad Processors (both extended and non-extended) */
  47. __u32 voyager_quad_processors = 0;
  48. /* Total count of live CPUs, used in process.c to display
  49. * the CPU information and in irq.c for the per CPU irq
  50. * activity count. Finally exported by i386_ksyms.c */
  51. static int voyager_extended_cpus = 1;
  52. /* Used for the invalidate map that's also checked in the spinlock */
  53. static volatile unsigned long smp_invalidate_needed;
  54. /* Bitmask of CPUs present in the system - exported by i386_syms.c, used
  55. * by scheduler but indexed physically */
  56. cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
  57. /* The internal functions */
  58. static void send_CPI(__u32 cpuset, __u8 cpi);
  59. static void ack_CPI(__u8 cpi);
  60. static int ack_QIC_CPI(__u8 cpi);
  61. static void ack_special_QIC_CPI(__u8 cpi);
  62. static void ack_VIC_CPI(__u8 cpi);
  63. static void send_CPI_allbutself(__u8 cpi);
  64. static void mask_vic_irq(unsigned int irq);
  65. static void unmask_vic_irq(unsigned int irq);
  66. static unsigned int startup_vic_irq(unsigned int irq);
  67. static void enable_local_vic_irq(unsigned int irq);
  68. static void disable_local_vic_irq(unsigned int irq);
  69. static void before_handle_vic_irq(unsigned int irq);
  70. static void after_handle_vic_irq(unsigned int irq);
  71. static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
  72. static void ack_vic_irq(unsigned int irq);
  73. static void vic_enable_cpi(void);
  74. static void do_boot_cpu(__u8 cpuid);
  75. static void do_quad_bootstrap(void);
  76. static void initialize_secondary(void);
  77. int hard_smp_processor_id(void);
  78. int safe_smp_processor_id(void);
  79. /* Inline functions */
  80. static inline void send_one_QIC_CPI(__u8 cpu, __u8 cpi)
  81. {
  82. voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
  83. (smp_processor_id() << 16) + cpi;
  84. }
  85. static inline void send_QIC_CPI(__u32 cpuset, __u8 cpi)
  86. {
  87. int cpu;
  88. for_each_online_cpu(cpu) {
  89. if (cpuset & (1 << cpu)) {
  90. #ifdef VOYAGER_DEBUG
  91. if (!cpu_online(cpu))
  92. VDEBUG(("CPU%d sending cpi %d to CPU%d not in "
  93. "cpu_online_map\n",
  94. hard_smp_processor_id(), cpi, cpu));
  95. #endif
  96. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  97. }
  98. }
  99. }
  100. static inline void wrapper_smp_local_timer_interrupt(void)
  101. {
  102. irq_enter();
  103. smp_local_timer_interrupt();
  104. irq_exit();
  105. }
  106. static inline void send_one_CPI(__u8 cpu, __u8 cpi)
  107. {
  108. if (voyager_quad_processors & (1 << cpu))
  109. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  110. else
  111. send_CPI(1 << cpu, cpi);
  112. }
  113. static inline void send_CPI_allbutself(__u8 cpi)
  114. {
  115. __u8 cpu = smp_processor_id();
  116. __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
  117. send_CPI(mask, cpi);
  118. }
  119. static inline int is_cpu_quad(void)
  120. {
  121. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  122. return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
  123. }
  124. static inline int is_cpu_extended(void)
  125. {
  126. __u8 cpu = hard_smp_processor_id();
  127. return (voyager_extended_vic_processors & (1 << cpu));
  128. }
  129. static inline int is_cpu_vic_boot(void)
  130. {
  131. __u8 cpu = hard_smp_processor_id();
  132. return (voyager_extended_vic_processors
  133. & voyager_allowed_boot_processors & (1 << cpu));
  134. }
  135. static inline void ack_CPI(__u8 cpi)
  136. {
  137. switch (cpi) {
  138. case VIC_CPU_BOOT_CPI:
  139. if (is_cpu_quad() && !is_cpu_vic_boot())
  140. ack_QIC_CPI(cpi);
  141. else
  142. ack_VIC_CPI(cpi);
  143. break;
  144. case VIC_SYS_INT:
  145. case VIC_CMN_INT:
  146. /* These are slightly strange. Even on the Quad card,
  147. * They are vectored as VIC CPIs */
  148. if (is_cpu_quad())
  149. ack_special_QIC_CPI(cpi);
  150. else
  151. ack_VIC_CPI(cpi);
  152. break;
  153. default:
  154. printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
  155. break;
  156. }
  157. }
  158. /* local variables */
  159. /* The VIC IRQ descriptors -- these look almost identical to the
  160. * 8259 IRQs except that masks and things must be kept per processor
  161. */
  162. static struct irq_chip vic_chip = {
  163. .name = "VIC",
  164. .startup = startup_vic_irq,
  165. .mask = mask_vic_irq,
  166. .unmask = unmask_vic_irq,
  167. .set_affinity = set_vic_irq_affinity,
  168. };
  169. /* used to count up as CPUs are brought on line (starts at 0) */
  170. static int cpucount = 0;
  171. /* The per cpu profile stuff - used in smp_local_timer_interrupt */
  172. static DEFINE_PER_CPU(int, prof_multiplier) = 1;
  173. static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
  174. static DEFINE_PER_CPU(int, prof_counter) = 1;
  175. /* the map used to check if a CPU has booted */
  176. static __u32 cpu_booted_map;
  177. /* the synchronize flag used to hold all secondary CPUs spinning in
  178. * a tight loop until the boot sequence is ready for them */
  179. static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
  180. /* This is for the new dynamic CPU boot code */
  181. cpumask_t cpu_callin_map = CPU_MASK_NONE;
  182. cpumask_t cpu_callout_map = CPU_MASK_NONE;
  183. /* The per processor IRQ masks (these are usually kept in sync) */
  184. static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
  185. /* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
  186. static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
  187. /* Lock for enable/disable of VIC interrupts */
  188. static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
  189. /* The boot processor is correctly set up in PC mode when it
  190. * comes up, but the secondaries need their master/slave 8259
  191. * pairs initializing correctly */
  192. /* Interrupt counters (per cpu) and total - used to try to
  193. * even up the interrupt handling routines */
  194. static long vic_intr_total = 0;
  195. static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
  196. static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
  197. /* Since we can only use CPI0, we fake all the other CPIs */
  198. static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
  199. /* debugging routine to read the isr of the cpu's pic */
  200. static inline __u16 vic_read_isr(void)
  201. {
  202. __u16 isr;
  203. outb(0x0b, 0xa0);
  204. isr = inb(0xa0) << 8;
  205. outb(0x0b, 0x20);
  206. isr |= inb(0x20);
  207. return isr;
  208. }
  209. static __init void qic_setup(void)
  210. {
  211. if (!is_cpu_quad()) {
  212. /* not a quad, no setup */
  213. return;
  214. }
  215. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  216. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  217. if (is_cpu_extended()) {
  218. /* the QIC duplicate of the VIC base register */
  219. outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
  220. outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
  221. /* FIXME: should set up the QIC timer and memory parity
  222. * error vectors here */
  223. }
  224. }
  225. static __init void vic_setup_pic(void)
  226. {
  227. outb(1, VIC_REDIRECT_REGISTER_1);
  228. /* clear the claim registers for dynamic routing */
  229. outb(0, VIC_CLAIM_REGISTER_0);
  230. outb(0, VIC_CLAIM_REGISTER_1);
  231. outb(0, VIC_PRIORITY_REGISTER);
  232. /* Set the Primary and Secondary Microchannel vector
  233. * bases to be the same as the ordinary interrupts
  234. *
  235. * FIXME: This would be more efficient using separate
  236. * vectors. */
  237. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  238. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  239. /* Now initiallise the master PIC belonging to this CPU by
  240. * sending the four ICWs */
  241. /* ICW1: level triggered, ICW4 needed */
  242. outb(0x19, 0x20);
  243. /* ICW2: vector base */
  244. outb(FIRST_EXTERNAL_VECTOR, 0x21);
  245. /* ICW3: slave at line 2 */
  246. outb(0x04, 0x21);
  247. /* ICW4: 8086 mode */
  248. outb(0x01, 0x21);
  249. /* now the same for the slave PIC */
  250. /* ICW1: level trigger, ICW4 needed */
  251. outb(0x19, 0xA0);
  252. /* ICW2: slave vector base */
  253. outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
  254. /* ICW3: slave ID */
  255. outb(0x02, 0xA1);
  256. /* ICW4: 8086 mode */
  257. outb(0x01, 0xA1);
  258. }
  259. static void do_quad_bootstrap(void)
  260. {
  261. if (is_cpu_quad() && is_cpu_vic_boot()) {
  262. int i;
  263. unsigned long flags;
  264. __u8 cpuid = hard_smp_processor_id();
  265. local_irq_save(flags);
  266. for (i = 0; i < 4; i++) {
  267. /* FIXME: this would be >>3 &0x7 on the 32 way */
  268. if (((cpuid >> 2) & 0x03) == i)
  269. /* don't lower our own mask! */
  270. continue;
  271. /* masquerade as local Quad CPU */
  272. outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
  273. /* enable the startup CPI */
  274. outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
  275. /* restore cpu id */
  276. outb(0, QIC_PROCESSOR_ID);
  277. }
  278. local_irq_restore(flags);
  279. }
  280. }
  281. void prefill_possible_map(void)
  282. {
  283. /* This is empty on voyager because we need a much
  284. * earlier detection which is done in find_smp_config */
  285. }
  286. /* Set up all the basic stuff: read the SMP config and make all the
  287. * SMP information reflect only the boot cpu. All others will be
  288. * brought on-line later. */
  289. void __init find_smp_config(void)
  290. {
  291. int i;
  292. boot_cpu_id = hard_smp_processor_id();
  293. printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
  294. /* initialize the CPU structures (moved from smp_boot_cpus) */
  295. for (i = 0; i < NR_CPUS; i++) {
  296. cpu_irq_affinity[i] = ~0;
  297. }
  298. cpu_online_map = cpumask_of_cpu(boot_cpu_id);
  299. /* The boot CPU must be extended */
  300. voyager_extended_vic_processors = 1 << boot_cpu_id;
  301. /* initially, all of the first 8 CPUs can boot */
  302. voyager_allowed_boot_processors = 0xff;
  303. /* set up everything for just this CPU, we can alter
  304. * this as we start the other CPUs later */
  305. /* now get the CPU disposition from the extended CMOS */
  306. cpus_addr(phys_cpu_present_map)[0] =
  307. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
  308. cpus_addr(phys_cpu_present_map)[0] |=
  309. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
  310. cpus_addr(phys_cpu_present_map)[0] |=
  311. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
  312. 2) << 16;
  313. cpus_addr(phys_cpu_present_map)[0] |=
  314. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
  315. 3) << 24;
  316. cpu_possible_map = phys_cpu_present_map;
  317. printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n",
  318. cpus_addr(phys_cpu_present_map)[0]);
  319. /* Here we set up the VIC to enable SMP */
  320. /* enable the CPIs by writing the base vector to their register */
  321. outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
  322. outb(1, VIC_REDIRECT_REGISTER_1);
  323. /* set the claim registers for static routing --- Boot CPU gets
  324. * all interrupts untill all other CPUs started */
  325. outb(0xff, VIC_CLAIM_REGISTER_0);
  326. outb(0xff, VIC_CLAIM_REGISTER_1);
  327. /* Set the Primary and Secondary Microchannel vector
  328. * bases to be the same as the ordinary interrupts
  329. *
  330. * FIXME: This would be more efficient using separate
  331. * vectors. */
  332. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  333. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  334. /* Finally tell the firmware that we're driving */
  335. outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
  336. VOYAGER_SUS_IN_CONTROL_PORT);
  337. current_thread_info()->cpu = boot_cpu_id;
  338. x86_write_percpu(cpu_number, boot_cpu_id);
  339. }
  340. /*
  341. * The bootstrap kernel entry code has set these up. Save them
  342. * for a given CPU, id is physical */
  343. void __init smp_store_cpu_info(int id)
  344. {
  345. struct cpuinfo_x86 *c = &cpu_data(id);
  346. *c = boot_cpu_data;
  347. c->cpu_index = id;
  348. identify_secondary_cpu(c);
  349. }
  350. /* Routine initially called when a non-boot CPU is brought online */
  351. static void __init start_secondary(void *unused)
  352. {
  353. __u8 cpuid = hard_smp_processor_id();
  354. cpu_init();
  355. /* OK, we're in the routine */
  356. ack_CPI(VIC_CPU_BOOT_CPI);
  357. /* setup the 8259 master slave pair belonging to this CPU ---
  358. * we won't actually receive any until the boot CPU
  359. * relinquishes it's static routing mask */
  360. vic_setup_pic();
  361. qic_setup();
  362. if (is_cpu_quad() && !is_cpu_vic_boot()) {
  363. /* clear the boot CPI */
  364. __u8 dummy;
  365. dummy =
  366. voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
  367. printk("read dummy %d\n", dummy);
  368. }
  369. /* lower the mask to receive CPIs */
  370. vic_enable_cpi();
  371. VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
  372. notify_cpu_starting(cpuid);
  373. /* enable interrupts */
  374. local_irq_enable();
  375. /* get our bogomips */
  376. calibrate_delay();
  377. /* save our processor parameters */
  378. smp_store_cpu_info(cpuid);
  379. /* if we're a quad, we may need to bootstrap other CPUs */
  380. do_quad_bootstrap();
  381. /* FIXME: this is rather a poor hack to prevent the CPU
  382. * activating softirqs while it's supposed to be waiting for
  383. * permission to proceed. Without this, the new per CPU stuff
  384. * in the softirqs will fail */
  385. local_irq_disable();
  386. cpu_set(cpuid, cpu_callin_map);
  387. /* signal that we're done */
  388. cpu_booted_map = 1;
  389. while (!cpu_isset(cpuid, smp_commenced_mask))
  390. rep_nop();
  391. local_irq_enable();
  392. local_flush_tlb();
  393. cpu_set(cpuid, cpu_online_map);
  394. wmb();
  395. cpu_idle();
  396. }
  397. /* Routine to kick start the given CPU and wait for it to report ready
  398. * (or timeout in startup). When this routine returns, the requested
  399. * CPU is either fully running and configured or known to be dead.
  400. *
  401. * We call this routine sequentially 1 CPU at a time, so no need for
  402. * locking */
  403. static void __init do_boot_cpu(__u8 cpu)
  404. {
  405. struct task_struct *idle;
  406. int timeout;
  407. unsigned long flags;
  408. int quad_boot = (1 << cpu) & voyager_quad_processors
  409. & ~(voyager_extended_vic_processors
  410. & voyager_allowed_boot_processors);
  411. /* This is the format of the CPI IDT gate (in real mode) which
  412. * we're hijacking to boot the CPU */
  413. union IDTFormat {
  414. struct seg {
  415. __u16 Offset;
  416. __u16 Segment;
  417. } idt;
  418. __u32 val;
  419. } hijack_source;
  420. __u32 *hijack_vector;
  421. __u32 start_phys_address = setup_trampoline();
  422. /* There's a clever trick to this: The linux trampoline is
  423. * compiled to begin at absolute location zero, so make the
  424. * address zero but have the data segment selector compensate
  425. * for the actual address */
  426. hijack_source.idt.Offset = start_phys_address & 0x000F;
  427. hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
  428. cpucount++;
  429. alternatives_smp_switch(1);
  430. idle = fork_idle(cpu);
  431. if (IS_ERR(idle))
  432. panic("failed fork for CPU%d", cpu);
  433. idle->thread.ip = (unsigned long)start_secondary;
  434. /* init_tasks (in sched.c) is indexed logically */
  435. stack_start.sp = (void *)idle->thread.sp;
  436. init_gdt(cpu);
  437. per_cpu(current_task, cpu) = idle;
  438. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  439. irq_ctx_init(cpu);
  440. /* Note: Don't modify initial ss override */
  441. VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
  442. (unsigned long)hijack_source.val, hijack_source.idt.Segment,
  443. hijack_source.idt.Offset, stack_start.sp));
  444. /* init lowmem identity mapping */
  445. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  446. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  447. flush_tlb_all();
  448. if (quad_boot) {
  449. printk("CPU %d: non extended Quad boot\n", cpu);
  450. hijack_vector =
  451. (__u32 *)
  452. phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE) * 4);
  453. *hijack_vector = hijack_source.val;
  454. } else {
  455. printk("CPU%d: extended VIC boot\n", cpu);
  456. hijack_vector =
  457. (__u32 *)
  458. phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE) * 4);
  459. *hijack_vector = hijack_source.val;
  460. /* VIC errata, may also receive interrupt at this address */
  461. hijack_vector =
  462. (__u32 *)
  463. phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI +
  464. VIC_DEFAULT_CPI_BASE) * 4);
  465. *hijack_vector = hijack_source.val;
  466. }
  467. /* All non-boot CPUs start with interrupts fully masked. Need
  468. * to lower the mask of the CPI we're about to send. We do
  469. * this in the VIC by masquerading as the processor we're
  470. * about to boot and lowering its interrupt mask */
  471. local_irq_save(flags);
  472. if (quad_boot) {
  473. send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
  474. } else {
  475. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  476. /* here we're altering registers belonging to `cpu' */
  477. outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
  478. /* now go back to our original identity */
  479. outb(boot_cpu_id, VIC_PROCESSOR_ID);
  480. /* and boot the CPU */
  481. send_CPI((1 << cpu), VIC_CPU_BOOT_CPI);
  482. }
  483. cpu_booted_map = 0;
  484. local_irq_restore(flags);
  485. /* now wait for it to become ready (or timeout) */
  486. for (timeout = 0; timeout < 50000; timeout++) {
  487. if (cpu_booted_map)
  488. break;
  489. udelay(100);
  490. }
  491. /* reset the page table */
  492. zap_low_mappings();
  493. if (cpu_booted_map) {
  494. VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
  495. cpu, smp_processor_id()));
  496. printk("CPU%d: ", cpu);
  497. print_cpu_info(&cpu_data(cpu));
  498. wmb();
  499. cpu_set(cpu, cpu_callout_map);
  500. cpu_set(cpu, cpu_present_map);
  501. } else {
  502. printk("CPU%d FAILED TO BOOT: ", cpu);
  503. if (*
  504. ((volatile unsigned char *)phys_to_virt(start_phys_address))
  505. == 0xA5)
  506. printk("Stuck.\n");
  507. else
  508. printk("Not responding.\n");
  509. cpucount--;
  510. }
  511. }
  512. void __init smp_boot_cpus(void)
  513. {
  514. int i;
  515. /* CAT BUS initialisation must be done after the memory */
  516. /* FIXME: The L4 has a catbus too, it just needs to be
  517. * accessed in a totally different way */
  518. if (voyager_level == 5) {
  519. voyager_cat_init();
  520. /* now that the cat has probed the Voyager System Bus, sanity
  521. * check the cpu map */
  522. if (((voyager_quad_processors | voyager_extended_vic_processors)
  523. & cpus_addr(phys_cpu_present_map)[0]) !=
  524. cpus_addr(phys_cpu_present_map)[0]) {
  525. /* should panic */
  526. printk("\n\n***WARNING*** "
  527. "Sanity check of CPU present map FAILED\n");
  528. }
  529. } else if (voyager_level == 4)
  530. voyager_extended_vic_processors =
  531. cpus_addr(phys_cpu_present_map)[0];
  532. /* this sets up the idle task to run on the current cpu */
  533. voyager_extended_cpus = 1;
  534. /* Remove the global_irq_holder setting, it triggers a BUG() on
  535. * schedule at the moment */
  536. //global_irq_holder = boot_cpu_id;
  537. /* FIXME: Need to do something about this but currently only works
  538. * on CPUs with a tsc which none of mine have.
  539. smp_tune_scheduling();
  540. */
  541. smp_store_cpu_info(boot_cpu_id);
  542. /* setup the jump vector */
  543. initial_code = (unsigned long)initialize_secondary;
  544. printk("CPU%d: ", boot_cpu_id);
  545. print_cpu_info(&cpu_data(boot_cpu_id));
  546. if (is_cpu_quad()) {
  547. /* booting on a Quad CPU */
  548. printk("VOYAGER SMP: Boot CPU is Quad\n");
  549. qic_setup();
  550. do_quad_bootstrap();
  551. }
  552. /* enable our own CPIs */
  553. vic_enable_cpi();
  554. cpu_set(boot_cpu_id, cpu_online_map);
  555. cpu_set(boot_cpu_id, cpu_callout_map);
  556. /* loop over all the extended VIC CPUs and boot them. The
  557. * Quad CPUs must be bootstrapped by their extended VIC cpu */
  558. for (i = 0; i < nr_cpu_ids; i++) {
  559. if (i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
  560. continue;
  561. do_boot_cpu(i);
  562. /* This udelay seems to be needed for the Quad boots
  563. * don't remove unless you know what you're doing */
  564. udelay(1000);
  565. }
  566. /* we could compute the total bogomips here, but why bother?,
  567. * Code added from smpboot.c */
  568. {
  569. unsigned long bogosum = 0;
  570. for_each_online_cpu(i)
  571. bogosum += cpu_data(i).loops_per_jiffy;
  572. printk(KERN_INFO "Total of %d processors activated "
  573. "(%lu.%02lu BogoMIPS).\n",
  574. cpucount + 1, bogosum / (500000 / HZ),
  575. (bogosum / (5000 / HZ)) % 100);
  576. }
  577. voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
  578. printk("VOYAGER: Extended (interrupt handling CPUs): "
  579. "%d, non-extended: %d\n", voyager_extended_cpus,
  580. num_booting_cpus() - voyager_extended_cpus);
  581. /* that's it, switch to symmetric mode */
  582. outb(0, VIC_PRIORITY_REGISTER);
  583. outb(0, VIC_CLAIM_REGISTER_0);
  584. outb(0, VIC_CLAIM_REGISTER_1);
  585. VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
  586. }
  587. /* Reload the secondary CPUs task structure (this function does not
  588. * return ) */
  589. static void __init initialize_secondary(void)
  590. {
  591. #if 0
  592. // AC kernels only
  593. set_current(hard_get_current());
  594. #endif
  595. /*
  596. * We don't actually need to load the full TSS,
  597. * basically just the stack pointer and the eip.
  598. */
  599. asm volatile ("movl %0,%%esp\n\t"
  600. "jmp *%1"::"r" (current->thread.sp),
  601. "r"(current->thread.ip));
  602. }
  603. /* handle a Voyager SYS_INT -- If we don't, the base board will
  604. * panic the system.
  605. *
  606. * System interrupts occur because some problem was detected on the
  607. * various busses. To find out what you have to probe all the
  608. * hardware via the CAT bus. FIXME: At the moment we do nothing. */
  609. void smp_vic_sys_interrupt(struct pt_regs *regs)
  610. {
  611. ack_CPI(VIC_SYS_INT);
  612. printk("Voyager SYSTEM INTERRUPT\n");
  613. }
  614. /* Handle a voyager CMN_INT; These interrupts occur either because of
  615. * a system status change or because a single bit memory error
  616. * occurred. FIXME: At the moment, ignore all this. */
  617. void smp_vic_cmn_interrupt(struct pt_regs *regs)
  618. {
  619. static __u8 in_cmn_int = 0;
  620. static DEFINE_SPINLOCK(cmn_int_lock);
  621. /* common ints are broadcast, so make sure we only do this once */
  622. _raw_spin_lock(&cmn_int_lock);
  623. if (in_cmn_int)
  624. goto unlock_end;
  625. in_cmn_int++;
  626. _raw_spin_unlock(&cmn_int_lock);
  627. VDEBUG(("Voyager COMMON INTERRUPT\n"));
  628. if (voyager_level == 5)
  629. voyager_cat_do_common_interrupt();
  630. _raw_spin_lock(&cmn_int_lock);
  631. in_cmn_int = 0;
  632. unlock_end:
  633. _raw_spin_unlock(&cmn_int_lock);
  634. ack_CPI(VIC_CMN_INT);
  635. }
  636. /*
  637. * Reschedule call back. Nothing to do, all the work is done
  638. * automatically when we return from the interrupt. */
  639. static void smp_reschedule_interrupt(void)
  640. {
  641. /* do nothing */
  642. }
  643. static struct mm_struct *flush_mm;
  644. static unsigned long flush_va;
  645. static DEFINE_SPINLOCK(tlbstate_lock);
  646. /*
  647. * We cannot call mmdrop() because we are in interrupt context,
  648. * instead update mm->cpu_vm_mask.
  649. *
  650. * We need to reload %cr3 since the page tables may be going
  651. * away from under us..
  652. */
  653. static inline void voyager_leave_mm(unsigned long cpu)
  654. {
  655. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
  656. BUG();
  657. cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
  658. load_cr3(swapper_pg_dir);
  659. }
  660. /*
  661. * Invalidate call-back
  662. */
  663. static void smp_invalidate_interrupt(void)
  664. {
  665. __u8 cpu = smp_processor_id();
  666. if (!test_bit(cpu, &smp_invalidate_needed))
  667. return;
  668. /* This will flood messages. Don't uncomment unless you see
  669. * Problems with cross cpu invalidation
  670. VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
  671. smp_processor_id()));
  672. */
  673. if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
  674. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
  675. if (flush_va == TLB_FLUSH_ALL)
  676. local_flush_tlb();
  677. else
  678. __flush_tlb_one(flush_va);
  679. } else
  680. voyager_leave_mm(cpu);
  681. }
  682. smp_mb__before_clear_bit();
  683. clear_bit(cpu, &smp_invalidate_needed);
  684. smp_mb__after_clear_bit();
  685. }
  686. /* All the new flush operations for 2.4 */
  687. /* This routine is called with a physical cpu mask */
  688. static void
  689. voyager_flush_tlb_others(unsigned long cpumask, struct mm_struct *mm,
  690. unsigned long va)
  691. {
  692. int stuck = 50000;
  693. if (!cpumask)
  694. BUG();
  695. if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
  696. BUG();
  697. if (cpumask & (1 << smp_processor_id()))
  698. BUG();
  699. if (!mm)
  700. BUG();
  701. spin_lock(&tlbstate_lock);
  702. flush_mm = mm;
  703. flush_va = va;
  704. atomic_set_mask(cpumask, &smp_invalidate_needed);
  705. /*
  706. * We have to send the CPI only to
  707. * CPUs affected.
  708. */
  709. send_CPI(cpumask, VIC_INVALIDATE_CPI);
  710. while (smp_invalidate_needed) {
  711. mb();
  712. if (--stuck == 0) {
  713. printk("***WARNING*** Stuck doing invalidate CPI "
  714. "(CPU%d)\n", smp_processor_id());
  715. break;
  716. }
  717. }
  718. /* Uncomment only to debug invalidation problems
  719. VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
  720. */
  721. flush_mm = NULL;
  722. flush_va = 0;
  723. spin_unlock(&tlbstate_lock);
  724. }
  725. void flush_tlb_current_task(void)
  726. {
  727. struct mm_struct *mm = current->mm;
  728. unsigned long cpu_mask;
  729. preempt_disable();
  730. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  731. local_flush_tlb();
  732. if (cpu_mask)
  733. voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
  734. preempt_enable();
  735. }
  736. void flush_tlb_mm(struct mm_struct *mm)
  737. {
  738. unsigned long cpu_mask;
  739. preempt_disable();
  740. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  741. if (current->active_mm == mm) {
  742. if (current->mm)
  743. local_flush_tlb();
  744. else
  745. voyager_leave_mm(smp_processor_id());
  746. }
  747. if (cpu_mask)
  748. voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
  749. preempt_enable();
  750. }
  751. void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
  752. {
  753. struct mm_struct *mm = vma->vm_mm;
  754. unsigned long cpu_mask;
  755. preempt_disable();
  756. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  757. if (current->active_mm == mm) {
  758. if (current->mm)
  759. __flush_tlb_one(va);
  760. else
  761. voyager_leave_mm(smp_processor_id());
  762. }
  763. if (cpu_mask)
  764. voyager_flush_tlb_others(cpu_mask, mm, va);
  765. preempt_enable();
  766. }
  767. EXPORT_SYMBOL(flush_tlb_page);
  768. /* enable the requested IRQs */
  769. static void smp_enable_irq_interrupt(void)
  770. {
  771. __u8 irq;
  772. __u8 cpu = get_cpu();
  773. VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
  774. vic_irq_enable_mask[cpu]));
  775. spin_lock(&vic_irq_lock);
  776. for (irq = 0; irq < 16; irq++) {
  777. if (vic_irq_enable_mask[cpu] & (1 << irq))
  778. enable_local_vic_irq(irq);
  779. }
  780. vic_irq_enable_mask[cpu] = 0;
  781. spin_unlock(&vic_irq_lock);
  782. put_cpu_no_resched();
  783. }
  784. /*
  785. * CPU halt call-back
  786. */
  787. static void smp_stop_cpu_function(void *dummy)
  788. {
  789. VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
  790. cpu_clear(smp_processor_id(), cpu_online_map);
  791. local_irq_disable();
  792. for (;;)
  793. halt();
  794. }
  795. /* execute a thread on a new CPU. The function to be called must be
  796. * previously set up. This is used to schedule a function for
  797. * execution on all CPUs - set up the function then broadcast a
  798. * function_interrupt CPI to come here on each CPU */
  799. static void smp_call_function_interrupt(void)
  800. {
  801. irq_enter();
  802. generic_smp_call_function_interrupt();
  803. __get_cpu_var(irq_stat).irq_call_count++;
  804. irq_exit();
  805. }
  806. static void smp_call_function_single_interrupt(void)
  807. {
  808. irq_enter();
  809. generic_smp_call_function_single_interrupt();
  810. __get_cpu_var(irq_stat).irq_call_count++;
  811. irq_exit();
  812. }
  813. /* Sorry about the name. In an APIC based system, the APICs
  814. * themselves are programmed to send a timer interrupt. This is used
  815. * by linux to reschedule the processor. Voyager doesn't have this,
  816. * so we use the system clock to interrupt one processor, which in
  817. * turn, broadcasts a timer CPI to all the others --- we receive that
  818. * CPI here. We don't use this actually for counting so losing
  819. * ticks doesn't matter
  820. *
  821. * FIXME: For those CPUs which actually have a local APIC, we could
  822. * try to use it to trigger this interrupt instead of having to
  823. * broadcast the timer tick. Unfortunately, all my pentium DYADs have
  824. * no local APIC, so I can't do this
  825. *
  826. * This function is currently a placeholder and is unused in the code */
  827. void smp_apic_timer_interrupt(struct pt_regs *regs)
  828. {
  829. struct pt_regs *old_regs = set_irq_regs(regs);
  830. wrapper_smp_local_timer_interrupt();
  831. set_irq_regs(old_regs);
  832. }
  833. /* All of the QUAD interrupt GATES */
  834. void smp_qic_timer_interrupt(struct pt_regs *regs)
  835. {
  836. struct pt_regs *old_regs = set_irq_regs(regs);
  837. ack_QIC_CPI(QIC_TIMER_CPI);
  838. wrapper_smp_local_timer_interrupt();
  839. set_irq_regs(old_regs);
  840. }
  841. void smp_qic_invalidate_interrupt(struct pt_regs *regs)
  842. {
  843. ack_QIC_CPI(QIC_INVALIDATE_CPI);
  844. smp_invalidate_interrupt();
  845. }
  846. void smp_qic_reschedule_interrupt(struct pt_regs *regs)
  847. {
  848. ack_QIC_CPI(QIC_RESCHEDULE_CPI);
  849. smp_reschedule_interrupt();
  850. }
  851. void smp_qic_enable_irq_interrupt(struct pt_regs *regs)
  852. {
  853. ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
  854. smp_enable_irq_interrupt();
  855. }
  856. void smp_qic_call_function_interrupt(struct pt_regs *regs)
  857. {
  858. ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
  859. smp_call_function_interrupt();
  860. }
  861. void smp_qic_call_function_single_interrupt(struct pt_regs *regs)
  862. {
  863. ack_QIC_CPI(QIC_CALL_FUNCTION_SINGLE_CPI);
  864. smp_call_function_single_interrupt();
  865. }
  866. void smp_vic_cpi_interrupt(struct pt_regs *regs)
  867. {
  868. struct pt_regs *old_regs = set_irq_regs(regs);
  869. __u8 cpu = smp_processor_id();
  870. if (is_cpu_quad())
  871. ack_QIC_CPI(VIC_CPI_LEVEL0);
  872. else
  873. ack_VIC_CPI(VIC_CPI_LEVEL0);
  874. if (test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
  875. wrapper_smp_local_timer_interrupt();
  876. if (test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
  877. smp_invalidate_interrupt();
  878. if (test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
  879. smp_reschedule_interrupt();
  880. if (test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
  881. smp_enable_irq_interrupt();
  882. if (test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
  883. smp_call_function_interrupt();
  884. if (test_and_clear_bit(VIC_CALL_FUNCTION_SINGLE_CPI, &vic_cpi_mailbox[cpu]))
  885. smp_call_function_single_interrupt();
  886. set_irq_regs(old_regs);
  887. }
  888. static void do_flush_tlb_all(void *info)
  889. {
  890. unsigned long cpu = smp_processor_id();
  891. __flush_tlb_all();
  892. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
  893. voyager_leave_mm(cpu);
  894. }
  895. /* flush the TLB of every active CPU in the system */
  896. void flush_tlb_all(void)
  897. {
  898. on_each_cpu(do_flush_tlb_all, 0, 1);
  899. }
  900. /* send a reschedule CPI to one CPU by physical CPU number*/
  901. static void voyager_smp_send_reschedule(int cpu)
  902. {
  903. send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
  904. }
  905. int hard_smp_processor_id(void)
  906. {
  907. __u8 i;
  908. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  909. if ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
  910. return cpumask & 0x1F;
  911. for (i = 0; i < 8; i++) {
  912. if (cpumask & (1 << i))
  913. return i;
  914. }
  915. printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
  916. return 0;
  917. }
  918. int safe_smp_processor_id(void)
  919. {
  920. return hard_smp_processor_id();
  921. }
  922. /* broadcast a halt to all other CPUs */
  923. static void voyager_smp_send_stop(void)
  924. {
  925. smp_call_function(smp_stop_cpu_function, NULL, 1);
  926. }
  927. /* this function is triggered in time.c when a clock tick fires
  928. * we need to re-broadcast the tick to all CPUs */
  929. void smp_vic_timer_interrupt(void)
  930. {
  931. send_CPI_allbutself(VIC_TIMER_CPI);
  932. smp_local_timer_interrupt();
  933. }
  934. /* local (per CPU) timer interrupt. It does both profiling and
  935. * process statistics/rescheduling.
  936. *
  937. * We do profiling in every local tick, statistics/rescheduling
  938. * happen only every 'profiling multiplier' ticks. The default
  939. * multiplier is 1 and it can be changed by writing the new multiplier
  940. * value into /proc/profile.
  941. */
  942. void smp_local_timer_interrupt(void)
  943. {
  944. int cpu = smp_processor_id();
  945. long weight;
  946. profile_tick(CPU_PROFILING);
  947. if (--per_cpu(prof_counter, cpu) <= 0) {
  948. /*
  949. * The multiplier may have changed since the last time we got
  950. * to this point as a result of the user writing to
  951. * /proc/profile. In this case we need to adjust the APIC
  952. * timer accordingly.
  953. *
  954. * Interrupts are already masked off at this point.
  955. */
  956. per_cpu(prof_counter, cpu) = per_cpu(prof_multiplier, cpu);
  957. if (per_cpu(prof_counter, cpu) !=
  958. per_cpu(prof_old_multiplier, cpu)) {
  959. /* FIXME: need to update the vic timer tick here */
  960. per_cpu(prof_old_multiplier, cpu) =
  961. per_cpu(prof_counter, cpu);
  962. }
  963. update_process_times(user_mode_vm(get_irq_regs()));
  964. }
  965. if (((1 << cpu) & voyager_extended_vic_processors) == 0)
  966. /* only extended VIC processors participate in
  967. * interrupt distribution */
  968. return;
  969. /*
  970. * We take the 'long' return path, and there every subsystem
  971. * grabs the appropriate locks (kernel lock/ irq lock).
  972. *
  973. * we might want to decouple profiling from the 'long path',
  974. * and do the profiling totally in assembly.
  975. *
  976. * Currently this isn't too much of an issue (performance wise),
  977. * we can take more than 100K local irqs per second on a 100 MHz P5.
  978. */
  979. if ((++vic_tick[cpu] & 0x7) != 0)
  980. return;
  981. /* get here every 16 ticks (about every 1/6 of a second) */
  982. /* Change our priority to give someone else a chance at getting
  983. * the IRQ. The algorithm goes like this:
  984. *
  985. * In the VIC, the dynamically routed interrupt is always
  986. * handled by the lowest priority eligible (i.e. receiving
  987. * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
  988. * lowest processor number gets it.
  989. *
  990. * The priority of a CPU is controlled by a special per-CPU
  991. * VIC priority register which is 3 bits wide 0 being lowest
  992. * and 7 highest priority..
  993. *
  994. * Therefore we subtract the average number of interrupts from
  995. * the number we've fielded. If this number is negative, we
  996. * lower the activity count and if it is positive, we raise
  997. * it.
  998. *
  999. * I'm afraid this still leads to odd looking interrupt counts:
  1000. * the totals are all roughly equal, but the individual ones
  1001. * look rather skewed.
  1002. *
  1003. * FIXME: This algorithm is total crap when mixed with SMP
  1004. * affinity code since we now try to even up the interrupt
  1005. * counts when an affinity binding is keeping them on a
  1006. * particular CPU*/
  1007. weight = (vic_intr_count[cpu] * voyager_extended_cpus
  1008. - vic_intr_total) >> 4;
  1009. weight += 4;
  1010. if (weight > 7)
  1011. weight = 7;
  1012. if (weight < 0)
  1013. weight = 0;
  1014. outb((__u8) weight, VIC_PRIORITY_REGISTER);
  1015. #ifdef VOYAGER_DEBUG
  1016. if ((vic_tick[cpu] & 0xFFF) == 0) {
  1017. /* print this message roughly every 25 secs */
  1018. printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
  1019. cpu, vic_tick[cpu], weight);
  1020. }
  1021. #endif
  1022. }
  1023. /* setup the profiling timer */
  1024. int setup_profiling_timer(unsigned int multiplier)
  1025. {
  1026. int i;
  1027. if ((!multiplier))
  1028. return -EINVAL;
  1029. /*
  1030. * Set the new multiplier for each CPU. CPUs don't start using the
  1031. * new values until the next timer interrupt in which they do process
  1032. * accounting.
  1033. */
  1034. for (i = 0; i < NR_CPUS; ++i)
  1035. per_cpu(prof_multiplier, i) = multiplier;
  1036. return 0;
  1037. }
  1038. /* This is a bit of a mess, but forced on us by the genirq changes
  1039. * there's no genirq handler that really does what voyager wants
  1040. * so hack it up with the simple IRQ handler */
  1041. static void handle_vic_irq(unsigned int irq, struct irq_desc *desc)
  1042. {
  1043. before_handle_vic_irq(irq);
  1044. handle_simple_irq(irq, desc);
  1045. after_handle_vic_irq(irq);
  1046. }
  1047. /* The CPIs are handled in the per cpu 8259s, so they must be
  1048. * enabled to be received: FIX: enabling the CPIs in the early
  1049. * boot sequence interferes with bug checking; enable them later
  1050. * on in smp_init */
  1051. #define VIC_SET_GATE(cpi, vector) \
  1052. set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
  1053. #define QIC_SET_GATE(cpi, vector) \
  1054. set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
  1055. void __init voyager_smp_intr_init(void)
  1056. {
  1057. int i;
  1058. /* initialize the per cpu irq mask to all disabled */
  1059. for (i = 0; i < NR_CPUS; i++)
  1060. vic_irq_mask[i] = 0xFFFF;
  1061. VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
  1062. VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
  1063. VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
  1064. QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
  1065. QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
  1066. QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
  1067. QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
  1068. QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
  1069. /* now put the VIC descriptor into the first 48 IRQs
  1070. *
  1071. * This is for later: first 16 correspond to PC IRQs; next 16
  1072. * are Primary MC IRQs and final 16 are Secondary MC IRQs */
  1073. for (i = 0; i < 48; i++)
  1074. set_irq_chip_and_handler(i, &vic_chip, handle_vic_irq);
  1075. }
  1076. /* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
  1077. * processor to receive CPI */
  1078. static void send_CPI(__u32 cpuset, __u8 cpi)
  1079. {
  1080. int cpu;
  1081. __u32 quad_cpuset = (cpuset & voyager_quad_processors);
  1082. if (cpi < VIC_START_FAKE_CPI) {
  1083. /* fake CPI are only used for booting, so send to the
  1084. * extended quads as well---Quads must be VIC booted */
  1085. outb((__u8) (cpuset), VIC_CPI_Registers[cpi]);
  1086. return;
  1087. }
  1088. if (quad_cpuset)
  1089. send_QIC_CPI(quad_cpuset, cpi);
  1090. cpuset &= ~quad_cpuset;
  1091. cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
  1092. if (cpuset == 0)
  1093. return;
  1094. for_each_online_cpu(cpu) {
  1095. if (cpuset & (1 << cpu))
  1096. set_bit(cpi, &vic_cpi_mailbox[cpu]);
  1097. }
  1098. if (cpuset)
  1099. outb((__u8) cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
  1100. }
  1101. /* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
  1102. * set the cache line to shared by reading it.
  1103. *
  1104. * DON'T make this inline otherwise the cache line read will be
  1105. * optimised away
  1106. * */
  1107. static int ack_QIC_CPI(__u8 cpi)
  1108. {
  1109. __u8 cpu = hard_smp_processor_id();
  1110. cpi &= 7;
  1111. outb(1 << cpi, QIC_INTERRUPT_CLEAR1);
  1112. return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
  1113. }
  1114. static void ack_special_QIC_CPI(__u8 cpi)
  1115. {
  1116. switch (cpi) {
  1117. case VIC_CMN_INT:
  1118. outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
  1119. break;
  1120. case VIC_SYS_INT:
  1121. outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
  1122. break;
  1123. }
  1124. /* also clear at the VIC, just in case (nop for non-extended proc) */
  1125. ack_VIC_CPI(cpi);
  1126. }
  1127. /* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
  1128. static void ack_VIC_CPI(__u8 cpi)
  1129. {
  1130. #ifdef VOYAGER_DEBUG
  1131. unsigned long flags;
  1132. __u16 isr;
  1133. __u8 cpu = smp_processor_id();
  1134. local_irq_save(flags);
  1135. isr = vic_read_isr();
  1136. if ((isr & (1 << (cpi & 7))) == 0) {
  1137. printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
  1138. }
  1139. #endif
  1140. /* send specific EOI; the two system interrupts have
  1141. * bit 4 set for a separate vector but behave as the
  1142. * corresponding 3 bit intr */
  1143. outb_p(0x60 | (cpi & 7), 0x20);
  1144. #ifdef VOYAGER_DEBUG
  1145. if ((vic_read_isr() & (1 << (cpi & 7))) != 0) {
  1146. printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
  1147. }
  1148. local_irq_restore(flags);
  1149. #endif
  1150. }
  1151. /* cribbed with thanks from irq.c */
  1152. #define __byte(x,y) (((unsigned char *)&(y))[x])
  1153. #define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
  1154. #define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
  1155. static unsigned int startup_vic_irq(unsigned int irq)
  1156. {
  1157. unmask_vic_irq(irq);
  1158. return 0;
  1159. }
  1160. /* The enable and disable routines. This is where we run into
  1161. * conflicting architectural philosophy. Fundamentally, the voyager
  1162. * architecture does not expect to have to disable interrupts globally
  1163. * (the IRQ controllers belong to each CPU). The processor masquerade
  1164. * which is used to start the system shouldn't be used in a running OS
  1165. * since it will cause great confusion if two separate CPUs drive to
  1166. * the same IRQ controller (I know, I've tried it).
  1167. *
  1168. * The solution is a variant on the NCR lazy SPL design:
  1169. *
  1170. * 1) To disable an interrupt, do nothing (other than set the
  1171. * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
  1172. *
  1173. * 2) If the interrupt dares to come in, raise the local mask against
  1174. * it (this will result in all the CPU masks being raised
  1175. * eventually).
  1176. *
  1177. * 3) To enable the interrupt, lower the mask on the local CPU and
  1178. * broadcast an Interrupt enable CPI which causes all other CPUs to
  1179. * adjust their masks accordingly. */
  1180. static void unmask_vic_irq(unsigned int irq)
  1181. {
  1182. /* linux doesn't to processor-irq affinity, so enable on
  1183. * all CPUs we know about */
  1184. int cpu = smp_processor_id(), real_cpu;
  1185. __u16 mask = (1 << irq);
  1186. __u32 processorList = 0;
  1187. unsigned long flags;
  1188. VDEBUG(("VOYAGER: unmask_vic_irq(%d) CPU%d affinity 0x%lx\n",
  1189. irq, cpu, cpu_irq_affinity[cpu]));
  1190. spin_lock_irqsave(&vic_irq_lock, flags);
  1191. for_each_online_cpu(real_cpu) {
  1192. if (!(voyager_extended_vic_processors & (1 << real_cpu)))
  1193. continue;
  1194. if (!(cpu_irq_affinity[real_cpu] & mask)) {
  1195. /* irq has no affinity for this CPU, ignore */
  1196. continue;
  1197. }
  1198. if (real_cpu == cpu) {
  1199. enable_local_vic_irq(irq);
  1200. } else if (vic_irq_mask[real_cpu] & mask) {
  1201. vic_irq_enable_mask[real_cpu] |= mask;
  1202. processorList |= (1 << real_cpu);
  1203. }
  1204. }
  1205. spin_unlock_irqrestore(&vic_irq_lock, flags);
  1206. if (processorList)
  1207. send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
  1208. }
  1209. static void mask_vic_irq(unsigned int irq)
  1210. {
  1211. /* lazy disable, do nothing */
  1212. }
  1213. static void enable_local_vic_irq(unsigned int irq)
  1214. {
  1215. __u8 cpu = smp_processor_id();
  1216. __u16 mask = ~(1 << irq);
  1217. __u16 old_mask = vic_irq_mask[cpu];
  1218. vic_irq_mask[cpu] &= mask;
  1219. if (vic_irq_mask[cpu] == old_mask)
  1220. return;
  1221. VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
  1222. irq, cpu));
  1223. if (irq & 8) {
  1224. outb_p(cached_A1(cpu), 0xA1);
  1225. (void)inb_p(0xA1);
  1226. } else {
  1227. outb_p(cached_21(cpu), 0x21);
  1228. (void)inb_p(0x21);
  1229. }
  1230. }
  1231. static void disable_local_vic_irq(unsigned int irq)
  1232. {
  1233. __u8 cpu = smp_processor_id();
  1234. __u16 mask = (1 << irq);
  1235. __u16 old_mask = vic_irq_mask[cpu];
  1236. if (irq == 7)
  1237. return;
  1238. vic_irq_mask[cpu] |= mask;
  1239. if (old_mask == vic_irq_mask[cpu])
  1240. return;
  1241. VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
  1242. irq, cpu));
  1243. if (irq & 8) {
  1244. outb_p(cached_A1(cpu), 0xA1);
  1245. (void)inb_p(0xA1);
  1246. } else {
  1247. outb_p(cached_21(cpu), 0x21);
  1248. (void)inb_p(0x21);
  1249. }
  1250. }
  1251. /* The VIC is level triggered, so the ack can only be issued after the
  1252. * interrupt completes. However, we do Voyager lazy interrupt
  1253. * handling here: It is an extremely expensive operation to mask an
  1254. * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
  1255. * this interrupt actually comes in, then we mask and ack here to push
  1256. * the interrupt off to another CPU */
  1257. static void before_handle_vic_irq(unsigned int irq)
  1258. {
  1259. irq_desc_t *desc = irq_to_desc(irq);
  1260. __u8 cpu = smp_processor_id();
  1261. _raw_spin_lock(&vic_irq_lock);
  1262. vic_intr_total++;
  1263. vic_intr_count[cpu]++;
  1264. if (!(cpu_irq_affinity[cpu] & (1 << irq))) {
  1265. /* The irq is not in our affinity mask, push it off
  1266. * onto another CPU */
  1267. VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d "
  1268. "on cpu %d\n", irq, cpu));
  1269. disable_local_vic_irq(irq);
  1270. /* set IRQ_INPROGRESS to prevent the handler in irq.c from
  1271. * actually calling the interrupt routine */
  1272. desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
  1273. } else if (desc->status & IRQ_DISABLED) {
  1274. /* Damn, the interrupt actually arrived, do the lazy
  1275. * disable thing. The interrupt routine in irq.c will
  1276. * not handle a IRQ_DISABLED interrupt, so nothing more
  1277. * need be done here */
  1278. VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
  1279. irq, cpu));
  1280. disable_local_vic_irq(irq);
  1281. desc->status |= IRQ_REPLAY;
  1282. } else {
  1283. desc->status &= ~IRQ_REPLAY;
  1284. }
  1285. _raw_spin_unlock(&vic_irq_lock);
  1286. }
  1287. /* Finish the VIC interrupt: basically mask */
  1288. static void after_handle_vic_irq(unsigned int irq)
  1289. {
  1290. irq_desc_t *desc = irq_to_desc(irq);
  1291. _raw_spin_lock(&vic_irq_lock);
  1292. {
  1293. unsigned int status = desc->status & ~IRQ_INPROGRESS;
  1294. #ifdef VOYAGER_DEBUG
  1295. __u16 isr;
  1296. #endif
  1297. desc->status = status;
  1298. if ((status & IRQ_DISABLED))
  1299. disable_local_vic_irq(irq);
  1300. #ifdef VOYAGER_DEBUG
  1301. /* DEBUG: before we ack, check what's in progress */
  1302. isr = vic_read_isr();
  1303. if ((isr & (1 << irq) && !(status & IRQ_REPLAY)) == 0) {
  1304. int i;
  1305. __u8 cpu = smp_processor_id();
  1306. __u8 real_cpu;
  1307. int mask; /* Um... initialize me??? --RR */
  1308. printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
  1309. cpu, irq);
  1310. for_each_possible_cpu(real_cpu, mask) {
  1311. outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
  1312. VIC_PROCESSOR_ID);
  1313. isr = vic_read_isr();
  1314. if (isr & (1 << irq)) {
  1315. printk
  1316. ("VOYAGER SMP: CPU%d ack irq %d\n",
  1317. real_cpu, irq);
  1318. ack_vic_irq(irq);
  1319. }
  1320. outb(cpu, VIC_PROCESSOR_ID);
  1321. }
  1322. }
  1323. #endif /* VOYAGER_DEBUG */
  1324. /* as soon as we ack, the interrupt is eligible for
  1325. * receipt by another CPU so everything must be in
  1326. * order here */
  1327. ack_vic_irq(irq);
  1328. if (status & IRQ_REPLAY) {
  1329. /* replay is set if we disable the interrupt
  1330. * in the before_handle_vic_irq() routine, so
  1331. * clear the in progress bit here to allow the
  1332. * next CPU to handle this correctly */
  1333. desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
  1334. }
  1335. #ifdef VOYAGER_DEBUG
  1336. isr = vic_read_isr();
  1337. if ((isr & (1 << irq)) != 0)
  1338. printk("VOYAGER SMP: after_handle_vic_irq() after "
  1339. "ack irq=%d, isr=0x%x\n", irq, isr);
  1340. #endif /* VOYAGER_DEBUG */
  1341. }
  1342. _raw_spin_unlock(&vic_irq_lock);
  1343. /* All code after this point is out of the main path - the IRQ
  1344. * may be intercepted by another CPU if reasserted */
  1345. }
  1346. /* Linux processor - interrupt affinity manipulations.
  1347. *
  1348. * For each processor, we maintain a 32 bit irq affinity mask.
  1349. * Initially it is set to all 1's so every processor accepts every
  1350. * interrupt. In this call, we change the processor's affinity mask:
  1351. *
  1352. * Change from enable to disable:
  1353. *
  1354. * If the interrupt ever comes in to the processor, we will disable it
  1355. * and ack it to push it off to another CPU, so just accept the mask here.
  1356. *
  1357. * Change from disable to enable:
  1358. *
  1359. * change the mask and then do an interrupt enable CPI to re-enable on
  1360. * the selected processors */
  1361. void set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
  1362. {
  1363. /* Only extended processors handle interrupts */
  1364. unsigned long real_mask;
  1365. unsigned long irq_mask = 1 << irq;
  1366. int cpu;
  1367. real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
  1368. if (cpus_addr(mask)[0] == 0)
  1369. /* can't have no CPUs to accept the interrupt -- extremely
  1370. * bad things will happen */
  1371. return;
  1372. if (irq == 0)
  1373. /* can't change the affinity of the timer IRQ. This
  1374. * is due to the constraint in the voyager
  1375. * architecture that the CPI also comes in on and IRQ
  1376. * line and we have chosen IRQ0 for this. If you
  1377. * raise the mask on this interrupt, the processor
  1378. * will no-longer be able to accept VIC CPIs */
  1379. return;
  1380. if (irq >= 32)
  1381. /* You can only have 32 interrupts in a voyager system
  1382. * (and 32 only if you have a secondary microchannel
  1383. * bus) */
  1384. return;
  1385. for_each_online_cpu(cpu) {
  1386. unsigned long cpu_mask = 1 << cpu;
  1387. if (cpu_mask & real_mask) {
  1388. /* enable the interrupt for this cpu */
  1389. cpu_irq_affinity[cpu] |= irq_mask;
  1390. } else {
  1391. /* disable the interrupt for this cpu */
  1392. cpu_irq_affinity[cpu] &= ~irq_mask;
  1393. }
  1394. }
  1395. /* this is magic, we now have the correct affinity maps, so
  1396. * enable the interrupt. This will send an enable CPI to
  1397. * those CPUs who need to enable it in their local masks,
  1398. * causing them to correct for the new affinity . If the
  1399. * interrupt is currently globally disabled, it will simply be
  1400. * disabled again as it comes in (voyager lazy disable). If
  1401. * the affinity map is tightened to disable the interrupt on a
  1402. * cpu, it will be pushed off when it comes in */
  1403. unmask_vic_irq(irq);
  1404. }
  1405. static void ack_vic_irq(unsigned int irq)
  1406. {
  1407. if (irq & 8) {
  1408. outb(0x62, 0x20); /* Specific EOI to cascade */
  1409. outb(0x60 | (irq & 7), 0xA0);
  1410. } else {
  1411. outb(0x60 | (irq & 7), 0x20);
  1412. }
  1413. }
  1414. /* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
  1415. * but are not vectored by it. This means that the 8259 mask must be
  1416. * lowered to receive them */
  1417. static __init void vic_enable_cpi(void)
  1418. {
  1419. __u8 cpu = smp_processor_id();
  1420. /* just take a copy of the current mask (nop for boot cpu) */
  1421. vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
  1422. enable_local_vic_irq(VIC_CPI_LEVEL0);
  1423. enable_local_vic_irq(VIC_CPI_LEVEL1);
  1424. /* for sys int and cmn int */
  1425. enable_local_vic_irq(7);
  1426. if (is_cpu_quad()) {
  1427. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  1428. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  1429. VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
  1430. cpu, QIC_CPI_ENABLE));
  1431. }
  1432. VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
  1433. cpu, vic_irq_mask[cpu]));
  1434. }
  1435. void voyager_smp_dump()
  1436. {
  1437. int old_cpu = smp_processor_id(), cpu;
  1438. /* dump the interrupt masks of each processor */
  1439. for_each_online_cpu(cpu) {
  1440. __u16 imr, isr, irr;
  1441. unsigned long flags;
  1442. local_irq_save(flags);
  1443. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  1444. imr = (inb(0xa1) << 8) | inb(0x21);
  1445. outb(0x0a, 0xa0);
  1446. irr = inb(0xa0) << 8;
  1447. outb(0x0a, 0x20);
  1448. irr |= inb(0x20);
  1449. outb(0x0b, 0xa0);
  1450. isr = inb(0xa0) << 8;
  1451. outb(0x0b, 0x20);
  1452. isr |= inb(0x20);
  1453. outb(old_cpu, VIC_PROCESSOR_ID);
  1454. local_irq_restore(flags);
  1455. printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
  1456. cpu, vic_irq_mask[cpu], imr, irr, isr);
  1457. #if 0
  1458. /* These lines are put in to try to unstick an un ack'd irq */
  1459. if (isr != 0) {
  1460. int irq;
  1461. for (irq = 0; irq < 16; irq++) {
  1462. if (isr & (1 << irq)) {
  1463. printk("\tCPU%d: ack irq %d\n",
  1464. cpu, irq);
  1465. local_irq_save(flags);
  1466. outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
  1467. VIC_PROCESSOR_ID);
  1468. ack_vic_irq(irq);
  1469. outb(old_cpu, VIC_PROCESSOR_ID);
  1470. local_irq_restore(flags);
  1471. }
  1472. }
  1473. }
  1474. #endif
  1475. }
  1476. }
  1477. void smp_voyager_power_off(void *dummy)
  1478. {
  1479. if (smp_processor_id() == boot_cpu_id)
  1480. voyager_power_off();
  1481. else
  1482. smp_stop_cpu_function(NULL);
  1483. }
  1484. static void __init voyager_smp_prepare_cpus(unsigned int max_cpus)
  1485. {
  1486. /* FIXME: ignore max_cpus for now */
  1487. smp_boot_cpus();
  1488. }
  1489. static void __cpuinit voyager_smp_prepare_boot_cpu(void)
  1490. {
  1491. init_gdt(smp_processor_id());
  1492. switch_to_new_gdt();
  1493. cpu_set(smp_processor_id(), cpu_online_map);
  1494. cpu_set(smp_processor_id(), cpu_callout_map);
  1495. cpu_set(smp_processor_id(), cpu_possible_map);
  1496. cpu_set(smp_processor_id(), cpu_present_map);
  1497. }
  1498. static int __cpuinit voyager_cpu_up(unsigned int cpu)
  1499. {
  1500. /* This only works at boot for x86. See "rewrite" above. */
  1501. if (cpu_isset(cpu, smp_commenced_mask))
  1502. return -ENOSYS;
  1503. /* In case one didn't come up */
  1504. if (!cpu_isset(cpu, cpu_callin_map))
  1505. return -EIO;
  1506. /* Unleash the CPU! */
  1507. cpu_set(cpu, smp_commenced_mask);
  1508. while (!cpu_online(cpu))
  1509. mb();
  1510. return 0;
  1511. }
  1512. static void __init voyager_smp_cpus_done(unsigned int max_cpus)
  1513. {
  1514. zap_low_mappings();
  1515. }
  1516. void __init smp_setup_processor_id(void)
  1517. {
  1518. current_thread_info()->cpu = hard_smp_processor_id();
  1519. x86_write_percpu(cpu_number, hard_smp_processor_id());
  1520. }
  1521. static void voyager_send_call_func(cpumask_t callmask)
  1522. {
  1523. __u32 mask = cpus_addr(callmask)[0] & ~(1 << smp_processor_id());
  1524. send_CPI(mask, VIC_CALL_FUNCTION_CPI);
  1525. }
  1526. static void voyager_send_call_func_single(int cpu)
  1527. {
  1528. send_CPI(1 << cpu, VIC_CALL_FUNCTION_SINGLE_CPI);
  1529. }
  1530. struct smp_ops smp_ops = {
  1531. .smp_prepare_boot_cpu = voyager_smp_prepare_boot_cpu,
  1532. .smp_prepare_cpus = voyager_smp_prepare_cpus,
  1533. .cpu_up = voyager_cpu_up,
  1534. .smp_cpus_done = voyager_smp_cpus_done,
  1535. .smp_send_stop = voyager_smp_send_stop,
  1536. .smp_send_reschedule = voyager_smp_send_reschedule,
  1537. .send_call_func_ipi = voyager_send_call_func,
  1538. .send_call_func_single_ipi = voyager_send_call_func_single,
  1539. };