gpio.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. #include <plat/powerdomain.h>
  29. /*
  30. * OMAP1510 GPIO registers
  31. */
  32. #define OMAP1510_GPIO_BASE 0xfffce000
  33. #define OMAP1510_GPIO_DATA_INPUT 0x00
  34. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  35. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  36. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  37. #define OMAP1510_GPIO_INT_MASK 0x10
  38. #define OMAP1510_GPIO_INT_STATUS 0x14
  39. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  40. #define OMAP1510_IH_GPIO_BASE 64
  41. /*
  42. * OMAP1610 specific GPIO registers
  43. */
  44. #define OMAP1610_GPIO1_BASE 0xfffbe400
  45. #define OMAP1610_GPIO2_BASE 0xfffbec00
  46. #define OMAP1610_GPIO3_BASE 0xfffbb400
  47. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  48. #define OMAP1610_GPIO_REVISION 0x0000
  49. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  50. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  51. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  52. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  53. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  54. #define OMAP1610_GPIO_DATAIN 0x002c
  55. #define OMAP1610_GPIO_DATAOUT 0x0030
  56. #define OMAP1610_GPIO_DIRECTION 0x0034
  57. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  58. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  59. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  60. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  61. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  62. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  63. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  64. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  65. /*
  66. * OMAP7XX specific GPIO registers
  67. */
  68. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  69. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  70. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  71. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  72. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  73. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  74. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  75. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  76. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  77. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  78. #define OMAP7XX_GPIO_INT_MASK 0x10
  79. #define OMAP7XX_GPIO_INT_STATUS 0x14
  80. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  81. /*
  82. * omap24xx specific GPIO registers
  83. */
  84. #define OMAP242X_GPIO1_BASE 0x48018000
  85. #define OMAP242X_GPIO2_BASE 0x4801a000
  86. #define OMAP242X_GPIO3_BASE 0x4801c000
  87. #define OMAP242X_GPIO4_BASE 0x4801e000
  88. #define OMAP243X_GPIO1_BASE 0x4900C000
  89. #define OMAP243X_GPIO2_BASE 0x4900E000
  90. #define OMAP243X_GPIO3_BASE 0x49010000
  91. #define OMAP243X_GPIO4_BASE 0x49012000
  92. #define OMAP243X_GPIO5_BASE 0x480B6000
  93. #define OMAP24XX_GPIO_REVISION 0x0000
  94. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  95. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  96. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  97. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  98. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  99. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  100. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  101. #define OMAP24XX_GPIO_CTRL 0x0030
  102. #define OMAP24XX_GPIO_OE 0x0034
  103. #define OMAP24XX_GPIO_DATAIN 0x0038
  104. #define OMAP24XX_GPIO_DATAOUT 0x003c
  105. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  106. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  107. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  108. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  109. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  110. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  111. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  112. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  113. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  114. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  115. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  116. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  117. #define OMAP4_GPIO_REVISION 0x0000
  118. #define OMAP4_GPIO_SYSCONFIG 0x0010
  119. #define OMAP4_GPIO_EOI 0x0020
  120. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  121. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  122. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  123. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  124. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  125. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  126. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  127. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  128. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  129. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  130. #define OMAP4_GPIO_SYSSTATUS 0x0114
  131. #define OMAP4_GPIO_IRQENABLE1 0x011c
  132. #define OMAP4_GPIO_WAKE_EN 0x0120
  133. #define OMAP4_GPIO_IRQSTATUS2 0x0128
  134. #define OMAP4_GPIO_IRQENABLE2 0x012c
  135. #define OMAP4_GPIO_CTRL 0x0130
  136. #define OMAP4_GPIO_OE 0x0134
  137. #define OMAP4_GPIO_DATAIN 0x0138
  138. #define OMAP4_GPIO_DATAOUT 0x013c
  139. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  140. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  141. #define OMAP4_GPIO_RISINGDETECT 0x0148
  142. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  143. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  144. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  145. #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
  146. #define OMAP4_GPIO_SETIRQENABLE1 0x0164
  147. #define OMAP4_GPIO_CLEARWKUENA 0x0180
  148. #define OMAP4_GPIO_SETWKUENA 0x0184
  149. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  150. #define OMAP4_GPIO_SETDATAOUT 0x0194
  151. /*
  152. * omap34xx specific GPIO registers
  153. */
  154. #define OMAP34XX_GPIO1_BASE 0x48310000
  155. #define OMAP34XX_GPIO2_BASE 0x49050000
  156. #define OMAP34XX_GPIO3_BASE 0x49052000
  157. #define OMAP34XX_GPIO4_BASE 0x49054000
  158. #define OMAP34XX_GPIO5_BASE 0x49056000
  159. #define OMAP34XX_GPIO6_BASE 0x49058000
  160. /*
  161. * OMAP44XX specific GPIO registers
  162. */
  163. #define OMAP44XX_GPIO1_BASE 0x4a310000
  164. #define OMAP44XX_GPIO2_BASE 0x48055000
  165. #define OMAP44XX_GPIO3_BASE 0x48057000
  166. #define OMAP44XX_GPIO4_BASE 0x48059000
  167. #define OMAP44XX_GPIO5_BASE 0x4805B000
  168. #define OMAP44XX_GPIO6_BASE 0x4805D000
  169. struct gpio_bank {
  170. unsigned long pbase;
  171. void __iomem *base;
  172. u16 irq;
  173. u16 virtual_irq_start;
  174. int method;
  175. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  176. u32 suspend_wakeup;
  177. u32 saved_wakeup;
  178. #endif
  179. #ifdef CONFIG_ARCH_OMAP2PLUS
  180. u32 non_wakeup_gpios;
  181. u32 enabled_non_wakeup_gpios;
  182. u32 saved_datain;
  183. u32 saved_fallingdetect;
  184. u32 saved_risingdetect;
  185. #endif
  186. u32 level_mask;
  187. u32 toggle_mask;
  188. spinlock_t lock;
  189. struct gpio_chip chip;
  190. struct clk *dbck;
  191. u32 mod_usage;
  192. u32 dbck_enable_mask;
  193. };
  194. #define METHOD_MPUIO 0
  195. #define METHOD_GPIO_1510 1
  196. #define METHOD_GPIO_1610 2
  197. #define METHOD_GPIO_7XX 3
  198. #define METHOD_GPIO_24XX 5
  199. #define METHOD_GPIO_44XX 6
  200. #ifdef CONFIG_ARCH_OMAP16XX
  201. static struct gpio_bank gpio_bank_1610[5] = {
  202. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  203. METHOD_MPUIO },
  204. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  205. METHOD_GPIO_1610 },
  206. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  207. METHOD_GPIO_1610 },
  208. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  209. METHOD_GPIO_1610 },
  210. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  211. METHOD_GPIO_1610 },
  212. };
  213. #endif
  214. #ifdef CONFIG_ARCH_OMAP15XX
  215. static struct gpio_bank gpio_bank_1510[2] = {
  216. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  217. METHOD_MPUIO },
  218. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  219. METHOD_GPIO_1510 }
  220. };
  221. #endif
  222. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  223. static struct gpio_bank gpio_bank_7xx[7] = {
  224. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  225. METHOD_MPUIO },
  226. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  227. METHOD_GPIO_7XX },
  228. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  229. METHOD_GPIO_7XX },
  230. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  231. METHOD_GPIO_7XX },
  232. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  233. METHOD_GPIO_7XX },
  234. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  235. METHOD_GPIO_7XX },
  236. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  237. METHOD_GPIO_7XX },
  238. };
  239. #endif
  240. #ifdef CONFIG_ARCH_OMAP2
  241. static struct gpio_bank gpio_bank_242x[4] = {
  242. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  243. METHOD_GPIO_24XX },
  244. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  245. METHOD_GPIO_24XX },
  246. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  247. METHOD_GPIO_24XX },
  248. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  249. METHOD_GPIO_24XX },
  250. };
  251. static struct gpio_bank gpio_bank_243x[5] = {
  252. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  253. METHOD_GPIO_24XX },
  254. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  255. METHOD_GPIO_24XX },
  256. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  257. METHOD_GPIO_24XX },
  258. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  259. METHOD_GPIO_24XX },
  260. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  261. METHOD_GPIO_24XX },
  262. };
  263. #endif
  264. #ifdef CONFIG_ARCH_OMAP3
  265. static struct gpio_bank gpio_bank_34xx[6] = {
  266. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  267. METHOD_GPIO_24XX },
  268. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  269. METHOD_GPIO_24XX },
  270. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  271. METHOD_GPIO_24XX },
  272. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  273. METHOD_GPIO_24XX },
  274. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  275. METHOD_GPIO_24XX },
  276. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  277. METHOD_GPIO_24XX },
  278. };
  279. struct omap3_gpio_regs {
  280. u32 sysconfig;
  281. u32 irqenable1;
  282. u32 irqenable2;
  283. u32 wake_en;
  284. u32 ctrl;
  285. u32 oe;
  286. u32 leveldetect0;
  287. u32 leveldetect1;
  288. u32 risingdetect;
  289. u32 fallingdetect;
  290. u32 dataout;
  291. };
  292. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  293. #endif
  294. #ifdef CONFIG_ARCH_OMAP4
  295. static struct gpio_bank gpio_bank_44xx[6] = {
  296. { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
  297. METHOD_GPIO_44XX },
  298. { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
  299. METHOD_GPIO_44XX },
  300. { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
  301. METHOD_GPIO_44XX },
  302. { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
  303. METHOD_GPIO_44XX },
  304. { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
  305. METHOD_GPIO_44XX },
  306. { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
  307. METHOD_GPIO_44XX },
  308. };
  309. #endif
  310. static struct gpio_bank *gpio_bank;
  311. static int gpio_bank_count;
  312. static inline struct gpio_bank *get_gpio_bank(int gpio)
  313. {
  314. if (cpu_is_omap15xx()) {
  315. if (OMAP_GPIO_IS_MPUIO(gpio))
  316. return &gpio_bank[0];
  317. return &gpio_bank[1];
  318. }
  319. if (cpu_is_omap16xx()) {
  320. if (OMAP_GPIO_IS_MPUIO(gpio))
  321. return &gpio_bank[0];
  322. return &gpio_bank[1 + (gpio >> 4)];
  323. }
  324. if (cpu_is_omap7xx()) {
  325. if (OMAP_GPIO_IS_MPUIO(gpio))
  326. return &gpio_bank[0];
  327. return &gpio_bank[1 + (gpio >> 5)];
  328. }
  329. if (cpu_is_omap24xx())
  330. return &gpio_bank[gpio >> 5];
  331. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  332. return &gpio_bank[gpio >> 5];
  333. BUG();
  334. return NULL;
  335. }
  336. static inline int get_gpio_index(int gpio)
  337. {
  338. if (cpu_is_omap7xx())
  339. return gpio & 0x1f;
  340. if (cpu_is_omap24xx())
  341. return gpio & 0x1f;
  342. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  343. return gpio & 0x1f;
  344. return gpio & 0x0f;
  345. }
  346. static inline int gpio_valid(int gpio)
  347. {
  348. if (gpio < 0)
  349. return -1;
  350. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  351. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  352. return -1;
  353. return 0;
  354. }
  355. if (cpu_is_omap15xx() && gpio < 16)
  356. return 0;
  357. if ((cpu_is_omap16xx()) && gpio < 64)
  358. return 0;
  359. if (cpu_is_omap7xx() && gpio < 192)
  360. return 0;
  361. if (cpu_is_omap24xx() && gpio < 128)
  362. return 0;
  363. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  364. return 0;
  365. return -1;
  366. }
  367. static int check_gpio(int gpio)
  368. {
  369. if (unlikely(gpio_valid(gpio) < 0)) {
  370. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  371. dump_stack();
  372. return -1;
  373. }
  374. return 0;
  375. }
  376. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  377. {
  378. void __iomem *reg = bank->base;
  379. u32 l;
  380. switch (bank->method) {
  381. #ifdef CONFIG_ARCH_OMAP1
  382. case METHOD_MPUIO:
  383. reg += OMAP_MPUIO_IO_CNTL;
  384. break;
  385. #endif
  386. #ifdef CONFIG_ARCH_OMAP15XX
  387. case METHOD_GPIO_1510:
  388. reg += OMAP1510_GPIO_DIR_CONTROL;
  389. break;
  390. #endif
  391. #ifdef CONFIG_ARCH_OMAP16XX
  392. case METHOD_GPIO_1610:
  393. reg += OMAP1610_GPIO_DIRECTION;
  394. break;
  395. #endif
  396. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  397. case METHOD_GPIO_7XX:
  398. reg += OMAP7XX_GPIO_DIR_CONTROL;
  399. break;
  400. #endif
  401. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  402. case METHOD_GPIO_24XX:
  403. reg += OMAP24XX_GPIO_OE;
  404. break;
  405. #endif
  406. #if defined(CONFIG_ARCH_OMAP4)
  407. case METHOD_GPIO_44XX:
  408. reg += OMAP4_GPIO_OE;
  409. break;
  410. #endif
  411. default:
  412. WARN_ON(1);
  413. return;
  414. }
  415. l = __raw_readl(reg);
  416. if (is_input)
  417. l |= 1 << gpio;
  418. else
  419. l &= ~(1 << gpio);
  420. __raw_writel(l, reg);
  421. }
  422. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  423. {
  424. void __iomem *reg = bank->base;
  425. u32 l = 0;
  426. switch (bank->method) {
  427. #ifdef CONFIG_ARCH_OMAP1
  428. case METHOD_MPUIO:
  429. reg += OMAP_MPUIO_OUTPUT;
  430. l = __raw_readl(reg);
  431. if (enable)
  432. l |= 1 << gpio;
  433. else
  434. l &= ~(1 << gpio);
  435. break;
  436. #endif
  437. #ifdef CONFIG_ARCH_OMAP15XX
  438. case METHOD_GPIO_1510:
  439. reg += OMAP1510_GPIO_DATA_OUTPUT;
  440. l = __raw_readl(reg);
  441. if (enable)
  442. l |= 1 << gpio;
  443. else
  444. l &= ~(1 << gpio);
  445. break;
  446. #endif
  447. #ifdef CONFIG_ARCH_OMAP16XX
  448. case METHOD_GPIO_1610:
  449. if (enable)
  450. reg += OMAP1610_GPIO_SET_DATAOUT;
  451. else
  452. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  453. l = 1 << gpio;
  454. break;
  455. #endif
  456. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  457. case METHOD_GPIO_7XX:
  458. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  459. l = __raw_readl(reg);
  460. if (enable)
  461. l |= 1 << gpio;
  462. else
  463. l &= ~(1 << gpio);
  464. break;
  465. #endif
  466. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  467. case METHOD_GPIO_24XX:
  468. if (enable)
  469. reg += OMAP24XX_GPIO_SETDATAOUT;
  470. else
  471. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  472. l = 1 << gpio;
  473. break;
  474. #endif
  475. #ifdef CONFIG_ARCH_OMAP4
  476. case METHOD_GPIO_44XX:
  477. if (enable)
  478. reg += OMAP4_GPIO_SETDATAOUT;
  479. else
  480. reg += OMAP4_GPIO_CLEARDATAOUT;
  481. l = 1 << gpio;
  482. break;
  483. #endif
  484. default:
  485. WARN_ON(1);
  486. return;
  487. }
  488. __raw_writel(l, reg);
  489. }
  490. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  491. {
  492. void __iomem *reg;
  493. if (check_gpio(gpio) < 0)
  494. return -EINVAL;
  495. reg = bank->base;
  496. switch (bank->method) {
  497. #ifdef CONFIG_ARCH_OMAP1
  498. case METHOD_MPUIO:
  499. reg += OMAP_MPUIO_INPUT_LATCH;
  500. break;
  501. #endif
  502. #ifdef CONFIG_ARCH_OMAP15XX
  503. case METHOD_GPIO_1510:
  504. reg += OMAP1510_GPIO_DATA_INPUT;
  505. break;
  506. #endif
  507. #ifdef CONFIG_ARCH_OMAP16XX
  508. case METHOD_GPIO_1610:
  509. reg += OMAP1610_GPIO_DATAIN;
  510. break;
  511. #endif
  512. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  513. case METHOD_GPIO_7XX:
  514. reg += OMAP7XX_GPIO_DATA_INPUT;
  515. break;
  516. #endif
  517. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  518. case METHOD_GPIO_24XX:
  519. reg += OMAP24XX_GPIO_DATAIN;
  520. break;
  521. #endif
  522. #ifdef CONFIG_ARCH_OMAP4
  523. case METHOD_GPIO_44XX:
  524. reg += OMAP4_GPIO_DATAIN;
  525. break;
  526. #endif
  527. default:
  528. return -EINVAL;
  529. }
  530. return (__raw_readl(reg)
  531. & (1 << get_gpio_index(gpio))) != 0;
  532. }
  533. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  534. {
  535. void __iomem *reg;
  536. if (check_gpio(gpio) < 0)
  537. return -EINVAL;
  538. reg = bank->base;
  539. switch (bank->method) {
  540. #ifdef CONFIG_ARCH_OMAP1
  541. case METHOD_MPUIO:
  542. reg += OMAP_MPUIO_OUTPUT;
  543. break;
  544. #endif
  545. #ifdef CONFIG_ARCH_OMAP15XX
  546. case METHOD_GPIO_1510:
  547. reg += OMAP1510_GPIO_DATA_OUTPUT;
  548. break;
  549. #endif
  550. #ifdef CONFIG_ARCH_OMAP16XX
  551. case METHOD_GPIO_1610:
  552. reg += OMAP1610_GPIO_DATAOUT;
  553. break;
  554. #endif
  555. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  556. case METHOD_GPIO_7XX:
  557. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  558. break;
  559. #endif
  560. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  561. case METHOD_GPIO_24XX:
  562. reg += OMAP24XX_GPIO_DATAOUT;
  563. break;
  564. #endif
  565. #ifdef CONFIG_ARCH_OMAP4
  566. case METHOD_GPIO_44XX:
  567. reg += OMAP4_GPIO_DATAOUT;
  568. break;
  569. #endif
  570. default:
  571. return -EINVAL;
  572. }
  573. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  574. }
  575. #define MOD_REG_BIT(reg, bit_mask, set) \
  576. do { \
  577. int l = __raw_readl(base + reg); \
  578. if (set) l |= bit_mask; \
  579. else l &= ~bit_mask; \
  580. __raw_writel(l, base + reg); \
  581. } while(0)
  582. /**
  583. * _set_gpio_debounce - low level gpio debounce time
  584. * @bank: the gpio bank we're acting upon
  585. * @gpio: the gpio number on this @gpio
  586. * @debounce: debounce time to use
  587. *
  588. * OMAP's debounce time is in 31us steps so we need
  589. * to convert and round up to the closest unit.
  590. */
  591. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  592. unsigned debounce)
  593. {
  594. void __iomem *reg = bank->base;
  595. u32 val;
  596. u32 l;
  597. if (debounce < 32)
  598. debounce = 0x01;
  599. else if (debounce > 7936)
  600. debounce = 0xff;
  601. else
  602. debounce = (debounce / 0x1f) - 1;
  603. l = 1 << get_gpio_index(gpio);
  604. if (cpu_is_omap44xx())
  605. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  606. else
  607. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  608. __raw_writel(debounce, reg);
  609. reg = bank->base;
  610. if (cpu_is_omap44xx())
  611. reg += OMAP4_GPIO_DEBOUNCENABLE;
  612. else
  613. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  614. val = __raw_readl(reg);
  615. if (debounce) {
  616. val |= l;
  617. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  618. clk_enable(bank->dbck);
  619. } else {
  620. val &= ~l;
  621. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  622. clk_disable(bank->dbck);
  623. }
  624. __raw_writel(val, reg);
  625. }
  626. void omap_set_gpio_debounce(int gpio, int enable)
  627. {
  628. struct gpio_bank *bank;
  629. void __iomem *reg;
  630. unsigned long flags;
  631. u32 val, l = 1 << get_gpio_index(gpio);
  632. if (cpu_class_is_omap1())
  633. return;
  634. bank = get_gpio_bank(gpio);
  635. reg = bank->base;
  636. if (cpu_is_omap44xx())
  637. reg += OMAP4_GPIO_DEBOUNCENABLE;
  638. else
  639. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  640. if (!(bank->mod_usage & l)) {
  641. printk(KERN_ERR "GPIO %d not requested\n", gpio);
  642. return;
  643. }
  644. spin_lock_irqsave(&bank->lock, flags);
  645. val = __raw_readl(reg);
  646. if (enable && !(val & l))
  647. val |= l;
  648. else if (!enable && (val & l))
  649. val &= ~l;
  650. else
  651. goto done;
  652. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  653. bank->dbck_enable_mask = val;
  654. if (enable)
  655. clk_enable(bank->dbck);
  656. else
  657. clk_disable(bank->dbck);
  658. }
  659. __raw_writel(val, reg);
  660. done:
  661. spin_unlock_irqrestore(&bank->lock, flags);
  662. }
  663. EXPORT_SYMBOL(omap_set_gpio_debounce);
  664. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  665. {
  666. struct gpio_bank *bank;
  667. void __iomem *reg;
  668. if (cpu_class_is_omap1())
  669. return;
  670. bank = get_gpio_bank(gpio);
  671. reg = bank->base;
  672. if (!bank->mod_usage) {
  673. printk(KERN_ERR "GPIO not requested\n");
  674. return;
  675. }
  676. enc_time &= 0xff;
  677. if (cpu_is_omap44xx())
  678. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  679. else
  680. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  681. __raw_writel(enc_time, reg);
  682. }
  683. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  684. #ifdef CONFIG_ARCH_OMAP2PLUS
  685. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  686. int trigger)
  687. {
  688. void __iomem *base = bank->base;
  689. u32 gpio_bit = 1 << gpio;
  690. u32 val;
  691. if (cpu_is_omap44xx()) {
  692. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  693. trigger & IRQ_TYPE_LEVEL_LOW);
  694. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  695. trigger & IRQ_TYPE_LEVEL_HIGH);
  696. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  697. trigger & IRQ_TYPE_EDGE_RISING);
  698. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  699. trigger & IRQ_TYPE_EDGE_FALLING);
  700. } else {
  701. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  702. trigger & IRQ_TYPE_LEVEL_LOW);
  703. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  704. trigger & IRQ_TYPE_LEVEL_HIGH);
  705. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  706. trigger & IRQ_TYPE_EDGE_RISING);
  707. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  708. trigger & IRQ_TYPE_EDGE_FALLING);
  709. }
  710. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  711. if (cpu_is_omap44xx()) {
  712. if (trigger != 0)
  713. __raw_writel(1 << gpio, bank->base+
  714. OMAP4_GPIO_IRQWAKEN0);
  715. else {
  716. val = __raw_readl(bank->base +
  717. OMAP4_GPIO_IRQWAKEN0);
  718. __raw_writel(val & (~(1 << gpio)), bank->base +
  719. OMAP4_GPIO_IRQWAKEN0);
  720. }
  721. } else {
  722. /*
  723. * GPIO wakeup request can only be generated on edge
  724. * transitions
  725. */
  726. if (trigger & IRQ_TYPE_EDGE_BOTH)
  727. __raw_writel(1 << gpio, bank->base
  728. + OMAP24XX_GPIO_SETWKUENA);
  729. else
  730. __raw_writel(1 << gpio, bank->base
  731. + OMAP24XX_GPIO_CLEARWKUENA);
  732. }
  733. }
  734. /* This part needs to be executed always for OMAP34xx */
  735. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  736. /*
  737. * Log the edge gpio and manually trigger the IRQ
  738. * after resume if the input level changes
  739. * to avoid irq lost during PER RET/OFF mode
  740. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  741. */
  742. if (trigger & IRQ_TYPE_EDGE_BOTH)
  743. bank->enabled_non_wakeup_gpios |= gpio_bit;
  744. else
  745. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  746. }
  747. if (cpu_is_omap44xx()) {
  748. bank->level_mask =
  749. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  750. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  751. } else {
  752. bank->level_mask =
  753. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  754. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  755. }
  756. }
  757. #endif
  758. #ifdef CONFIG_ARCH_OMAP1
  759. /*
  760. * This only applies to chips that can't do both rising and falling edge
  761. * detection at once. For all other chips, this function is a noop.
  762. */
  763. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  764. {
  765. void __iomem *reg = bank->base;
  766. u32 l = 0;
  767. switch (bank->method) {
  768. case METHOD_MPUIO:
  769. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  770. break;
  771. #ifdef CONFIG_ARCH_OMAP15XX
  772. case METHOD_GPIO_1510:
  773. reg += OMAP1510_GPIO_INT_CONTROL;
  774. break;
  775. #endif
  776. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  777. case METHOD_GPIO_7XX:
  778. reg += OMAP7XX_GPIO_INT_CONTROL;
  779. break;
  780. #endif
  781. default:
  782. return;
  783. }
  784. l = __raw_readl(reg);
  785. if ((l >> gpio) & 1)
  786. l &= ~(1 << gpio);
  787. else
  788. l |= 1 << gpio;
  789. __raw_writel(l, reg);
  790. }
  791. #endif
  792. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  793. {
  794. void __iomem *reg = bank->base;
  795. u32 l = 0;
  796. switch (bank->method) {
  797. #ifdef CONFIG_ARCH_OMAP1
  798. case METHOD_MPUIO:
  799. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  800. l = __raw_readl(reg);
  801. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  802. bank->toggle_mask |= 1 << gpio;
  803. if (trigger & IRQ_TYPE_EDGE_RISING)
  804. l |= 1 << gpio;
  805. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  806. l &= ~(1 << gpio);
  807. else
  808. goto bad;
  809. break;
  810. #endif
  811. #ifdef CONFIG_ARCH_OMAP15XX
  812. case METHOD_GPIO_1510:
  813. reg += OMAP1510_GPIO_INT_CONTROL;
  814. l = __raw_readl(reg);
  815. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  816. bank->toggle_mask |= 1 << gpio;
  817. if (trigger & IRQ_TYPE_EDGE_RISING)
  818. l |= 1 << gpio;
  819. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  820. l &= ~(1 << gpio);
  821. else
  822. goto bad;
  823. break;
  824. #endif
  825. #ifdef CONFIG_ARCH_OMAP16XX
  826. case METHOD_GPIO_1610:
  827. if (gpio & 0x08)
  828. reg += OMAP1610_GPIO_EDGE_CTRL2;
  829. else
  830. reg += OMAP1610_GPIO_EDGE_CTRL1;
  831. gpio &= 0x07;
  832. l = __raw_readl(reg);
  833. l &= ~(3 << (gpio << 1));
  834. if (trigger & IRQ_TYPE_EDGE_RISING)
  835. l |= 2 << (gpio << 1);
  836. if (trigger & IRQ_TYPE_EDGE_FALLING)
  837. l |= 1 << (gpio << 1);
  838. if (trigger)
  839. /* Enable wake-up during idle for dynamic tick */
  840. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  841. else
  842. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  843. break;
  844. #endif
  845. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  846. case METHOD_GPIO_7XX:
  847. reg += OMAP7XX_GPIO_INT_CONTROL;
  848. l = __raw_readl(reg);
  849. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  850. bank->toggle_mask |= 1 << gpio;
  851. if (trigger & IRQ_TYPE_EDGE_RISING)
  852. l |= 1 << gpio;
  853. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  854. l &= ~(1 << gpio);
  855. else
  856. goto bad;
  857. break;
  858. #endif
  859. #ifdef CONFIG_ARCH_OMAP2PLUS
  860. case METHOD_GPIO_24XX:
  861. case METHOD_GPIO_44XX:
  862. set_24xx_gpio_triggering(bank, gpio, trigger);
  863. break;
  864. #endif
  865. default:
  866. goto bad;
  867. }
  868. __raw_writel(l, reg);
  869. return 0;
  870. bad:
  871. return -EINVAL;
  872. }
  873. static int gpio_irq_type(unsigned irq, unsigned type)
  874. {
  875. struct gpio_bank *bank;
  876. unsigned gpio;
  877. int retval;
  878. unsigned long flags;
  879. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  880. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  881. else
  882. gpio = irq - IH_GPIO_BASE;
  883. if (check_gpio(gpio) < 0)
  884. return -EINVAL;
  885. if (type & ~IRQ_TYPE_SENSE_MASK)
  886. return -EINVAL;
  887. /* OMAP1 allows only only edge triggering */
  888. if (!cpu_class_is_omap2()
  889. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  890. return -EINVAL;
  891. bank = get_irq_chip_data(irq);
  892. spin_lock_irqsave(&bank->lock, flags);
  893. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  894. if (retval == 0) {
  895. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  896. irq_desc[irq].status |= type;
  897. }
  898. spin_unlock_irqrestore(&bank->lock, flags);
  899. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  900. __set_irq_handler_unlocked(irq, handle_level_irq);
  901. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  902. __set_irq_handler_unlocked(irq, handle_edge_irq);
  903. return retval;
  904. }
  905. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  906. {
  907. void __iomem *reg = bank->base;
  908. switch (bank->method) {
  909. #ifdef CONFIG_ARCH_OMAP1
  910. case METHOD_MPUIO:
  911. /* MPUIO irqstatus is reset by reading the status register,
  912. * so do nothing here */
  913. return;
  914. #endif
  915. #ifdef CONFIG_ARCH_OMAP15XX
  916. case METHOD_GPIO_1510:
  917. reg += OMAP1510_GPIO_INT_STATUS;
  918. break;
  919. #endif
  920. #ifdef CONFIG_ARCH_OMAP16XX
  921. case METHOD_GPIO_1610:
  922. reg += OMAP1610_GPIO_IRQSTATUS1;
  923. break;
  924. #endif
  925. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  926. case METHOD_GPIO_7XX:
  927. reg += OMAP7XX_GPIO_INT_STATUS;
  928. break;
  929. #endif
  930. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  931. case METHOD_GPIO_24XX:
  932. reg += OMAP24XX_GPIO_IRQSTATUS1;
  933. break;
  934. #endif
  935. #if defined(CONFIG_ARCH_OMAP4)
  936. case METHOD_GPIO_44XX:
  937. reg += OMAP4_GPIO_IRQSTATUS0;
  938. break;
  939. #endif
  940. default:
  941. WARN_ON(1);
  942. return;
  943. }
  944. __raw_writel(gpio_mask, reg);
  945. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  946. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  947. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  948. else if (cpu_is_omap44xx())
  949. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  950. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  951. __raw_writel(gpio_mask, reg);
  952. /* Flush posted write for the irq status to avoid spurious interrupts */
  953. __raw_readl(reg);
  954. }
  955. }
  956. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  957. {
  958. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  959. }
  960. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  961. {
  962. void __iomem *reg = bank->base;
  963. int inv = 0;
  964. u32 l;
  965. u32 mask;
  966. switch (bank->method) {
  967. #ifdef CONFIG_ARCH_OMAP1
  968. case METHOD_MPUIO:
  969. reg += OMAP_MPUIO_GPIO_MASKIT;
  970. mask = 0xffff;
  971. inv = 1;
  972. break;
  973. #endif
  974. #ifdef CONFIG_ARCH_OMAP15XX
  975. case METHOD_GPIO_1510:
  976. reg += OMAP1510_GPIO_INT_MASK;
  977. mask = 0xffff;
  978. inv = 1;
  979. break;
  980. #endif
  981. #ifdef CONFIG_ARCH_OMAP16XX
  982. case METHOD_GPIO_1610:
  983. reg += OMAP1610_GPIO_IRQENABLE1;
  984. mask = 0xffff;
  985. break;
  986. #endif
  987. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  988. case METHOD_GPIO_7XX:
  989. reg += OMAP7XX_GPIO_INT_MASK;
  990. mask = 0xffffffff;
  991. inv = 1;
  992. break;
  993. #endif
  994. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  995. case METHOD_GPIO_24XX:
  996. reg += OMAP24XX_GPIO_IRQENABLE1;
  997. mask = 0xffffffff;
  998. break;
  999. #endif
  1000. #if defined(CONFIG_ARCH_OMAP4)
  1001. case METHOD_GPIO_44XX:
  1002. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1003. mask = 0xffffffff;
  1004. break;
  1005. #endif
  1006. default:
  1007. WARN_ON(1);
  1008. return 0;
  1009. }
  1010. l = __raw_readl(reg);
  1011. if (inv)
  1012. l = ~l;
  1013. l &= mask;
  1014. return l;
  1015. }
  1016. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  1017. {
  1018. void __iomem *reg = bank->base;
  1019. u32 l;
  1020. switch (bank->method) {
  1021. #ifdef CONFIG_ARCH_OMAP1
  1022. case METHOD_MPUIO:
  1023. reg += OMAP_MPUIO_GPIO_MASKIT;
  1024. l = __raw_readl(reg);
  1025. if (enable)
  1026. l &= ~(gpio_mask);
  1027. else
  1028. l |= gpio_mask;
  1029. break;
  1030. #endif
  1031. #ifdef CONFIG_ARCH_OMAP15XX
  1032. case METHOD_GPIO_1510:
  1033. reg += OMAP1510_GPIO_INT_MASK;
  1034. l = __raw_readl(reg);
  1035. if (enable)
  1036. l &= ~(gpio_mask);
  1037. else
  1038. l |= gpio_mask;
  1039. break;
  1040. #endif
  1041. #ifdef CONFIG_ARCH_OMAP16XX
  1042. case METHOD_GPIO_1610:
  1043. if (enable)
  1044. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  1045. else
  1046. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  1047. l = gpio_mask;
  1048. break;
  1049. #endif
  1050. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1051. case METHOD_GPIO_7XX:
  1052. reg += OMAP7XX_GPIO_INT_MASK;
  1053. l = __raw_readl(reg);
  1054. if (enable)
  1055. l &= ~(gpio_mask);
  1056. else
  1057. l |= gpio_mask;
  1058. break;
  1059. #endif
  1060. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1061. case METHOD_GPIO_24XX:
  1062. if (enable)
  1063. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  1064. else
  1065. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  1066. l = gpio_mask;
  1067. break;
  1068. #endif
  1069. #ifdef CONFIG_ARCH_OMAP4
  1070. case METHOD_GPIO_44XX:
  1071. if (enable)
  1072. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1073. else
  1074. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1075. l = gpio_mask;
  1076. break;
  1077. #endif
  1078. default:
  1079. WARN_ON(1);
  1080. return;
  1081. }
  1082. __raw_writel(l, reg);
  1083. }
  1084. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1085. {
  1086. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1087. }
  1088. /*
  1089. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1090. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1091. * to the target, system will wake up always on GPIO events. While
  1092. * system is running all registered GPIO interrupts need to have wake-up
  1093. * enabled. When system is suspended, only selected GPIO interrupts need
  1094. * to have wake-up enabled.
  1095. */
  1096. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1097. {
  1098. unsigned long uninitialized_var(flags);
  1099. switch (bank->method) {
  1100. #ifdef CONFIG_ARCH_OMAP16XX
  1101. case METHOD_MPUIO:
  1102. case METHOD_GPIO_1610:
  1103. spin_lock_irqsave(&bank->lock, flags);
  1104. if (enable)
  1105. bank->suspend_wakeup |= (1 << gpio);
  1106. else
  1107. bank->suspend_wakeup &= ~(1 << gpio);
  1108. spin_unlock_irqrestore(&bank->lock, flags);
  1109. return 0;
  1110. #endif
  1111. #ifdef CONFIG_ARCH_OMAP2PLUS
  1112. case METHOD_GPIO_24XX:
  1113. case METHOD_GPIO_44XX:
  1114. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1115. printk(KERN_ERR "Unable to modify wakeup on "
  1116. "non-wakeup GPIO%d\n",
  1117. (bank - gpio_bank) * 32 + gpio);
  1118. return -EINVAL;
  1119. }
  1120. spin_lock_irqsave(&bank->lock, flags);
  1121. if (enable)
  1122. bank->suspend_wakeup |= (1 << gpio);
  1123. else
  1124. bank->suspend_wakeup &= ~(1 << gpio);
  1125. spin_unlock_irqrestore(&bank->lock, flags);
  1126. return 0;
  1127. #endif
  1128. default:
  1129. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1130. bank->method);
  1131. return -EINVAL;
  1132. }
  1133. }
  1134. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1135. {
  1136. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1137. _set_gpio_irqenable(bank, gpio, 0);
  1138. _clear_gpio_irqstatus(bank, gpio);
  1139. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1140. }
  1141. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1142. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1143. {
  1144. unsigned int gpio = irq - IH_GPIO_BASE;
  1145. struct gpio_bank *bank;
  1146. int retval;
  1147. if (check_gpio(gpio) < 0)
  1148. return -ENODEV;
  1149. bank = get_irq_chip_data(irq);
  1150. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1151. return retval;
  1152. }
  1153. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1154. {
  1155. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1156. unsigned long flags;
  1157. spin_lock_irqsave(&bank->lock, flags);
  1158. /* Set trigger to none. You need to enable the desired trigger with
  1159. * request_irq() or set_irq_type().
  1160. */
  1161. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1162. #ifdef CONFIG_ARCH_OMAP15XX
  1163. if (bank->method == METHOD_GPIO_1510) {
  1164. void __iomem *reg;
  1165. /* Claim the pin for MPU */
  1166. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1167. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1168. }
  1169. #endif
  1170. if (!cpu_class_is_omap1()) {
  1171. if (!bank->mod_usage) {
  1172. void __iomem *reg = bank->base;
  1173. u32 ctrl;
  1174. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1175. reg += OMAP24XX_GPIO_CTRL;
  1176. else if (cpu_is_omap44xx())
  1177. reg += OMAP4_GPIO_CTRL;
  1178. ctrl = __raw_readl(reg);
  1179. /* Module is enabled, clocks are not gated */
  1180. ctrl &= 0xFFFFFFFE;
  1181. __raw_writel(ctrl, reg);
  1182. }
  1183. bank->mod_usage |= 1 << offset;
  1184. }
  1185. spin_unlock_irqrestore(&bank->lock, flags);
  1186. return 0;
  1187. }
  1188. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1189. {
  1190. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1191. unsigned long flags;
  1192. spin_lock_irqsave(&bank->lock, flags);
  1193. #ifdef CONFIG_ARCH_OMAP16XX
  1194. if (bank->method == METHOD_GPIO_1610) {
  1195. /* Disable wake-up during idle for dynamic tick */
  1196. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1197. __raw_writel(1 << offset, reg);
  1198. }
  1199. #endif
  1200. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1201. if (bank->method == METHOD_GPIO_24XX) {
  1202. /* Disable wake-up during idle for dynamic tick */
  1203. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1204. __raw_writel(1 << offset, reg);
  1205. }
  1206. #endif
  1207. #ifdef CONFIG_ARCH_OMAP4
  1208. if (bank->method == METHOD_GPIO_44XX) {
  1209. /* Disable wake-up during idle for dynamic tick */
  1210. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1211. __raw_writel(1 << offset, reg);
  1212. }
  1213. #endif
  1214. if (!cpu_class_is_omap1()) {
  1215. bank->mod_usage &= ~(1 << offset);
  1216. if (!bank->mod_usage) {
  1217. void __iomem *reg = bank->base;
  1218. u32 ctrl;
  1219. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1220. reg += OMAP24XX_GPIO_CTRL;
  1221. else if (cpu_is_omap44xx())
  1222. reg += OMAP4_GPIO_CTRL;
  1223. ctrl = __raw_readl(reg);
  1224. /* Module is disabled, clocks are gated */
  1225. ctrl |= 1;
  1226. __raw_writel(ctrl, reg);
  1227. }
  1228. }
  1229. _reset_gpio(bank, bank->chip.base + offset);
  1230. spin_unlock_irqrestore(&bank->lock, flags);
  1231. }
  1232. /*
  1233. * We need to unmask the GPIO bank interrupt as soon as possible to
  1234. * avoid missing GPIO interrupts for other lines in the bank.
  1235. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1236. * in the bank to avoid missing nested interrupts for a GPIO line.
  1237. * If we wait to unmask individual GPIO lines in the bank after the
  1238. * line's interrupt handler has been run, we may miss some nested
  1239. * interrupts.
  1240. */
  1241. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1242. {
  1243. void __iomem *isr_reg = NULL;
  1244. u32 isr;
  1245. unsigned int gpio_irq, gpio_index;
  1246. struct gpio_bank *bank;
  1247. u32 retrigger = 0;
  1248. int unmasked = 0;
  1249. desc->chip->ack(irq);
  1250. bank = get_irq_data(irq);
  1251. #ifdef CONFIG_ARCH_OMAP1
  1252. if (bank->method == METHOD_MPUIO)
  1253. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1254. #endif
  1255. #ifdef CONFIG_ARCH_OMAP15XX
  1256. if (bank->method == METHOD_GPIO_1510)
  1257. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1258. #endif
  1259. #if defined(CONFIG_ARCH_OMAP16XX)
  1260. if (bank->method == METHOD_GPIO_1610)
  1261. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1262. #endif
  1263. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1264. if (bank->method == METHOD_GPIO_7XX)
  1265. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1266. #endif
  1267. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1268. if (bank->method == METHOD_GPIO_24XX)
  1269. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1270. #endif
  1271. #if defined(CONFIG_ARCH_OMAP4)
  1272. if (bank->method == METHOD_GPIO_44XX)
  1273. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1274. #endif
  1275. while(1) {
  1276. u32 isr_saved, level_mask = 0;
  1277. u32 enabled;
  1278. enabled = _get_gpio_irqbank_mask(bank);
  1279. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1280. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1281. isr &= 0x0000ffff;
  1282. if (cpu_class_is_omap2()) {
  1283. level_mask = bank->level_mask & enabled;
  1284. }
  1285. /* clear edge sensitive interrupts before handler(s) are
  1286. called so that we don't miss any interrupt occurred while
  1287. executing them */
  1288. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1289. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1290. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1291. /* if there is only edge sensitive GPIO pin interrupts
  1292. configured, we could unmask GPIO bank interrupt immediately */
  1293. if (!level_mask && !unmasked) {
  1294. unmasked = 1;
  1295. desc->chip->unmask(irq);
  1296. }
  1297. isr |= retrigger;
  1298. retrigger = 0;
  1299. if (!isr)
  1300. break;
  1301. gpio_irq = bank->virtual_irq_start;
  1302. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1303. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1304. if (!(isr & 1))
  1305. continue;
  1306. #ifdef CONFIG_ARCH_OMAP1
  1307. /*
  1308. * Some chips can't respond to both rising and falling
  1309. * at the same time. If this irq was requested with
  1310. * both flags, we need to flip the ICR data for the IRQ
  1311. * to respond to the IRQ for the opposite direction.
  1312. * This will be indicated in the bank toggle_mask.
  1313. */
  1314. if (bank->toggle_mask & (1 << gpio_index))
  1315. _toggle_gpio_edge_triggering(bank, gpio_index);
  1316. #endif
  1317. generic_handle_irq(gpio_irq);
  1318. }
  1319. }
  1320. /* if bank has any level sensitive GPIO pin interrupt
  1321. configured, we must unmask the bank interrupt only after
  1322. handler(s) are executed in order to avoid spurious bank
  1323. interrupt */
  1324. if (!unmasked)
  1325. desc->chip->unmask(irq);
  1326. }
  1327. static void gpio_irq_shutdown(unsigned int irq)
  1328. {
  1329. unsigned int gpio = irq - IH_GPIO_BASE;
  1330. struct gpio_bank *bank = get_irq_chip_data(irq);
  1331. _reset_gpio(bank, gpio);
  1332. }
  1333. static void gpio_ack_irq(unsigned int irq)
  1334. {
  1335. unsigned int gpio = irq - IH_GPIO_BASE;
  1336. struct gpio_bank *bank = get_irq_chip_data(irq);
  1337. _clear_gpio_irqstatus(bank, gpio);
  1338. }
  1339. static void gpio_mask_irq(unsigned int irq)
  1340. {
  1341. unsigned int gpio = irq - IH_GPIO_BASE;
  1342. struct gpio_bank *bank = get_irq_chip_data(irq);
  1343. _set_gpio_irqenable(bank, gpio, 0);
  1344. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1345. }
  1346. static void gpio_unmask_irq(unsigned int irq)
  1347. {
  1348. unsigned int gpio = irq - IH_GPIO_BASE;
  1349. struct gpio_bank *bank = get_irq_chip_data(irq);
  1350. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1351. struct irq_desc *desc = irq_to_desc(irq);
  1352. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1353. if (trigger)
  1354. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1355. /* For level-triggered GPIOs, the clearing must be done after
  1356. * the HW source is cleared, thus after the handler has run */
  1357. if (bank->level_mask & irq_mask) {
  1358. _set_gpio_irqenable(bank, gpio, 0);
  1359. _clear_gpio_irqstatus(bank, gpio);
  1360. }
  1361. _set_gpio_irqenable(bank, gpio, 1);
  1362. }
  1363. static struct irq_chip gpio_irq_chip = {
  1364. .name = "GPIO",
  1365. .shutdown = gpio_irq_shutdown,
  1366. .ack = gpio_ack_irq,
  1367. .mask = gpio_mask_irq,
  1368. .unmask = gpio_unmask_irq,
  1369. .set_type = gpio_irq_type,
  1370. .set_wake = gpio_wake_enable,
  1371. };
  1372. /*---------------------------------------------------------------------*/
  1373. #ifdef CONFIG_ARCH_OMAP1
  1374. /* MPUIO uses the always-on 32k clock */
  1375. static void mpuio_ack_irq(unsigned int irq)
  1376. {
  1377. /* The ISR is reset automatically, so do nothing here. */
  1378. }
  1379. static void mpuio_mask_irq(unsigned int irq)
  1380. {
  1381. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1382. struct gpio_bank *bank = get_irq_chip_data(irq);
  1383. _set_gpio_irqenable(bank, gpio, 0);
  1384. }
  1385. static void mpuio_unmask_irq(unsigned int irq)
  1386. {
  1387. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1388. struct gpio_bank *bank = get_irq_chip_data(irq);
  1389. _set_gpio_irqenable(bank, gpio, 1);
  1390. }
  1391. static struct irq_chip mpuio_irq_chip = {
  1392. .name = "MPUIO",
  1393. .ack = mpuio_ack_irq,
  1394. .mask = mpuio_mask_irq,
  1395. .unmask = mpuio_unmask_irq,
  1396. .set_type = gpio_irq_type,
  1397. #ifdef CONFIG_ARCH_OMAP16XX
  1398. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1399. .set_wake = gpio_wake_enable,
  1400. #endif
  1401. };
  1402. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1403. #ifdef CONFIG_ARCH_OMAP16XX
  1404. #include <linux/platform_device.h>
  1405. static int omap_mpuio_suspend_noirq(struct device *dev)
  1406. {
  1407. struct platform_device *pdev = to_platform_device(dev);
  1408. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1409. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1410. unsigned long flags;
  1411. spin_lock_irqsave(&bank->lock, flags);
  1412. bank->saved_wakeup = __raw_readl(mask_reg);
  1413. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1414. spin_unlock_irqrestore(&bank->lock, flags);
  1415. return 0;
  1416. }
  1417. static int omap_mpuio_resume_noirq(struct device *dev)
  1418. {
  1419. struct platform_device *pdev = to_platform_device(dev);
  1420. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1421. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1422. unsigned long flags;
  1423. spin_lock_irqsave(&bank->lock, flags);
  1424. __raw_writel(bank->saved_wakeup, mask_reg);
  1425. spin_unlock_irqrestore(&bank->lock, flags);
  1426. return 0;
  1427. }
  1428. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1429. .suspend_noirq = omap_mpuio_suspend_noirq,
  1430. .resume_noirq = omap_mpuio_resume_noirq,
  1431. };
  1432. /* use platform_driver for this, now that there's no longer any
  1433. * point to sys_device (other than not disturbing old code).
  1434. */
  1435. static struct platform_driver omap_mpuio_driver = {
  1436. .driver = {
  1437. .name = "mpuio",
  1438. .pm = &omap_mpuio_dev_pm_ops,
  1439. },
  1440. };
  1441. static struct platform_device omap_mpuio_device = {
  1442. .name = "mpuio",
  1443. .id = -1,
  1444. .dev = {
  1445. .driver = &omap_mpuio_driver.driver,
  1446. }
  1447. /* could list the /proc/iomem resources */
  1448. };
  1449. static inline void mpuio_init(void)
  1450. {
  1451. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1452. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1453. (void) platform_device_register(&omap_mpuio_device);
  1454. }
  1455. #else
  1456. static inline void mpuio_init(void) {}
  1457. #endif /* 16xx */
  1458. #else
  1459. extern struct irq_chip mpuio_irq_chip;
  1460. #define bank_is_mpuio(bank) 0
  1461. static inline void mpuio_init(void) {}
  1462. #endif
  1463. /*---------------------------------------------------------------------*/
  1464. /* REVISIT these are stupid implementations! replace by ones that
  1465. * don't switch on METHOD_* and which mostly avoid spinlocks
  1466. */
  1467. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1468. {
  1469. struct gpio_bank *bank;
  1470. unsigned long flags;
  1471. bank = container_of(chip, struct gpio_bank, chip);
  1472. spin_lock_irqsave(&bank->lock, flags);
  1473. _set_gpio_direction(bank, offset, 1);
  1474. spin_unlock_irqrestore(&bank->lock, flags);
  1475. return 0;
  1476. }
  1477. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1478. {
  1479. void __iomem *reg = bank->base;
  1480. switch (bank->method) {
  1481. case METHOD_MPUIO:
  1482. reg += OMAP_MPUIO_IO_CNTL;
  1483. break;
  1484. case METHOD_GPIO_1510:
  1485. reg += OMAP1510_GPIO_DIR_CONTROL;
  1486. break;
  1487. case METHOD_GPIO_1610:
  1488. reg += OMAP1610_GPIO_DIRECTION;
  1489. break;
  1490. case METHOD_GPIO_7XX:
  1491. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1492. break;
  1493. case METHOD_GPIO_24XX:
  1494. reg += OMAP24XX_GPIO_OE;
  1495. break;
  1496. case METHOD_GPIO_44XX:
  1497. reg += OMAP4_GPIO_OE;
  1498. break;
  1499. default:
  1500. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1501. return -EINVAL;
  1502. }
  1503. return __raw_readl(reg) & mask;
  1504. }
  1505. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1506. {
  1507. struct gpio_bank *bank;
  1508. void __iomem *reg;
  1509. int gpio;
  1510. u32 mask;
  1511. gpio = chip->base + offset;
  1512. bank = get_gpio_bank(gpio);
  1513. reg = bank->base;
  1514. mask = 1 << get_gpio_index(gpio);
  1515. if (gpio_is_input(bank, mask))
  1516. return _get_gpio_datain(bank, gpio);
  1517. else
  1518. return _get_gpio_dataout(bank, gpio);
  1519. }
  1520. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1521. {
  1522. struct gpio_bank *bank;
  1523. unsigned long flags;
  1524. bank = container_of(chip, struct gpio_bank, chip);
  1525. spin_lock_irqsave(&bank->lock, flags);
  1526. _set_gpio_dataout(bank, offset, value);
  1527. _set_gpio_direction(bank, offset, 0);
  1528. spin_unlock_irqrestore(&bank->lock, flags);
  1529. return 0;
  1530. }
  1531. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1532. unsigned debounce)
  1533. {
  1534. struct gpio_bank *bank;
  1535. unsigned long flags;
  1536. bank = container_of(chip, struct gpio_bank, chip);
  1537. spin_lock_irqsave(&bank->lock, flags);
  1538. _set_gpio_debounce(bank, offset, debounce);
  1539. spin_unlock_irqrestore(&bank->lock, flags);
  1540. return 0;
  1541. }
  1542. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1543. {
  1544. struct gpio_bank *bank;
  1545. unsigned long flags;
  1546. bank = container_of(chip, struct gpio_bank, chip);
  1547. spin_lock_irqsave(&bank->lock, flags);
  1548. _set_gpio_dataout(bank, offset, value);
  1549. spin_unlock_irqrestore(&bank->lock, flags);
  1550. }
  1551. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1552. {
  1553. struct gpio_bank *bank;
  1554. bank = container_of(chip, struct gpio_bank, chip);
  1555. return bank->virtual_irq_start + offset;
  1556. }
  1557. /*---------------------------------------------------------------------*/
  1558. static int initialized;
  1559. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
  1560. static struct clk * gpio_ick;
  1561. #endif
  1562. #if defined(CONFIG_ARCH_OMAP2)
  1563. static struct clk * gpio_fck;
  1564. #endif
  1565. #if defined(CONFIG_ARCH_OMAP2430)
  1566. static struct clk * gpio5_ick;
  1567. static struct clk * gpio5_fck;
  1568. #endif
  1569. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1570. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1571. #endif
  1572. static void __init omap_gpio_show_rev(void)
  1573. {
  1574. u32 rev;
  1575. if (cpu_is_omap16xx())
  1576. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1577. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1578. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1579. else if (cpu_is_omap44xx())
  1580. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1581. else
  1582. return;
  1583. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1584. (rev >> 4) & 0x0f, rev & 0x0f);
  1585. }
  1586. /* This lock class tells lockdep that GPIO irqs are in a different
  1587. * category than their parents, so it won't report false recursion.
  1588. */
  1589. static struct lock_class_key gpio_lock_class;
  1590. static int __init _omap_gpio_init(void)
  1591. {
  1592. int i;
  1593. int gpio = 0;
  1594. struct gpio_bank *bank;
  1595. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1596. char clk_name[11];
  1597. initialized = 1;
  1598. #if defined(CONFIG_ARCH_OMAP1)
  1599. if (cpu_is_omap15xx()) {
  1600. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1601. if (IS_ERR(gpio_ick))
  1602. printk("Could not get arm_gpio_ck\n");
  1603. else
  1604. clk_enable(gpio_ick);
  1605. }
  1606. #endif
  1607. #if defined(CONFIG_ARCH_OMAP2)
  1608. if (cpu_class_is_omap2()) {
  1609. gpio_ick = clk_get(NULL, "gpios_ick");
  1610. if (IS_ERR(gpio_ick))
  1611. printk("Could not get gpios_ick\n");
  1612. else
  1613. clk_enable(gpio_ick);
  1614. gpio_fck = clk_get(NULL, "gpios_fck");
  1615. if (IS_ERR(gpio_fck))
  1616. printk("Could not get gpios_fck\n");
  1617. else
  1618. clk_enable(gpio_fck);
  1619. /*
  1620. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1621. */
  1622. #if defined(CONFIG_ARCH_OMAP2430)
  1623. if (cpu_is_omap2430()) {
  1624. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1625. if (IS_ERR(gpio5_ick))
  1626. printk("Could not get gpio5_ick\n");
  1627. else
  1628. clk_enable(gpio5_ick);
  1629. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1630. if (IS_ERR(gpio5_fck))
  1631. printk("Could not get gpio5_fck\n");
  1632. else
  1633. clk_enable(gpio5_fck);
  1634. }
  1635. #endif
  1636. }
  1637. #endif
  1638. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1639. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1640. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1641. sprintf(clk_name, "gpio%d_ick", i + 1);
  1642. gpio_iclks[i] = clk_get(NULL, clk_name);
  1643. if (IS_ERR(gpio_iclks[i]))
  1644. printk(KERN_ERR "Could not get %s\n", clk_name);
  1645. else
  1646. clk_enable(gpio_iclks[i]);
  1647. }
  1648. }
  1649. #endif
  1650. #ifdef CONFIG_ARCH_OMAP15XX
  1651. if (cpu_is_omap15xx()) {
  1652. gpio_bank_count = 2;
  1653. gpio_bank = gpio_bank_1510;
  1654. bank_size = SZ_2K;
  1655. }
  1656. #endif
  1657. #if defined(CONFIG_ARCH_OMAP16XX)
  1658. if (cpu_is_omap16xx()) {
  1659. gpio_bank_count = 5;
  1660. gpio_bank = gpio_bank_1610;
  1661. bank_size = SZ_2K;
  1662. }
  1663. #endif
  1664. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1665. if (cpu_is_omap7xx()) {
  1666. gpio_bank_count = 7;
  1667. gpio_bank = gpio_bank_7xx;
  1668. bank_size = SZ_2K;
  1669. }
  1670. #endif
  1671. #ifdef CONFIG_ARCH_OMAP2
  1672. if (cpu_is_omap242x()) {
  1673. gpio_bank_count = 4;
  1674. gpio_bank = gpio_bank_242x;
  1675. }
  1676. if (cpu_is_omap243x()) {
  1677. gpio_bank_count = 5;
  1678. gpio_bank = gpio_bank_243x;
  1679. }
  1680. #endif
  1681. #ifdef CONFIG_ARCH_OMAP3
  1682. if (cpu_is_omap34xx()) {
  1683. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1684. gpio_bank = gpio_bank_34xx;
  1685. }
  1686. #endif
  1687. #ifdef CONFIG_ARCH_OMAP4
  1688. if (cpu_is_omap44xx()) {
  1689. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1690. gpio_bank = gpio_bank_44xx;
  1691. }
  1692. #endif
  1693. for (i = 0; i < gpio_bank_count; i++) {
  1694. int j, gpio_count = 16;
  1695. bank = &gpio_bank[i];
  1696. spin_lock_init(&bank->lock);
  1697. /* Static mapping, never released */
  1698. bank->base = ioremap(bank->pbase, bank_size);
  1699. if (!bank->base) {
  1700. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1701. continue;
  1702. }
  1703. if (bank_is_mpuio(bank))
  1704. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1705. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1706. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1707. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1708. }
  1709. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1710. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1711. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1712. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1713. }
  1714. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1715. __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
  1716. __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
  1717. gpio_count = 32; /* 7xx has 32-bit GPIOs */
  1718. }
  1719. #ifdef CONFIG_ARCH_OMAP2PLUS
  1720. if ((bank->method == METHOD_GPIO_24XX) ||
  1721. (bank->method == METHOD_GPIO_44XX)) {
  1722. static const u32 non_wakeup_gpios[] = {
  1723. 0xe203ffc0, 0x08700040
  1724. };
  1725. if (cpu_is_omap44xx()) {
  1726. __raw_writel(0xffffffff, bank->base +
  1727. OMAP4_GPIO_IRQSTATUSCLR0);
  1728. __raw_writew(0x0015, bank->base +
  1729. OMAP4_GPIO_SYSCONFIG);
  1730. __raw_writel(0x00000000, bank->base +
  1731. OMAP4_GPIO_DEBOUNCENABLE);
  1732. /*
  1733. * Initialize interface clock ungated,
  1734. * module enabled
  1735. */
  1736. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1737. } else {
  1738. __raw_writel(0x00000000, bank->base +
  1739. OMAP24XX_GPIO_IRQENABLE1);
  1740. __raw_writel(0xffffffff, bank->base +
  1741. OMAP24XX_GPIO_IRQSTATUS1);
  1742. __raw_writew(0x0015, bank->base +
  1743. OMAP24XX_GPIO_SYSCONFIG);
  1744. __raw_writel(0x00000000, bank->base +
  1745. OMAP24XX_GPIO_DEBOUNCE_EN);
  1746. /*
  1747. * Initialize interface clock ungated,
  1748. * module enabled
  1749. */
  1750. __raw_writel(0, bank->base +
  1751. OMAP24XX_GPIO_CTRL);
  1752. }
  1753. if (cpu_is_omap24xx() &&
  1754. i < ARRAY_SIZE(non_wakeup_gpios))
  1755. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1756. gpio_count = 32;
  1757. }
  1758. #endif
  1759. bank->mod_usage = 0;
  1760. /* REVISIT eventually switch from OMAP-specific gpio structs
  1761. * over to the generic ones
  1762. */
  1763. bank->chip.request = omap_gpio_request;
  1764. bank->chip.free = omap_gpio_free;
  1765. bank->chip.direction_input = gpio_input;
  1766. bank->chip.get = gpio_get;
  1767. bank->chip.direction_output = gpio_output;
  1768. bank->chip.set_debounce = gpio_debounce;
  1769. bank->chip.set = gpio_set;
  1770. bank->chip.to_irq = gpio_2irq;
  1771. if (bank_is_mpuio(bank)) {
  1772. bank->chip.label = "mpuio";
  1773. #ifdef CONFIG_ARCH_OMAP16XX
  1774. bank->chip.dev = &omap_mpuio_device.dev;
  1775. #endif
  1776. bank->chip.base = OMAP_MPUIO(0);
  1777. } else {
  1778. bank->chip.label = "gpio";
  1779. bank->chip.base = gpio;
  1780. gpio += gpio_count;
  1781. }
  1782. bank->chip.ngpio = gpio_count;
  1783. gpiochip_add(&bank->chip);
  1784. for (j = bank->virtual_irq_start;
  1785. j < bank->virtual_irq_start + gpio_count; j++) {
  1786. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1787. set_irq_chip_data(j, bank);
  1788. if (bank_is_mpuio(bank))
  1789. set_irq_chip(j, &mpuio_irq_chip);
  1790. else
  1791. set_irq_chip(j, &gpio_irq_chip);
  1792. set_irq_handler(j, handle_simple_irq);
  1793. set_irq_flags(j, IRQF_VALID);
  1794. }
  1795. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1796. set_irq_data(bank->irq, bank);
  1797. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1798. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1799. bank->dbck = clk_get(NULL, clk_name);
  1800. if (IS_ERR(bank->dbck))
  1801. printk(KERN_ERR "Could not get %s\n", clk_name);
  1802. }
  1803. }
  1804. /* Enable system clock for GPIO module.
  1805. * The CAM_CLK_CTRL *is* really the right place. */
  1806. if (cpu_is_omap16xx())
  1807. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1808. /* Enable autoidle for the OCP interface */
  1809. if (cpu_is_omap24xx())
  1810. omap_writel(1 << 0, 0x48019010);
  1811. if (cpu_is_omap34xx())
  1812. omap_writel(1 << 0, 0x48306814);
  1813. omap_gpio_show_rev();
  1814. return 0;
  1815. }
  1816. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1817. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1818. {
  1819. int i;
  1820. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1821. return 0;
  1822. for (i = 0; i < gpio_bank_count; i++) {
  1823. struct gpio_bank *bank = &gpio_bank[i];
  1824. void __iomem *wake_status;
  1825. void __iomem *wake_clear;
  1826. void __iomem *wake_set;
  1827. unsigned long flags;
  1828. switch (bank->method) {
  1829. #ifdef CONFIG_ARCH_OMAP16XX
  1830. case METHOD_GPIO_1610:
  1831. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1832. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1833. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1834. break;
  1835. #endif
  1836. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1837. case METHOD_GPIO_24XX:
  1838. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1839. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1840. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1841. break;
  1842. #endif
  1843. #ifdef CONFIG_ARCH_OMAP4
  1844. case METHOD_GPIO_44XX:
  1845. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1846. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1847. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1848. break;
  1849. #endif
  1850. default:
  1851. continue;
  1852. }
  1853. spin_lock_irqsave(&bank->lock, flags);
  1854. bank->saved_wakeup = __raw_readl(wake_status);
  1855. __raw_writel(0xffffffff, wake_clear);
  1856. __raw_writel(bank->suspend_wakeup, wake_set);
  1857. spin_unlock_irqrestore(&bank->lock, flags);
  1858. }
  1859. return 0;
  1860. }
  1861. static int omap_gpio_resume(struct sys_device *dev)
  1862. {
  1863. int i;
  1864. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1865. return 0;
  1866. for (i = 0; i < gpio_bank_count; i++) {
  1867. struct gpio_bank *bank = &gpio_bank[i];
  1868. void __iomem *wake_clear;
  1869. void __iomem *wake_set;
  1870. unsigned long flags;
  1871. switch (bank->method) {
  1872. #ifdef CONFIG_ARCH_OMAP16XX
  1873. case METHOD_GPIO_1610:
  1874. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1875. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1876. break;
  1877. #endif
  1878. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1879. case METHOD_GPIO_24XX:
  1880. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1881. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1882. break;
  1883. #endif
  1884. #ifdef CONFIG_ARCH_OMAP4
  1885. case METHOD_GPIO_44XX:
  1886. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1887. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1888. break;
  1889. #endif
  1890. default:
  1891. continue;
  1892. }
  1893. spin_lock_irqsave(&bank->lock, flags);
  1894. __raw_writel(0xffffffff, wake_clear);
  1895. __raw_writel(bank->saved_wakeup, wake_set);
  1896. spin_unlock_irqrestore(&bank->lock, flags);
  1897. }
  1898. return 0;
  1899. }
  1900. static struct sysdev_class omap_gpio_sysclass = {
  1901. .name = "gpio",
  1902. .suspend = omap_gpio_suspend,
  1903. .resume = omap_gpio_resume,
  1904. };
  1905. static struct sys_device omap_gpio_device = {
  1906. .id = 0,
  1907. .cls = &omap_gpio_sysclass,
  1908. };
  1909. #endif
  1910. #ifdef CONFIG_ARCH_OMAP2PLUS
  1911. static int workaround_enabled;
  1912. void omap2_gpio_prepare_for_idle(int power_state)
  1913. {
  1914. int i, c = 0;
  1915. int min = 0;
  1916. if (cpu_is_omap34xx())
  1917. min = 1;
  1918. for (i = min; i < gpio_bank_count; i++) {
  1919. struct gpio_bank *bank = &gpio_bank[i];
  1920. u32 l1, l2;
  1921. if (bank->dbck_enable_mask)
  1922. clk_disable(bank->dbck);
  1923. if (power_state > PWRDM_POWER_OFF)
  1924. continue;
  1925. /* If going to OFF, remove triggering for all
  1926. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1927. * generated. See OMAP2420 Errata item 1.101. */
  1928. if (!(bank->enabled_non_wakeup_gpios))
  1929. continue;
  1930. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1931. bank->saved_datain = __raw_readl(bank->base +
  1932. OMAP24XX_GPIO_DATAIN);
  1933. l1 = __raw_readl(bank->base +
  1934. OMAP24XX_GPIO_FALLINGDETECT);
  1935. l2 = __raw_readl(bank->base +
  1936. OMAP24XX_GPIO_RISINGDETECT);
  1937. }
  1938. if (cpu_is_omap44xx()) {
  1939. bank->saved_datain = __raw_readl(bank->base +
  1940. OMAP4_GPIO_DATAIN);
  1941. l1 = __raw_readl(bank->base +
  1942. OMAP4_GPIO_FALLINGDETECT);
  1943. l2 = __raw_readl(bank->base +
  1944. OMAP4_GPIO_RISINGDETECT);
  1945. }
  1946. bank->saved_fallingdetect = l1;
  1947. bank->saved_risingdetect = l2;
  1948. l1 &= ~bank->enabled_non_wakeup_gpios;
  1949. l2 &= ~bank->enabled_non_wakeup_gpios;
  1950. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1951. __raw_writel(l1, bank->base +
  1952. OMAP24XX_GPIO_FALLINGDETECT);
  1953. __raw_writel(l2, bank->base +
  1954. OMAP24XX_GPIO_RISINGDETECT);
  1955. }
  1956. if (cpu_is_omap44xx()) {
  1957. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1958. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1959. }
  1960. c++;
  1961. }
  1962. if (!c) {
  1963. workaround_enabled = 0;
  1964. return;
  1965. }
  1966. workaround_enabled = 1;
  1967. }
  1968. void omap2_gpio_resume_after_idle(void)
  1969. {
  1970. int i;
  1971. int min = 0;
  1972. if (cpu_is_omap34xx())
  1973. min = 1;
  1974. for (i = min; i < gpio_bank_count; i++) {
  1975. struct gpio_bank *bank = &gpio_bank[i];
  1976. u32 l, gen, gen0, gen1;
  1977. if (bank->dbck_enable_mask)
  1978. clk_enable(bank->dbck);
  1979. if (!workaround_enabled)
  1980. continue;
  1981. if (!(bank->enabled_non_wakeup_gpios))
  1982. continue;
  1983. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1984. __raw_writel(bank->saved_fallingdetect,
  1985. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1986. __raw_writel(bank->saved_risingdetect,
  1987. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1988. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1989. }
  1990. if (cpu_is_omap44xx()) {
  1991. __raw_writel(bank->saved_fallingdetect,
  1992. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1993. __raw_writel(bank->saved_risingdetect,
  1994. bank->base + OMAP4_GPIO_RISINGDETECT);
  1995. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1996. }
  1997. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1998. * state. If so, generate an IRQ by software. This is
  1999. * horribly racy, but it's the best we can do to work around
  2000. * this silicon bug. */
  2001. l ^= bank->saved_datain;
  2002. l &= bank->enabled_non_wakeup_gpios;
  2003. /*
  2004. * No need to generate IRQs for the rising edge for gpio IRQs
  2005. * configured with falling edge only; and vice versa.
  2006. */
  2007. gen0 = l & bank->saved_fallingdetect;
  2008. gen0 &= bank->saved_datain;
  2009. gen1 = l & bank->saved_risingdetect;
  2010. gen1 &= ~(bank->saved_datain);
  2011. /* FIXME: Consider GPIO IRQs with level detections properly! */
  2012. gen = l & (~(bank->saved_fallingdetect) &
  2013. ~(bank->saved_risingdetect));
  2014. /* Consider all GPIO IRQs needed to be updated */
  2015. gen |= gen0 | gen1;
  2016. if (gen) {
  2017. u32 old0, old1;
  2018. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  2019. old0 = __raw_readl(bank->base +
  2020. OMAP24XX_GPIO_LEVELDETECT0);
  2021. old1 = __raw_readl(bank->base +
  2022. OMAP24XX_GPIO_LEVELDETECT1);
  2023. __raw_writel(old0 | gen, bank->base +
  2024. OMAP24XX_GPIO_LEVELDETECT0);
  2025. __raw_writel(old1 | gen, bank->base +
  2026. OMAP24XX_GPIO_LEVELDETECT1);
  2027. __raw_writel(old0, bank->base +
  2028. OMAP24XX_GPIO_LEVELDETECT0);
  2029. __raw_writel(old1, bank->base +
  2030. OMAP24XX_GPIO_LEVELDETECT1);
  2031. }
  2032. if (cpu_is_omap44xx()) {
  2033. old0 = __raw_readl(bank->base +
  2034. OMAP4_GPIO_LEVELDETECT0);
  2035. old1 = __raw_readl(bank->base +
  2036. OMAP4_GPIO_LEVELDETECT1);
  2037. __raw_writel(old0 | l, bank->base +
  2038. OMAP4_GPIO_LEVELDETECT0);
  2039. __raw_writel(old1 | l, bank->base +
  2040. OMAP4_GPIO_LEVELDETECT1);
  2041. __raw_writel(old0, bank->base +
  2042. OMAP4_GPIO_LEVELDETECT0);
  2043. __raw_writel(old1, bank->base +
  2044. OMAP4_GPIO_LEVELDETECT1);
  2045. }
  2046. }
  2047. }
  2048. }
  2049. #endif
  2050. #ifdef CONFIG_ARCH_OMAP3
  2051. /* save the registers of bank 2-6 */
  2052. void omap_gpio_save_context(void)
  2053. {
  2054. int i;
  2055. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  2056. for (i = 1; i < gpio_bank_count; i++) {
  2057. struct gpio_bank *bank = &gpio_bank[i];
  2058. gpio_context[i].sysconfig =
  2059. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2060. gpio_context[i].irqenable1 =
  2061. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2062. gpio_context[i].irqenable2 =
  2063. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2064. gpio_context[i].wake_en =
  2065. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  2066. gpio_context[i].ctrl =
  2067. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  2068. gpio_context[i].oe =
  2069. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  2070. gpio_context[i].leveldetect0 =
  2071. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2072. gpio_context[i].leveldetect1 =
  2073. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2074. gpio_context[i].risingdetect =
  2075. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2076. gpio_context[i].fallingdetect =
  2077. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2078. gpio_context[i].dataout =
  2079. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  2080. }
  2081. }
  2082. /* restore the required registers of bank 2-6 */
  2083. void omap_gpio_restore_context(void)
  2084. {
  2085. int i;
  2086. for (i = 1; i < gpio_bank_count; i++) {
  2087. struct gpio_bank *bank = &gpio_bank[i];
  2088. __raw_writel(gpio_context[i].sysconfig,
  2089. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2090. __raw_writel(gpio_context[i].irqenable1,
  2091. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2092. __raw_writel(gpio_context[i].irqenable2,
  2093. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2094. __raw_writel(gpio_context[i].wake_en,
  2095. bank->base + OMAP24XX_GPIO_WAKE_EN);
  2096. __raw_writel(gpio_context[i].ctrl,
  2097. bank->base + OMAP24XX_GPIO_CTRL);
  2098. __raw_writel(gpio_context[i].oe,
  2099. bank->base + OMAP24XX_GPIO_OE);
  2100. __raw_writel(gpio_context[i].leveldetect0,
  2101. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2102. __raw_writel(gpio_context[i].leveldetect1,
  2103. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2104. __raw_writel(gpio_context[i].risingdetect,
  2105. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2106. __raw_writel(gpio_context[i].fallingdetect,
  2107. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2108. __raw_writel(gpio_context[i].dataout,
  2109. bank->base + OMAP24XX_GPIO_DATAOUT);
  2110. }
  2111. }
  2112. #endif
  2113. /*
  2114. * This may get called early from board specific init
  2115. * for boards that have interrupts routed via FPGA.
  2116. */
  2117. int __init omap_gpio_init(void)
  2118. {
  2119. if (!initialized)
  2120. return _omap_gpio_init();
  2121. else
  2122. return 0;
  2123. }
  2124. static int __init omap_gpio_sysinit(void)
  2125. {
  2126. int ret = 0;
  2127. if (!initialized)
  2128. ret = _omap_gpio_init();
  2129. mpuio_init();
  2130. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2131. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  2132. if (ret == 0) {
  2133. ret = sysdev_class_register(&omap_gpio_sysclass);
  2134. if (ret == 0)
  2135. ret = sysdev_register(&omap_gpio_device);
  2136. }
  2137. }
  2138. #endif
  2139. return ret;
  2140. }
  2141. arch_initcall(omap_gpio_sysinit);