ni.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  37. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  38. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  39. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  40. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  41. extern void evergreen_mc_program(struct radeon_device *rdev);
  42. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  43. extern int evergreen_mc_init(struct radeon_device *rdev);
  44. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  45. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  46. extern void si_rlc_fini(struct radeon_device *rdev);
  47. extern int si_rlc_init(struct radeon_device *rdev);
  48. #define EVERGREEN_PFP_UCODE_SIZE 1120
  49. #define EVERGREEN_PM4_UCODE_SIZE 1376
  50. #define EVERGREEN_RLC_UCODE_SIZE 768
  51. #define BTC_MC_UCODE_SIZE 6024
  52. #define CAYMAN_PFP_UCODE_SIZE 2176
  53. #define CAYMAN_PM4_UCODE_SIZE 2176
  54. #define CAYMAN_RLC_UCODE_SIZE 1024
  55. #define CAYMAN_MC_UCODE_SIZE 6037
  56. #define ARUBA_RLC_UCODE_SIZE 1536
  57. /* Firmware Names */
  58. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  59. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  60. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  61. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  62. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  63. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  64. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  65. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  66. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  67. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  68. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  70. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  71. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  72. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  73. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  74. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  75. #define BTC_IO_MC_REGS_SIZE 29
  76. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  77. {0x00000077, 0xff010100},
  78. {0x00000078, 0x00000000},
  79. {0x00000079, 0x00001434},
  80. {0x0000007a, 0xcc08ec08},
  81. {0x0000007b, 0x00040000},
  82. {0x0000007c, 0x000080c0},
  83. {0x0000007d, 0x09000000},
  84. {0x0000007e, 0x00210404},
  85. {0x00000081, 0x08a8e800},
  86. {0x00000082, 0x00030444},
  87. {0x00000083, 0x00000000},
  88. {0x00000085, 0x00000001},
  89. {0x00000086, 0x00000002},
  90. {0x00000087, 0x48490000},
  91. {0x00000088, 0x20244647},
  92. {0x00000089, 0x00000005},
  93. {0x0000008b, 0x66030000},
  94. {0x0000008c, 0x00006603},
  95. {0x0000008d, 0x00000100},
  96. {0x0000008f, 0x00001c0a},
  97. {0x00000090, 0xff000001},
  98. {0x00000094, 0x00101101},
  99. {0x00000095, 0x00000fff},
  100. {0x00000096, 0x00116fff},
  101. {0x00000097, 0x60010000},
  102. {0x00000098, 0x10010000},
  103. {0x00000099, 0x00006000},
  104. {0x0000009a, 0x00001000},
  105. {0x0000009f, 0x00946a00}
  106. };
  107. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  108. {0x00000077, 0xff010100},
  109. {0x00000078, 0x00000000},
  110. {0x00000079, 0x00001434},
  111. {0x0000007a, 0xcc08ec08},
  112. {0x0000007b, 0x00040000},
  113. {0x0000007c, 0x000080c0},
  114. {0x0000007d, 0x09000000},
  115. {0x0000007e, 0x00210404},
  116. {0x00000081, 0x08a8e800},
  117. {0x00000082, 0x00030444},
  118. {0x00000083, 0x00000000},
  119. {0x00000085, 0x00000001},
  120. {0x00000086, 0x00000002},
  121. {0x00000087, 0x48490000},
  122. {0x00000088, 0x20244647},
  123. {0x00000089, 0x00000005},
  124. {0x0000008b, 0x66030000},
  125. {0x0000008c, 0x00006603},
  126. {0x0000008d, 0x00000100},
  127. {0x0000008f, 0x00001c0a},
  128. {0x00000090, 0xff000001},
  129. {0x00000094, 0x00101101},
  130. {0x00000095, 0x00000fff},
  131. {0x00000096, 0x00116fff},
  132. {0x00000097, 0x60010000},
  133. {0x00000098, 0x10010000},
  134. {0x00000099, 0x00006000},
  135. {0x0000009a, 0x00001000},
  136. {0x0000009f, 0x00936a00}
  137. };
  138. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  139. {0x00000077, 0xff010100},
  140. {0x00000078, 0x00000000},
  141. {0x00000079, 0x00001434},
  142. {0x0000007a, 0xcc08ec08},
  143. {0x0000007b, 0x00040000},
  144. {0x0000007c, 0x000080c0},
  145. {0x0000007d, 0x09000000},
  146. {0x0000007e, 0x00210404},
  147. {0x00000081, 0x08a8e800},
  148. {0x00000082, 0x00030444},
  149. {0x00000083, 0x00000000},
  150. {0x00000085, 0x00000001},
  151. {0x00000086, 0x00000002},
  152. {0x00000087, 0x48490000},
  153. {0x00000088, 0x20244647},
  154. {0x00000089, 0x00000005},
  155. {0x0000008b, 0x66030000},
  156. {0x0000008c, 0x00006603},
  157. {0x0000008d, 0x00000100},
  158. {0x0000008f, 0x00001c0a},
  159. {0x00000090, 0xff000001},
  160. {0x00000094, 0x00101101},
  161. {0x00000095, 0x00000fff},
  162. {0x00000096, 0x00116fff},
  163. {0x00000097, 0x60010000},
  164. {0x00000098, 0x10010000},
  165. {0x00000099, 0x00006000},
  166. {0x0000009a, 0x00001000},
  167. {0x0000009f, 0x00916a00}
  168. };
  169. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  170. {0x00000077, 0xff010100},
  171. {0x00000078, 0x00000000},
  172. {0x00000079, 0x00001434},
  173. {0x0000007a, 0xcc08ec08},
  174. {0x0000007b, 0x00040000},
  175. {0x0000007c, 0x000080c0},
  176. {0x0000007d, 0x09000000},
  177. {0x0000007e, 0x00210404},
  178. {0x00000081, 0x08a8e800},
  179. {0x00000082, 0x00030444},
  180. {0x00000083, 0x00000000},
  181. {0x00000085, 0x00000001},
  182. {0x00000086, 0x00000002},
  183. {0x00000087, 0x48490000},
  184. {0x00000088, 0x20244647},
  185. {0x00000089, 0x00000005},
  186. {0x0000008b, 0x66030000},
  187. {0x0000008c, 0x00006603},
  188. {0x0000008d, 0x00000100},
  189. {0x0000008f, 0x00001c0a},
  190. {0x00000090, 0xff000001},
  191. {0x00000094, 0x00101101},
  192. {0x00000095, 0x00000fff},
  193. {0x00000096, 0x00116fff},
  194. {0x00000097, 0x60010000},
  195. {0x00000098, 0x10010000},
  196. {0x00000099, 0x00006000},
  197. {0x0000009a, 0x00001000},
  198. {0x0000009f, 0x00976b00}
  199. };
  200. int ni_mc_load_microcode(struct radeon_device *rdev)
  201. {
  202. const __be32 *fw_data;
  203. u32 mem_type, running, blackout = 0;
  204. u32 *io_mc_regs;
  205. int i, ucode_size, regs_size;
  206. if (!rdev->mc_fw)
  207. return -EINVAL;
  208. switch (rdev->family) {
  209. case CHIP_BARTS:
  210. io_mc_regs = (u32 *)&barts_io_mc_regs;
  211. ucode_size = BTC_MC_UCODE_SIZE;
  212. regs_size = BTC_IO_MC_REGS_SIZE;
  213. break;
  214. case CHIP_TURKS:
  215. io_mc_regs = (u32 *)&turks_io_mc_regs;
  216. ucode_size = BTC_MC_UCODE_SIZE;
  217. regs_size = BTC_IO_MC_REGS_SIZE;
  218. break;
  219. case CHIP_CAICOS:
  220. default:
  221. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  222. ucode_size = BTC_MC_UCODE_SIZE;
  223. regs_size = BTC_IO_MC_REGS_SIZE;
  224. break;
  225. case CHIP_CAYMAN:
  226. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  227. ucode_size = CAYMAN_MC_UCODE_SIZE;
  228. regs_size = BTC_IO_MC_REGS_SIZE;
  229. break;
  230. }
  231. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  232. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  233. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  234. if (running) {
  235. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  236. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  237. }
  238. /* reset the engine and set to writable */
  239. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  240. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  241. /* load mc io regs */
  242. for (i = 0; i < regs_size; i++) {
  243. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  244. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  245. }
  246. /* load the MC ucode */
  247. fw_data = (const __be32 *)rdev->mc_fw->data;
  248. for (i = 0; i < ucode_size; i++)
  249. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  250. /* put the engine back into the active state */
  251. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  252. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  253. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  254. /* wait for training to complete */
  255. for (i = 0; i < rdev->usec_timeout; i++) {
  256. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  257. break;
  258. udelay(1);
  259. }
  260. if (running)
  261. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  262. }
  263. return 0;
  264. }
  265. int ni_init_microcode(struct radeon_device *rdev)
  266. {
  267. struct platform_device *pdev;
  268. const char *chip_name;
  269. const char *rlc_chip_name;
  270. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  271. char fw_name[30];
  272. int err;
  273. DRM_DEBUG("\n");
  274. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  275. err = IS_ERR(pdev);
  276. if (err) {
  277. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  278. return -EINVAL;
  279. }
  280. switch (rdev->family) {
  281. case CHIP_BARTS:
  282. chip_name = "BARTS";
  283. rlc_chip_name = "BTC";
  284. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  285. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  286. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  287. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  288. break;
  289. case CHIP_TURKS:
  290. chip_name = "TURKS";
  291. rlc_chip_name = "BTC";
  292. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  293. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  294. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  295. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  296. break;
  297. case CHIP_CAICOS:
  298. chip_name = "CAICOS";
  299. rlc_chip_name = "BTC";
  300. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  301. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  302. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  303. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  304. break;
  305. case CHIP_CAYMAN:
  306. chip_name = "CAYMAN";
  307. rlc_chip_name = "CAYMAN";
  308. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  309. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  310. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  311. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  312. break;
  313. case CHIP_ARUBA:
  314. chip_name = "ARUBA";
  315. rlc_chip_name = "ARUBA";
  316. /* pfp/me same size as CAYMAN */
  317. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  318. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  319. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  320. mc_req_size = 0;
  321. break;
  322. default: BUG();
  323. }
  324. DRM_INFO("Loading %s Microcode\n", chip_name);
  325. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  326. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  327. if (err)
  328. goto out;
  329. if (rdev->pfp_fw->size != pfp_req_size) {
  330. printk(KERN_ERR
  331. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  332. rdev->pfp_fw->size, fw_name);
  333. err = -EINVAL;
  334. goto out;
  335. }
  336. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  337. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  338. if (err)
  339. goto out;
  340. if (rdev->me_fw->size != me_req_size) {
  341. printk(KERN_ERR
  342. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  343. rdev->me_fw->size, fw_name);
  344. err = -EINVAL;
  345. }
  346. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  347. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  348. if (err)
  349. goto out;
  350. if (rdev->rlc_fw->size != rlc_req_size) {
  351. printk(KERN_ERR
  352. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  353. rdev->rlc_fw->size, fw_name);
  354. err = -EINVAL;
  355. }
  356. /* no MC ucode on TN */
  357. if (!(rdev->flags & RADEON_IS_IGP)) {
  358. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  359. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  360. if (err)
  361. goto out;
  362. if (rdev->mc_fw->size != mc_req_size) {
  363. printk(KERN_ERR
  364. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  365. rdev->mc_fw->size, fw_name);
  366. err = -EINVAL;
  367. }
  368. }
  369. out:
  370. platform_device_unregister(pdev);
  371. if (err) {
  372. if (err != -EINVAL)
  373. printk(KERN_ERR
  374. "ni_cp: Failed to load firmware \"%s\"\n",
  375. fw_name);
  376. release_firmware(rdev->pfp_fw);
  377. rdev->pfp_fw = NULL;
  378. release_firmware(rdev->me_fw);
  379. rdev->me_fw = NULL;
  380. release_firmware(rdev->rlc_fw);
  381. rdev->rlc_fw = NULL;
  382. release_firmware(rdev->mc_fw);
  383. rdev->mc_fw = NULL;
  384. }
  385. return err;
  386. }
  387. /*
  388. * Core functions
  389. */
  390. static void cayman_gpu_init(struct radeon_device *rdev)
  391. {
  392. u32 gb_addr_config = 0;
  393. u32 mc_shared_chmap, mc_arb_ramcfg;
  394. u32 cgts_tcc_disable;
  395. u32 sx_debug_1;
  396. u32 smx_dc_ctl0;
  397. u32 cgts_sm_ctrl_reg;
  398. u32 hdp_host_path_cntl;
  399. u32 tmp;
  400. u32 disabled_rb_mask;
  401. int i, j;
  402. switch (rdev->family) {
  403. case CHIP_CAYMAN:
  404. rdev->config.cayman.max_shader_engines = 2;
  405. rdev->config.cayman.max_pipes_per_simd = 4;
  406. rdev->config.cayman.max_tile_pipes = 8;
  407. rdev->config.cayman.max_simds_per_se = 12;
  408. rdev->config.cayman.max_backends_per_se = 4;
  409. rdev->config.cayman.max_texture_channel_caches = 8;
  410. rdev->config.cayman.max_gprs = 256;
  411. rdev->config.cayman.max_threads = 256;
  412. rdev->config.cayman.max_gs_threads = 32;
  413. rdev->config.cayman.max_stack_entries = 512;
  414. rdev->config.cayman.sx_num_of_sets = 8;
  415. rdev->config.cayman.sx_max_export_size = 256;
  416. rdev->config.cayman.sx_max_export_pos_size = 64;
  417. rdev->config.cayman.sx_max_export_smx_size = 192;
  418. rdev->config.cayman.max_hw_contexts = 8;
  419. rdev->config.cayman.sq_num_cf_insts = 2;
  420. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  421. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  422. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  423. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  424. break;
  425. case CHIP_ARUBA:
  426. default:
  427. rdev->config.cayman.max_shader_engines = 1;
  428. rdev->config.cayman.max_pipes_per_simd = 4;
  429. rdev->config.cayman.max_tile_pipes = 2;
  430. if ((rdev->pdev->device == 0x9900) ||
  431. (rdev->pdev->device == 0x9901) ||
  432. (rdev->pdev->device == 0x9905) ||
  433. (rdev->pdev->device == 0x9906) ||
  434. (rdev->pdev->device == 0x9907) ||
  435. (rdev->pdev->device == 0x9908) ||
  436. (rdev->pdev->device == 0x9909) ||
  437. (rdev->pdev->device == 0x9910) ||
  438. (rdev->pdev->device == 0x9917)) {
  439. rdev->config.cayman.max_simds_per_se = 6;
  440. rdev->config.cayman.max_backends_per_se = 2;
  441. } else if ((rdev->pdev->device == 0x9903) ||
  442. (rdev->pdev->device == 0x9904) ||
  443. (rdev->pdev->device == 0x990A) ||
  444. (rdev->pdev->device == 0x9913) ||
  445. (rdev->pdev->device == 0x9918)) {
  446. rdev->config.cayman.max_simds_per_se = 4;
  447. rdev->config.cayman.max_backends_per_se = 2;
  448. } else if ((rdev->pdev->device == 0x9919) ||
  449. (rdev->pdev->device == 0x9990) ||
  450. (rdev->pdev->device == 0x9991) ||
  451. (rdev->pdev->device == 0x9994) ||
  452. (rdev->pdev->device == 0x99A0)) {
  453. rdev->config.cayman.max_simds_per_se = 3;
  454. rdev->config.cayman.max_backends_per_se = 1;
  455. } else {
  456. rdev->config.cayman.max_simds_per_se = 2;
  457. rdev->config.cayman.max_backends_per_se = 1;
  458. }
  459. rdev->config.cayman.max_texture_channel_caches = 2;
  460. rdev->config.cayman.max_gprs = 256;
  461. rdev->config.cayman.max_threads = 256;
  462. rdev->config.cayman.max_gs_threads = 32;
  463. rdev->config.cayman.max_stack_entries = 512;
  464. rdev->config.cayman.sx_num_of_sets = 8;
  465. rdev->config.cayman.sx_max_export_size = 256;
  466. rdev->config.cayman.sx_max_export_pos_size = 64;
  467. rdev->config.cayman.sx_max_export_smx_size = 192;
  468. rdev->config.cayman.max_hw_contexts = 8;
  469. rdev->config.cayman.sq_num_cf_insts = 2;
  470. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  471. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  472. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  473. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  474. break;
  475. }
  476. /* Initialize HDP */
  477. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  478. WREG32((0x2c14 + j), 0x00000000);
  479. WREG32((0x2c18 + j), 0x00000000);
  480. WREG32((0x2c1c + j), 0x00000000);
  481. WREG32((0x2c20 + j), 0x00000000);
  482. WREG32((0x2c24 + j), 0x00000000);
  483. }
  484. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  485. evergreen_fix_pci_max_read_req_size(rdev);
  486. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  487. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  488. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  489. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  490. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  491. rdev->config.cayman.mem_row_size_in_kb = 4;
  492. /* XXX use MC settings? */
  493. rdev->config.cayman.shader_engine_tile_size = 32;
  494. rdev->config.cayman.num_gpus = 1;
  495. rdev->config.cayman.multi_gpu_tile_size = 64;
  496. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  497. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  498. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  499. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  500. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  501. rdev->config.cayman.num_shader_engines = tmp + 1;
  502. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  503. rdev->config.cayman.num_gpus = tmp + 1;
  504. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  505. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  506. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  507. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  508. /* setup tiling info dword. gb_addr_config is not adequate since it does
  509. * not have bank info, so create a custom tiling dword.
  510. * bits 3:0 num_pipes
  511. * bits 7:4 num_banks
  512. * bits 11:8 group_size
  513. * bits 15:12 row_size
  514. */
  515. rdev->config.cayman.tile_config = 0;
  516. switch (rdev->config.cayman.num_tile_pipes) {
  517. case 1:
  518. default:
  519. rdev->config.cayman.tile_config |= (0 << 0);
  520. break;
  521. case 2:
  522. rdev->config.cayman.tile_config |= (1 << 0);
  523. break;
  524. case 4:
  525. rdev->config.cayman.tile_config |= (2 << 0);
  526. break;
  527. case 8:
  528. rdev->config.cayman.tile_config |= (3 << 0);
  529. break;
  530. }
  531. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  532. if (rdev->flags & RADEON_IS_IGP)
  533. rdev->config.cayman.tile_config |= 1 << 4;
  534. else {
  535. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  536. case 0: /* four banks */
  537. rdev->config.cayman.tile_config |= 0 << 4;
  538. break;
  539. case 1: /* eight banks */
  540. rdev->config.cayman.tile_config |= 1 << 4;
  541. break;
  542. case 2: /* sixteen banks */
  543. default:
  544. rdev->config.cayman.tile_config |= 2 << 4;
  545. break;
  546. }
  547. }
  548. rdev->config.cayman.tile_config |=
  549. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  550. rdev->config.cayman.tile_config |=
  551. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  552. tmp = 0;
  553. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  554. u32 rb_disable_bitmap;
  555. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  556. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  557. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  558. tmp <<= 4;
  559. tmp |= rb_disable_bitmap;
  560. }
  561. /* enabled rb are just the one not disabled :) */
  562. disabled_rb_mask = tmp;
  563. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  564. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  565. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  566. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  567. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  568. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  569. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  570. tmp = gb_addr_config & NUM_PIPES_MASK;
  571. tmp = r6xx_remap_render_backend(rdev, tmp,
  572. rdev->config.cayman.max_backends_per_se *
  573. rdev->config.cayman.max_shader_engines,
  574. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  575. WREG32(GB_BACKEND_MAP, tmp);
  576. cgts_tcc_disable = 0xffff0000;
  577. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  578. cgts_tcc_disable &= ~(1 << (16 + i));
  579. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  580. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  581. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  582. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  583. /* reprogram the shader complex */
  584. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  585. for (i = 0; i < 16; i++)
  586. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  587. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  588. /* set HW defaults for 3D engine */
  589. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  590. sx_debug_1 = RREG32(SX_DEBUG_1);
  591. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  592. WREG32(SX_DEBUG_1, sx_debug_1);
  593. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  594. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  595. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  596. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  597. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  598. /* need to be explicitly zero-ed */
  599. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  600. WREG32(SQ_LSTMP_RING_BASE, 0);
  601. WREG32(SQ_HSTMP_RING_BASE, 0);
  602. WREG32(SQ_ESTMP_RING_BASE, 0);
  603. WREG32(SQ_GSTMP_RING_BASE, 0);
  604. WREG32(SQ_VSTMP_RING_BASE, 0);
  605. WREG32(SQ_PSTMP_RING_BASE, 0);
  606. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  607. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  608. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  609. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  610. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  611. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  612. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  613. WREG32(VGT_NUM_INSTANCES, 1);
  614. WREG32(CP_PERFMON_CNTL, 0);
  615. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  616. FETCH_FIFO_HIWATER(0x4) |
  617. DONE_FIFO_HIWATER(0xe0) |
  618. ALU_UPDATE_FIFO_HIWATER(0x8)));
  619. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  620. WREG32(SQ_CONFIG, (VC_ENABLE |
  621. EXPORT_SRC_C |
  622. GFX_PRIO(0) |
  623. CS1_PRIO(0) |
  624. CS2_PRIO(1)));
  625. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  626. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  627. FORCE_EOV_MAX_REZ_CNT(255)));
  628. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  629. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  630. WREG32(VGT_GS_VERTEX_REUSE, 16);
  631. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  632. WREG32(CB_PERF_CTR0_SEL_0, 0);
  633. WREG32(CB_PERF_CTR0_SEL_1, 0);
  634. WREG32(CB_PERF_CTR1_SEL_0, 0);
  635. WREG32(CB_PERF_CTR1_SEL_1, 0);
  636. WREG32(CB_PERF_CTR2_SEL_0, 0);
  637. WREG32(CB_PERF_CTR2_SEL_1, 0);
  638. WREG32(CB_PERF_CTR3_SEL_0, 0);
  639. WREG32(CB_PERF_CTR3_SEL_1, 0);
  640. tmp = RREG32(HDP_MISC_CNTL);
  641. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  642. WREG32(HDP_MISC_CNTL, tmp);
  643. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  644. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  645. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  646. udelay(50);
  647. }
  648. /*
  649. * GART
  650. */
  651. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  652. {
  653. /* flush hdp cache */
  654. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  655. /* bits 0-7 are the VM contexts0-7 */
  656. WREG32(VM_INVALIDATE_REQUEST, 1);
  657. }
  658. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  659. {
  660. int i, r;
  661. if (rdev->gart.robj == NULL) {
  662. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  663. return -EINVAL;
  664. }
  665. r = radeon_gart_table_vram_pin(rdev);
  666. if (r)
  667. return r;
  668. radeon_gart_restore(rdev);
  669. /* Setup TLB control */
  670. WREG32(MC_VM_MX_L1_TLB_CNTL,
  671. (0xA << 7) |
  672. ENABLE_L1_TLB |
  673. ENABLE_L1_FRAGMENT_PROCESSING |
  674. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  675. ENABLE_ADVANCED_DRIVER_MODEL |
  676. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  677. /* Setup L2 cache */
  678. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  679. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  680. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  681. EFFECTIVE_L2_QUEUE_SIZE(7) |
  682. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  683. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  684. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  685. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  686. /* setup context0 */
  687. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  688. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  689. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  690. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  691. (u32)(rdev->dummy_page.addr >> 12));
  692. WREG32(VM_CONTEXT0_CNTL2, 0);
  693. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  694. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  695. WREG32(0x15D4, 0);
  696. WREG32(0x15D8, 0);
  697. WREG32(0x15DC, 0);
  698. /* empty context1-7 */
  699. /* Assign the pt base to something valid for now; the pts used for
  700. * the VMs are determined by the application and setup and assigned
  701. * on the fly in the vm part of radeon_gart.c
  702. */
  703. for (i = 1; i < 8; i++) {
  704. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  705. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  706. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  707. rdev->gart.table_addr >> 12);
  708. }
  709. /* enable context1-7 */
  710. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  711. (u32)(rdev->dummy_page.addr >> 12));
  712. WREG32(VM_CONTEXT1_CNTL2, 4);
  713. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  714. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  715. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  716. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  717. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  718. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  719. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  720. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  721. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  722. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  723. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  724. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  725. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  726. cayman_pcie_gart_tlb_flush(rdev);
  727. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  728. (unsigned)(rdev->mc.gtt_size >> 20),
  729. (unsigned long long)rdev->gart.table_addr);
  730. rdev->gart.ready = true;
  731. return 0;
  732. }
  733. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  734. {
  735. /* Disable all tables */
  736. WREG32(VM_CONTEXT0_CNTL, 0);
  737. WREG32(VM_CONTEXT1_CNTL, 0);
  738. /* Setup TLB control */
  739. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  740. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  741. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  742. /* Setup L2 cache */
  743. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  744. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  745. EFFECTIVE_L2_QUEUE_SIZE(7) |
  746. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  747. WREG32(VM_L2_CNTL2, 0);
  748. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  749. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  750. radeon_gart_table_vram_unpin(rdev);
  751. }
  752. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  753. {
  754. cayman_pcie_gart_disable(rdev);
  755. radeon_gart_table_vram_free(rdev);
  756. radeon_gart_fini(rdev);
  757. }
  758. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  759. int ring, u32 cp_int_cntl)
  760. {
  761. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  762. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  763. WREG32(CP_INT_CNTL, cp_int_cntl);
  764. }
  765. /*
  766. * CP.
  767. */
  768. void cayman_fence_ring_emit(struct radeon_device *rdev,
  769. struct radeon_fence *fence)
  770. {
  771. struct radeon_ring *ring = &rdev->ring[fence->ring];
  772. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  773. /* flush read cache over gart for this vmid */
  774. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  775. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  776. radeon_ring_write(ring, 0);
  777. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  778. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  779. radeon_ring_write(ring, 0xFFFFFFFF);
  780. radeon_ring_write(ring, 0);
  781. radeon_ring_write(ring, 10); /* poll interval */
  782. /* EVENT_WRITE_EOP - flush caches, send int */
  783. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  784. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  785. radeon_ring_write(ring, addr & 0xffffffff);
  786. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  787. radeon_ring_write(ring, fence->seq);
  788. radeon_ring_write(ring, 0);
  789. }
  790. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  791. {
  792. struct radeon_ring *ring = &rdev->ring[ib->ring];
  793. /* set to DX10/11 mode */
  794. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  795. radeon_ring_write(ring, 1);
  796. if (ring->rptr_save_reg) {
  797. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  798. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  799. radeon_ring_write(ring, ((ring->rptr_save_reg -
  800. PACKET3_SET_CONFIG_REG_START) >> 2));
  801. radeon_ring_write(ring, next_rptr);
  802. }
  803. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  804. radeon_ring_write(ring,
  805. #ifdef __BIG_ENDIAN
  806. (2 << 0) |
  807. #endif
  808. (ib->gpu_addr & 0xFFFFFFFC));
  809. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  810. radeon_ring_write(ring, ib->length_dw |
  811. (ib->vm ? (ib->vm->id << 24) : 0));
  812. /* flush read cache over gart for this vmid */
  813. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  814. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  815. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  816. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  817. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  818. radeon_ring_write(ring, 0xFFFFFFFF);
  819. radeon_ring_write(ring, 0);
  820. radeon_ring_write(ring, 10); /* poll interval */
  821. }
  822. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  823. {
  824. if (enable)
  825. WREG32(CP_ME_CNTL, 0);
  826. else {
  827. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  828. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  829. WREG32(SCRATCH_UMSK, 0);
  830. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  831. }
  832. }
  833. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  834. {
  835. const __be32 *fw_data;
  836. int i;
  837. if (!rdev->me_fw || !rdev->pfp_fw)
  838. return -EINVAL;
  839. cayman_cp_enable(rdev, false);
  840. fw_data = (const __be32 *)rdev->pfp_fw->data;
  841. WREG32(CP_PFP_UCODE_ADDR, 0);
  842. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  843. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  844. WREG32(CP_PFP_UCODE_ADDR, 0);
  845. fw_data = (const __be32 *)rdev->me_fw->data;
  846. WREG32(CP_ME_RAM_WADDR, 0);
  847. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  848. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  849. WREG32(CP_PFP_UCODE_ADDR, 0);
  850. WREG32(CP_ME_RAM_WADDR, 0);
  851. WREG32(CP_ME_RAM_RADDR, 0);
  852. return 0;
  853. }
  854. static int cayman_cp_start(struct radeon_device *rdev)
  855. {
  856. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  857. int r, i;
  858. r = radeon_ring_lock(rdev, ring, 7);
  859. if (r) {
  860. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  861. return r;
  862. }
  863. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  864. radeon_ring_write(ring, 0x1);
  865. radeon_ring_write(ring, 0x0);
  866. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  867. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  868. radeon_ring_write(ring, 0);
  869. radeon_ring_write(ring, 0);
  870. radeon_ring_unlock_commit(rdev, ring);
  871. cayman_cp_enable(rdev, true);
  872. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  873. if (r) {
  874. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  875. return r;
  876. }
  877. /* setup clear context state */
  878. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  879. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  880. for (i = 0; i < cayman_default_size; i++)
  881. radeon_ring_write(ring, cayman_default_state[i]);
  882. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  883. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  884. /* set clear context state */
  885. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  886. radeon_ring_write(ring, 0);
  887. /* SQ_VTX_BASE_VTX_LOC */
  888. radeon_ring_write(ring, 0xc0026f00);
  889. radeon_ring_write(ring, 0x00000000);
  890. radeon_ring_write(ring, 0x00000000);
  891. radeon_ring_write(ring, 0x00000000);
  892. /* Clear consts */
  893. radeon_ring_write(ring, 0xc0036f00);
  894. radeon_ring_write(ring, 0x00000bc4);
  895. radeon_ring_write(ring, 0xffffffff);
  896. radeon_ring_write(ring, 0xffffffff);
  897. radeon_ring_write(ring, 0xffffffff);
  898. radeon_ring_write(ring, 0xc0026900);
  899. radeon_ring_write(ring, 0x00000316);
  900. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  901. radeon_ring_write(ring, 0x00000010); /* */
  902. radeon_ring_unlock_commit(rdev, ring);
  903. /* XXX init other rings */
  904. return 0;
  905. }
  906. static void cayman_cp_fini(struct radeon_device *rdev)
  907. {
  908. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  909. cayman_cp_enable(rdev, false);
  910. radeon_ring_fini(rdev, ring);
  911. radeon_scratch_free(rdev, ring->rptr_save_reg);
  912. }
  913. static int cayman_cp_resume(struct radeon_device *rdev)
  914. {
  915. static const int ridx[] = {
  916. RADEON_RING_TYPE_GFX_INDEX,
  917. CAYMAN_RING_TYPE_CP1_INDEX,
  918. CAYMAN_RING_TYPE_CP2_INDEX
  919. };
  920. static const unsigned cp_rb_cntl[] = {
  921. CP_RB0_CNTL,
  922. CP_RB1_CNTL,
  923. CP_RB2_CNTL,
  924. };
  925. static const unsigned cp_rb_rptr_addr[] = {
  926. CP_RB0_RPTR_ADDR,
  927. CP_RB1_RPTR_ADDR,
  928. CP_RB2_RPTR_ADDR
  929. };
  930. static const unsigned cp_rb_rptr_addr_hi[] = {
  931. CP_RB0_RPTR_ADDR_HI,
  932. CP_RB1_RPTR_ADDR_HI,
  933. CP_RB2_RPTR_ADDR_HI
  934. };
  935. static const unsigned cp_rb_base[] = {
  936. CP_RB0_BASE,
  937. CP_RB1_BASE,
  938. CP_RB2_BASE
  939. };
  940. struct radeon_ring *ring;
  941. int i, r;
  942. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  943. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  944. SOFT_RESET_PA |
  945. SOFT_RESET_SH |
  946. SOFT_RESET_VGT |
  947. SOFT_RESET_SPI |
  948. SOFT_RESET_SX));
  949. RREG32(GRBM_SOFT_RESET);
  950. mdelay(15);
  951. WREG32(GRBM_SOFT_RESET, 0);
  952. RREG32(GRBM_SOFT_RESET);
  953. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  954. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  955. /* Set the write pointer delay */
  956. WREG32(CP_RB_WPTR_DELAY, 0);
  957. WREG32(CP_DEBUG, (1 << 27));
  958. /* set the wb address whether it's enabled or not */
  959. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  960. WREG32(SCRATCH_UMSK, 0xff);
  961. for (i = 0; i < 3; ++i) {
  962. uint32_t rb_cntl;
  963. uint64_t addr;
  964. /* Set ring buffer size */
  965. ring = &rdev->ring[ridx[i]];
  966. rb_cntl = drm_order(ring->ring_size / 8);
  967. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  968. #ifdef __BIG_ENDIAN
  969. rb_cntl |= BUF_SWAP_32BIT;
  970. #endif
  971. WREG32(cp_rb_cntl[i], rb_cntl);
  972. /* set the wb address whether it's enabled or not */
  973. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  974. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  975. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  976. }
  977. /* set the rb base addr, this causes an internal reset of ALL rings */
  978. for (i = 0; i < 3; ++i) {
  979. ring = &rdev->ring[ridx[i]];
  980. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  981. }
  982. for (i = 0; i < 3; ++i) {
  983. /* Initialize the ring buffer's read and write pointers */
  984. ring = &rdev->ring[ridx[i]];
  985. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  986. ring->rptr = ring->wptr = 0;
  987. WREG32(ring->rptr_reg, ring->rptr);
  988. WREG32(ring->wptr_reg, ring->wptr);
  989. mdelay(1);
  990. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  991. }
  992. /* start the rings */
  993. cayman_cp_start(rdev);
  994. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  995. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  996. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  997. /* this only test cp0 */
  998. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  999. if (r) {
  1000. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1001. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1002. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1003. return r;
  1004. }
  1005. return 0;
  1006. }
  1007. /*
  1008. * DMA
  1009. * Starting with R600, the GPU has an asynchronous
  1010. * DMA engine. The programming model is very similar
  1011. * to the 3D engine (ring buffer, IBs, etc.), but the
  1012. * DMA controller has it's own packet format that is
  1013. * different form the PM4 format used by the 3D engine.
  1014. * It supports copying data, writing embedded data,
  1015. * solid fills, and a number of other things. It also
  1016. * has support for tiling/detiling of buffers.
  1017. * Cayman and newer support two asynchronous DMA engines.
  1018. */
  1019. /**
  1020. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  1021. *
  1022. * @rdev: radeon_device pointer
  1023. * @ib: IB object to schedule
  1024. *
  1025. * Schedule an IB in the DMA ring (cayman-SI).
  1026. */
  1027. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  1028. struct radeon_ib *ib)
  1029. {
  1030. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1031. if (rdev->wb.enabled) {
  1032. u32 next_rptr = ring->wptr + 4;
  1033. while ((next_rptr & 7) != 5)
  1034. next_rptr++;
  1035. next_rptr += 3;
  1036. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  1037. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1038. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  1039. radeon_ring_write(ring, next_rptr);
  1040. }
  1041. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  1042. * Pad as necessary with NOPs.
  1043. */
  1044. while ((ring->wptr & 7) != 5)
  1045. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1046. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  1047. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  1048. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  1049. }
  1050. /**
  1051. * cayman_dma_stop - stop the async dma engines
  1052. *
  1053. * @rdev: radeon_device pointer
  1054. *
  1055. * Stop the async dma engines (cayman-SI).
  1056. */
  1057. void cayman_dma_stop(struct radeon_device *rdev)
  1058. {
  1059. u32 rb_cntl;
  1060. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1061. /* dma0 */
  1062. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1063. rb_cntl &= ~DMA_RB_ENABLE;
  1064. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  1065. /* dma1 */
  1066. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1067. rb_cntl &= ~DMA_RB_ENABLE;
  1068. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  1069. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  1070. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  1071. }
  1072. /**
  1073. * cayman_dma_resume - setup and start the async dma engines
  1074. *
  1075. * @rdev: radeon_device pointer
  1076. *
  1077. * Set up the DMA ring buffers and enable them. (cayman-SI).
  1078. * Returns 0 for success, error for failure.
  1079. */
  1080. int cayman_dma_resume(struct radeon_device *rdev)
  1081. {
  1082. struct radeon_ring *ring;
  1083. u32 rb_cntl, dma_cntl, ib_cntl;
  1084. u32 rb_bufsz;
  1085. u32 reg_offset, wb_offset;
  1086. int i, r;
  1087. /* Reset dma */
  1088. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1089. RREG32(SRBM_SOFT_RESET);
  1090. udelay(50);
  1091. WREG32(SRBM_SOFT_RESET, 0);
  1092. for (i = 0; i < 2; i++) {
  1093. if (i == 0) {
  1094. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1095. reg_offset = DMA0_REGISTER_OFFSET;
  1096. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  1097. } else {
  1098. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1099. reg_offset = DMA1_REGISTER_OFFSET;
  1100. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  1101. }
  1102. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  1103. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  1104. /* Set ring buffer size in dwords */
  1105. rb_bufsz = drm_order(ring->ring_size / 4);
  1106. rb_cntl = rb_bufsz << 1;
  1107. #ifdef __BIG_ENDIAN
  1108. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  1109. #endif
  1110. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  1111. /* Initialize the ring buffer's read and write pointers */
  1112. WREG32(DMA_RB_RPTR + reg_offset, 0);
  1113. WREG32(DMA_RB_WPTR + reg_offset, 0);
  1114. /* set the wb address whether it's enabled or not */
  1115. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  1116. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  1117. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  1118. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  1119. if (rdev->wb.enabled)
  1120. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  1121. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  1122. /* enable DMA IBs */
  1123. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  1124. #ifdef __BIG_ENDIAN
  1125. ib_cntl |= DMA_IB_SWAP_ENABLE;
  1126. #endif
  1127. WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
  1128. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  1129. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  1130. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  1131. ring->wptr = 0;
  1132. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  1133. ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
  1134. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  1135. ring->ready = true;
  1136. r = radeon_ring_test(rdev, ring->idx, ring);
  1137. if (r) {
  1138. ring->ready = false;
  1139. return r;
  1140. }
  1141. }
  1142. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1143. return 0;
  1144. }
  1145. /**
  1146. * cayman_dma_fini - tear down the async dma engines
  1147. *
  1148. * @rdev: radeon_device pointer
  1149. *
  1150. * Stop the async dma engines and free the rings (cayman-SI).
  1151. */
  1152. void cayman_dma_fini(struct radeon_device *rdev)
  1153. {
  1154. cayman_dma_stop(rdev);
  1155. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  1156. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  1157. }
  1158. static u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
  1159. {
  1160. u32 reset_mask = 0;
  1161. u32 tmp;
  1162. /* GRBM_STATUS */
  1163. tmp = RREG32(GRBM_STATUS);
  1164. if (tmp & (PA_BUSY | SC_BUSY |
  1165. SH_BUSY | SX_BUSY |
  1166. TA_BUSY | VGT_BUSY |
  1167. DB_BUSY | CB_BUSY |
  1168. GDS_BUSY | SPI_BUSY |
  1169. IA_BUSY | IA_BUSY_NO_DMA))
  1170. reset_mask |= RADEON_RESET_GFX;
  1171. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1172. CP_BUSY | CP_COHERENCY_BUSY))
  1173. reset_mask |= RADEON_RESET_CP;
  1174. if (tmp & GRBM_EE_BUSY)
  1175. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1176. /* DMA_STATUS_REG 0 */
  1177. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1178. if (!(tmp & DMA_IDLE))
  1179. reset_mask |= RADEON_RESET_DMA;
  1180. /* DMA_STATUS_REG 1 */
  1181. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1182. if (!(tmp & DMA_IDLE))
  1183. reset_mask |= RADEON_RESET_DMA1;
  1184. /* SRBM_STATUS2 */
  1185. tmp = RREG32(SRBM_STATUS2);
  1186. if (tmp & DMA_BUSY)
  1187. reset_mask |= RADEON_RESET_DMA;
  1188. if (tmp & DMA1_BUSY)
  1189. reset_mask |= RADEON_RESET_DMA1;
  1190. /* SRBM_STATUS */
  1191. tmp = RREG32(SRBM_STATUS);
  1192. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1193. reset_mask |= RADEON_RESET_RLC;
  1194. if (tmp & IH_BUSY)
  1195. reset_mask |= RADEON_RESET_IH;
  1196. if (tmp & SEM_BUSY)
  1197. reset_mask |= RADEON_RESET_SEM;
  1198. if (tmp & GRBM_RQ_PENDING)
  1199. reset_mask |= RADEON_RESET_GRBM;
  1200. if (tmp & VMC_BUSY)
  1201. reset_mask |= RADEON_RESET_VMC;
  1202. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1203. MCC_BUSY | MCD_BUSY))
  1204. reset_mask |= RADEON_RESET_MC;
  1205. if (evergreen_is_display_hung(rdev))
  1206. reset_mask |= RADEON_RESET_DISPLAY;
  1207. /* VM_L2_STATUS */
  1208. tmp = RREG32(VM_L2_STATUS);
  1209. if (tmp & L2_BUSY)
  1210. reset_mask |= RADEON_RESET_VMC;
  1211. return reset_mask;
  1212. }
  1213. static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1214. {
  1215. struct evergreen_mc_save save;
  1216. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1217. u32 tmp;
  1218. if (reset_mask == 0)
  1219. return;
  1220. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1221. evergreen_print_gpu_status_regs(rdev);
  1222. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1223. RREG32(0x14F8));
  1224. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1225. RREG32(0x14D8));
  1226. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1227. RREG32(0x14FC));
  1228. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1229. RREG32(0x14DC));
  1230. r600_set_bios_scratch_engine_hung(rdev, true);
  1231. evergreen_mc_stop(rdev, &save);
  1232. if (evergreen_mc_wait_for_idle(rdev)) {
  1233. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1234. }
  1235. /* Disable CP parsing/prefetching */
  1236. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1237. if (reset_mask & RADEON_RESET_DMA) {
  1238. /* dma0 */
  1239. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1240. tmp &= ~DMA_RB_ENABLE;
  1241. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1242. }
  1243. if (reset_mask & RADEON_RESET_DMA1) {
  1244. /* dma1 */
  1245. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1246. tmp &= ~DMA_RB_ENABLE;
  1247. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1248. }
  1249. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1250. grbm_soft_reset = SOFT_RESET_CB |
  1251. SOFT_RESET_DB |
  1252. SOFT_RESET_GDS |
  1253. SOFT_RESET_PA |
  1254. SOFT_RESET_SC |
  1255. SOFT_RESET_SPI |
  1256. SOFT_RESET_SH |
  1257. SOFT_RESET_SX |
  1258. SOFT_RESET_TC |
  1259. SOFT_RESET_TA |
  1260. SOFT_RESET_VGT |
  1261. SOFT_RESET_IA;
  1262. }
  1263. if (reset_mask & RADEON_RESET_CP) {
  1264. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1265. srbm_soft_reset |= SOFT_RESET_GRBM;
  1266. }
  1267. if (reset_mask & RADEON_RESET_DMA)
  1268. srbm_soft_reset |= SOFT_RESET_DMA;
  1269. if (reset_mask & RADEON_RESET_DMA1)
  1270. srbm_soft_reset |= SOFT_RESET_DMA1;
  1271. if (reset_mask & RADEON_RESET_DISPLAY)
  1272. srbm_soft_reset |= SOFT_RESET_DC;
  1273. if (reset_mask & RADEON_RESET_RLC)
  1274. srbm_soft_reset |= SOFT_RESET_RLC;
  1275. if (reset_mask & RADEON_RESET_SEM)
  1276. srbm_soft_reset |= SOFT_RESET_SEM;
  1277. if (reset_mask & RADEON_RESET_IH)
  1278. srbm_soft_reset |= SOFT_RESET_IH;
  1279. if (reset_mask & RADEON_RESET_GRBM)
  1280. srbm_soft_reset |= SOFT_RESET_GRBM;
  1281. if (reset_mask & RADEON_RESET_VMC)
  1282. srbm_soft_reset |= SOFT_RESET_VMC;
  1283. if (reset_mask & RADEON_RESET_MC)
  1284. srbm_soft_reset |= SOFT_RESET_MC;
  1285. if (grbm_soft_reset) {
  1286. tmp = RREG32(GRBM_SOFT_RESET);
  1287. tmp |= grbm_soft_reset;
  1288. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1289. WREG32(GRBM_SOFT_RESET, tmp);
  1290. tmp = RREG32(GRBM_SOFT_RESET);
  1291. udelay(50);
  1292. tmp &= ~grbm_soft_reset;
  1293. WREG32(GRBM_SOFT_RESET, tmp);
  1294. tmp = RREG32(GRBM_SOFT_RESET);
  1295. }
  1296. if (srbm_soft_reset) {
  1297. tmp = RREG32(SRBM_SOFT_RESET);
  1298. tmp |= srbm_soft_reset;
  1299. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1300. WREG32(SRBM_SOFT_RESET, tmp);
  1301. tmp = RREG32(SRBM_SOFT_RESET);
  1302. udelay(50);
  1303. tmp &= ~srbm_soft_reset;
  1304. WREG32(SRBM_SOFT_RESET, tmp);
  1305. tmp = RREG32(SRBM_SOFT_RESET);
  1306. }
  1307. /* Wait a little for things to settle down */
  1308. udelay(50);
  1309. evergreen_mc_resume(rdev, &save);
  1310. udelay(50);
  1311. evergreen_print_gpu_status_regs(rdev);
  1312. }
  1313. int cayman_asic_reset(struct radeon_device *rdev)
  1314. {
  1315. u32 reset_mask;
  1316. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1317. if (reset_mask)
  1318. r600_set_bios_scratch_engine_hung(rdev, true);
  1319. cayman_gpu_soft_reset(rdev, reset_mask);
  1320. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1321. if (!reset_mask)
  1322. r600_set_bios_scratch_engine_hung(rdev, false);
  1323. return 0;
  1324. }
  1325. /**
  1326. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  1327. *
  1328. * @rdev: radeon_device pointer
  1329. * @ring: radeon_ring structure holding ring information
  1330. *
  1331. * Check if the async DMA engine is locked up (cayman-SI).
  1332. * Returns true if the engine appears to be locked up, false if not.
  1333. */
  1334. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1335. {
  1336. u32 dma_status_reg;
  1337. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  1338. dma_status_reg = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1339. else
  1340. dma_status_reg = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1341. if (dma_status_reg & DMA_IDLE) {
  1342. radeon_ring_lockup_update(ring);
  1343. return false;
  1344. }
  1345. /* force ring activities */
  1346. radeon_ring_force_activity(rdev, ring);
  1347. return radeon_ring_test_lockup(rdev, ring);
  1348. }
  1349. static int cayman_startup(struct radeon_device *rdev)
  1350. {
  1351. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1352. int r;
  1353. /* enable pcie gen2 link */
  1354. evergreen_pcie_gen2_enable(rdev);
  1355. if (rdev->flags & RADEON_IS_IGP) {
  1356. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1357. r = ni_init_microcode(rdev);
  1358. if (r) {
  1359. DRM_ERROR("Failed to load firmware!\n");
  1360. return r;
  1361. }
  1362. }
  1363. } else {
  1364. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1365. r = ni_init_microcode(rdev);
  1366. if (r) {
  1367. DRM_ERROR("Failed to load firmware!\n");
  1368. return r;
  1369. }
  1370. }
  1371. r = ni_mc_load_microcode(rdev);
  1372. if (r) {
  1373. DRM_ERROR("Failed to load MC firmware!\n");
  1374. return r;
  1375. }
  1376. }
  1377. r = r600_vram_scratch_init(rdev);
  1378. if (r)
  1379. return r;
  1380. evergreen_mc_program(rdev);
  1381. r = cayman_pcie_gart_enable(rdev);
  1382. if (r)
  1383. return r;
  1384. cayman_gpu_init(rdev);
  1385. r = evergreen_blit_init(rdev);
  1386. if (r) {
  1387. r600_blit_fini(rdev);
  1388. rdev->asic->copy.copy = NULL;
  1389. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1390. }
  1391. /* allocate rlc buffers */
  1392. if (rdev->flags & RADEON_IS_IGP) {
  1393. r = si_rlc_init(rdev);
  1394. if (r) {
  1395. DRM_ERROR("Failed to init rlc BOs!\n");
  1396. return r;
  1397. }
  1398. }
  1399. /* allocate wb buffer */
  1400. r = radeon_wb_init(rdev);
  1401. if (r)
  1402. return r;
  1403. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1404. if (r) {
  1405. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1406. return r;
  1407. }
  1408. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1409. if (r) {
  1410. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1411. return r;
  1412. }
  1413. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1414. if (r) {
  1415. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1416. return r;
  1417. }
  1418. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1419. if (r) {
  1420. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1421. return r;
  1422. }
  1423. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1424. if (r) {
  1425. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1426. return r;
  1427. }
  1428. /* Enable IRQ */
  1429. r = r600_irq_init(rdev);
  1430. if (r) {
  1431. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1432. radeon_irq_kms_fini(rdev);
  1433. return r;
  1434. }
  1435. evergreen_irq_set(rdev);
  1436. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1437. CP_RB0_RPTR, CP_RB0_WPTR,
  1438. 0, 0xfffff, RADEON_CP_PACKET2);
  1439. if (r)
  1440. return r;
  1441. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1442. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1443. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1444. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1445. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1446. if (r)
  1447. return r;
  1448. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1449. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1450. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1451. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1452. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1453. if (r)
  1454. return r;
  1455. r = cayman_cp_load_microcode(rdev);
  1456. if (r)
  1457. return r;
  1458. r = cayman_cp_resume(rdev);
  1459. if (r)
  1460. return r;
  1461. r = cayman_dma_resume(rdev);
  1462. if (r)
  1463. return r;
  1464. r = radeon_ib_pool_init(rdev);
  1465. if (r) {
  1466. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1467. return r;
  1468. }
  1469. r = radeon_vm_manager_init(rdev);
  1470. if (r) {
  1471. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1472. return r;
  1473. }
  1474. r = r600_audio_init(rdev);
  1475. if (r)
  1476. return r;
  1477. return 0;
  1478. }
  1479. int cayman_resume(struct radeon_device *rdev)
  1480. {
  1481. int r;
  1482. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1483. * posting will perform necessary task to bring back GPU into good
  1484. * shape.
  1485. */
  1486. /* post card */
  1487. atom_asic_init(rdev->mode_info.atom_context);
  1488. rdev->accel_working = true;
  1489. r = cayman_startup(rdev);
  1490. if (r) {
  1491. DRM_ERROR("cayman startup failed on resume\n");
  1492. rdev->accel_working = false;
  1493. return r;
  1494. }
  1495. return r;
  1496. }
  1497. int cayman_suspend(struct radeon_device *rdev)
  1498. {
  1499. r600_audio_fini(rdev);
  1500. cayman_cp_enable(rdev, false);
  1501. cayman_dma_stop(rdev);
  1502. evergreen_irq_suspend(rdev);
  1503. radeon_wb_disable(rdev);
  1504. cayman_pcie_gart_disable(rdev);
  1505. return 0;
  1506. }
  1507. /* Plan is to move initialization in that function and use
  1508. * helper function so that radeon_device_init pretty much
  1509. * do nothing more than calling asic specific function. This
  1510. * should also allow to remove a bunch of callback function
  1511. * like vram_info.
  1512. */
  1513. int cayman_init(struct radeon_device *rdev)
  1514. {
  1515. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1516. int r;
  1517. /* Read BIOS */
  1518. if (!radeon_get_bios(rdev)) {
  1519. if (ASIC_IS_AVIVO(rdev))
  1520. return -EINVAL;
  1521. }
  1522. /* Must be an ATOMBIOS */
  1523. if (!rdev->is_atom_bios) {
  1524. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1525. return -EINVAL;
  1526. }
  1527. r = radeon_atombios_init(rdev);
  1528. if (r)
  1529. return r;
  1530. /* Post card if necessary */
  1531. if (!radeon_card_posted(rdev)) {
  1532. if (!rdev->bios) {
  1533. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1534. return -EINVAL;
  1535. }
  1536. DRM_INFO("GPU not posted. posting now...\n");
  1537. atom_asic_init(rdev->mode_info.atom_context);
  1538. }
  1539. /* Initialize scratch registers */
  1540. r600_scratch_init(rdev);
  1541. /* Initialize surface registers */
  1542. radeon_surface_init(rdev);
  1543. /* Initialize clocks */
  1544. radeon_get_clock_info(rdev->ddev);
  1545. /* Fence driver */
  1546. r = radeon_fence_driver_init(rdev);
  1547. if (r)
  1548. return r;
  1549. /* initialize memory controller */
  1550. r = evergreen_mc_init(rdev);
  1551. if (r)
  1552. return r;
  1553. /* Memory manager */
  1554. r = radeon_bo_init(rdev);
  1555. if (r)
  1556. return r;
  1557. r = radeon_irq_kms_init(rdev);
  1558. if (r)
  1559. return r;
  1560. ring->ring_obj = NULL;
  1561. r600_ring_init(rdev, ring, 1024 * 1024);
  1562. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1563. ring->ring_obj = NULL;
  1564. r600_ring_init(rdev, ring, 64 * 1024);
  1565. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1566. ring->ring_obj = NULL;
  1567. r600_ring_init(rdev, ring, 64 * 1024);
  1568. rdev->ih.ring_obj = NULL;
  1569. r600_ih_ring_init(rdev, 64 * 1024);
  1570. r = r600_pcie_gart_init(rdev);
  1571. if (r)
  1572. return r;
  1573. rdev->accel_working = true;
  1574. r = cayman_startup(rdev);
  1575. if (r) {
  1576. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1577. cayman_cp_fini(rdev);
  1578. cayman_dma_fini(rdev);
  1579. r600_irq_fini(rdev);
  1580. if (rdev->flags & RADEON_IS_IGP)
  1581. si_rlc_fini(rdev);
  1582. radeon_wb_fini(rdev);
  1583. radeon_ib_pool_fini(rdev);
  1584. radeon_vm_manager_fini(rdev);
  1585. radeon_irq_kms_fini(rdev);
  1586. cayman_pcie_gart_fini(rdev);
  1587. rdev->accel_working = false;
  1588. }
  1589. /* Don't start up if the MC ucode is missing.
  1590. * The default clocks and voltages before the MC ucode
  1591. * is loaded are not suffient for advanced operations.
  1592. *
  1593. * We can skip this check for TN, because there is no MC
  1594. * ucode.
  1595. */
  1596. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1597. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1598. return -EINVAL;
  1599. }
  1600. return 0;
  1601. }
  1602. void cayman_fini(struct radeon_device *rdev)
  1603. {
  1604. r600_blit_fini(rdev);
  1605. cayman_cp_fini(rdev);
  1606. cayman_dma_fini(rdev);
  1607. r600_irq_fini(rdev);
  1608. if (rdev->flags & RADEON_IS_IGP)
  1609. si_rlc_fini(rdev);
  1610. radeon_wb_fini(rdev);
  1611. radeon_vm_manager_fini(rdev);
  1612. radeon_ib_pool_fini(rdev);
  1613. radeon_irq_kms_fini(rdev);
  1614. cayman_pcie_gart_fini(rdev);
  1615. r600_vram_scratch_fini(rdev);
  1616. radeon_gem_fini(rdev);
  1617. radeon_fence_driver_fini(rdev);
  1618. radeon_bo_fini(rdev);
  1619. radeon_atombios_fini(rdev);
  1620. kfree(rdev->bios);
  1621. rdev->bios = NULL;
  1622. }
  1623. /*
  1624. * vm
  1625. */
  1626. int cayman_vm_init(struct radeon_device *rdev)
  1627. {
  1628. /* number of VMs */
  1629. rdev->vm_manager.nvm = 8;
  1630. /* base offset of vram pages */
  1631. if (rdev->flags & RADEON_IS_IGP) {
  1632. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1633. tmp <<= 22;
  1634. rdev->vm_manager.vram_base_offset = tmp;
  1635. } else
  1636. rdev->vm_manager.vram_base_offset = 0;
  1637. return 0;
  1638. }
  1639. void cayman_vm_fini(struct radeon_device *rdev)
  1640. {
  1641. }
  1642. #define R600_ENTRY_VALID (1 << 0)
  1643. #define R600_PTE_SYSTEM (1 << 1)
  1644. #define R600_PTE_SNOOPED (1 << 2)
  1645. #define R600_PTE_READABLE (1 << 5)
  1646. #define R600_PTE_WRITEABLE (1 << 6)
  1647. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  1648. {
  1649. uint32_t r600_flags = 0;
  1650. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  1651. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1652. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1653. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1654. r600_flags |= R600_PTE_SYSTEM;
  1655. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1656. }
  1657. return r600_flags;
  1658. }
  1659. /**
  1660. * cayman_vm_set_page - update the page tables using the CP
  1661. *
  1662. * @rdev: radeon_device pointer
  1663. * @pe: addr of the page entry
  1664. * @addr: dst addr to write into pe
  1665. * @count: number of page entries to update
  1666. * @incr: increase next addr by incr bytes
  1667. * @flags: access flags
  1668. *
  1669. * Update the page tables using the CP (cayman-si).
  1670. */
  1671. void cayman_vm_set_page(struct radeon_device *rdev, uint64_t pe,
  1672. uint64_t addr, unsigned count,
  1673. uint32_t incr, uint32_t flags)
  1674. {
  1675. struct radeon_ring *ring = &rdev->ring[rdev->asic->vm.pt_ring_index];
  1676. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  1677. uint64_t value;
  1678. unsigned ndw;
  1679. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  1680. while (count) {
  1681. ndw = 1 + count * 2;
  1682. if (ndw > 0x3FFF)
  1683. ndw = 0x3FFF;
  1684. radeon_ring_write(ring, PACKET3(PACKET3_ME_WRITE, ndw));
  1685. radeon_ring_write(ring, pe);
  1686. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  1687. for (; ndw > 1; ndw -= 2, --count, pe += 8) {
  1688. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1689. value = radeon_vm_map_gart(rdev, addr);
  1690. value &= 0xFFFFFFFFFFFFF000ULL;
  1691. } else if (flags & RADEON_VM_PAGE_VALID) {
  1692. value = addr;
  1693. } else {
  1694. value = 0;
  1695. }
  1696. addr += incr;
  1697. value |= r600_flags;
  1698. radeon_ring_write(ring, value);
  1699. radeon_ring_write(ring, upper_32_bits(value));
  1700. }
  1701. }
  1702. } else {
  1703. while (count) {
  1704. ndw = count * 2;
  1705. if (ndw > 0xFFFFE)
  1706. ndw = 0xFFFFE;
  1707. /* for non-physically contiguous pages (system) */
  1708. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw));
  1709. radeon_ring_write(ring, pe);
  1710. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  1711. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  1712. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1713. value = radeon_vm_map_gart(rdev, addr);
  1714. value &= 0xFFFFFFFFFFFFF000ULL;
  1715. } else if (flags & RADEON_VM_PAGE_VALID) {
  1716. value = addr;
  1717. } else {
  1718. value = 0;
  1719. }
  1720. addr += incr;
  1721. value |= r600_flags;
  1722. radeon_ring_write(ring, value);
  1723. radeon_ring_write(ring, upper_32_bits(value));
  1724. }
  1725. }
  1726. }
  1727. }
  1728. /**
  1729. * cayman_vm_flush - vm flush using the CP
  1730. *
  1731. * @rdev: radeon_device pointer
  1732. *
  1733. * Update the page table base and flush the VM TLB
  1734. * using the CP (cayman-si).
  1735. */
  1736. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1737. {
  1738. struct radeon_ring *ring = &rdev->ring[ridx];
  1739. if (vm == NULL)
  1740. return;
  1741. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  1742. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1743. /* flush hdp cache */
  1744. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  1745. radeon_ring_write(ring, 0x1);
  1746. /* bits 0-7 are the VM contexts0-7 */
  1747. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  1748. radeon_ring_write(ring, 1 << vm->id);
  1749. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1750. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1751. radeon_ring_write(ring, 0x0);
  1752. }
  1753. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1754. {
  1755. struct radeon_ring *ring = &rdev->ring[ridx];
  1756. if (vm == NULL)
  1757. return;
  1758. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1759. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  1760. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1761. /* flush hdp cache */
  1762. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1763. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  1764. radeon_ring_write(ring, 1);
  1765. /* bits 0-7 are the VM contexts0-7 */
  1766. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1767. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  1768. radeon_ring_write(ring, 1 << vm->id);
  1769. }