mv643xx_eth.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.0";
  57. #define MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_ETH_NAPI
  59. #define MV643XX_ETH_TX_FAST_REFILL
  60. #undef MV643XX_ETH_COAL
  61. #define MV643XX_ETH_TX_COAL 100
  62. #ifdef MV643XX_ETH_COAL
  63. #define MV643XX_ETH_RX_COAL 100
  64. #endif
  65. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  66. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  67. #else
  68. #define MAX_DESCS_PER_SKB 1
  69. #endif
  70. #define ETH_VLAN_HLEN 4
  71. #define ETH_FCS_LEN 4
  72. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  73. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  74. ETH_VLAN_HLEN + ETH_FCS_LEN)
  75. #define ETH_RX_SKB_SIZE (dev->mtu + ETH_WRAPPER_LEN + \
  76. dma_get_cache_alignment())
  77. /*
  78. * Registers shared between all ports.
  79. */
  80. #define PHY_ADDR 0x0000
  81. #define SMI_REG 0x0004
  82. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  83. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  84. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  85. #define WINDOW_BAR_ENABLE 0x0290
  86. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  87. /*
  88. * Per-port registers.
  89. */
  90. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  91. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  92. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  93. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  94. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  95. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  96. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  97. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  98. #define TX_FIFO_EMPTY 0x00000400
  99. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  100. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  101. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  102. #define INT_RX 0x00000804
  103. #define INT_EXT 0x00000002
  104. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  105. #define INT_EXT_LINK 0x00100000
  106. #define INT_EXT_PHY 0x00010000
  107. #define INT_EXT_TX_ERROR_0 0x00000100
  108. #define INT_EXT_TX_0 0x00000001
  109. #define INT_EXT_TX 0x00000101
  110. #define INT_MASK(p) (0x0468 + ((p) << 10))
  111. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  112. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  113. #define RXQ_CURRENT_DESC_PTR(p) (0x060c + ((p) << 10))
  114. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  115. #define TXQ_CURRENT_DESC_PTR(p) (0x06c0 + ((p) << 10))
  116. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  117. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  118. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  119. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  120. /*
  121. * SDMA configuration register.
  122. */
  123. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  124. #define BLM_RX_NO_SWAP (1 << 4)
  125. #define BLM_TX_NO_SWAP (1 << 5)
  126. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  127. #if defined(__BIG_ENDIAN)
  128. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  129. RX_BURST_SIZE_4_64BIT | \
  130. TX_BURST_SIZE_4_64BIT
  131. #elif defined(__LITTLE_ENDIAN)
  132. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  133. RX_BURST_SIZE_4_64BIT | \
  134. BLM_RX_NO_SWAP | \
  135. BLM_TX_NO_SWAP | \
  136. TX_BURST_SIZE_4_64BIT
  137. #else
  138. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  139. #endif
  140. /*
  141. * Port serial control register.
  142. */
  143. #define SET_MII_SPEED_TO_100 (1 << 24)
  144. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  145. #define SET_FULL_DUPLEX_MODE (1 << 21)
  146. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  147. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  148. #define MAX_RX_PACKET_MASK (7 << 17)
  149. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  150. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  151. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  152. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  153. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  154. #define FORCE_LINK_PASS (1 << 1)
  155. #define SERIAL_PORT_ENABLE (1 << 0)
  156. #define DEFAULT_RX_QUEUE_SIZE 400
  157. #define DEFAULT_TX_QUEUE_SIZE 800
  158. /* SMI reg */
  159. #define SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  160. #define SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  161. #define SMI_OPCODE_WRITE 0 /* Completion of Read */
  162. #define SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  163. /*
  164. * RX/TX descriptors.
  165. */
  166. #if defined(__BIG_ENDIAN)
  167. struct rx_desc {
  168. u16 byte_cnt; /* Descriptor buffer byte count */
  169. u16 buf_size; /* Buffer size */
  170. u32 cmd_sts; /* Descriptor command status */
  171. u32 next_desc_ptr; /* Next descriptor pointer */
  172. u32 buf_ptr; /* Descriptor buffer pointer */
  173. };
  174. struct tx_desc {
  175. u16 byte_cnt; /* buffer byte count */
  176. u16 l4i_chk; /* CPU provided TCP checksum */
  177. u32 cmd_sts; /* Command/status field */
  178. u32 next_desc_ptr; /* Pointer to next descriptor */
  179. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  180. };
  181. #elif defined(__LITTLE_ENDIAN)
  182. struct rx_desc {
  183. u32 cmd_sts; /* Descriptor command status */
  184. u16 buf_size; /* Buffer size */
  185. u16 byte_cnt; /* Descriptor buffer byte count */
  186. u32 buf_ptr; /* Descriptor buffer pointer */
  187. u32 next_desc_ptr; /* Next descriptor pointer */
  188. };
  189. struct tx_desc {
  190. u32 cmd_sts; /* Command/status field */
  191. u16 l4i_chk; /* CPU provided TCP checksum */
  192. u16 byte_cnt; /* buffer byte count */
  193. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  194. u32 next_desc_ptr; /* Pointer to next descriptor */
  195. };
  196. #else
  197. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  198. #endif
  199. /* RX & TX descriptor command */
  200. #define BUFFER_OWNED_BY_DMA 0x80000000
  201. /* RX & TX descriptor status */
  202. #define ERROR_SUMMARY 0x00000001
  203. /* RX descriptor status */
  204. #define LAYER_4_CHECKSUM_OK 0x40000000
  205. #define RX_ENABLE_INTERRUPT 0x20000000
  206. #define RX_FIRST_DESC 0x08000000
  207. #define RX_LAST_DESC 0x04000000
  208. /* TX descriptor command */
  209. #define TX_ENABLE_INTERRUPT 0x00800000
  210. #define GEN_CRC 0x00400000
  211. #define TX_FIRST_DESC 0x00200000
  212. #define TX_LAST_DESC 0x00100000
  213. #define ZERO_PADDING 0x00080000
  214. #define GEN_IP_V4_CHECKSUM 0x00040000
  215. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  216. #define UDP_FRAME 0x00010000
  217. #define TX_IHL_SHIFT 11
  218. /* global *******************************************************************/
  219. struct mv643xx_eth_shared_private {
  220. void __iomem *base;
  221. /* used to protect SMI_REG, which is shared across ports */
  222. spinlock_t phy_lock;
  223. u32 win_protect;
  224. unsigned int t_clk;
  225. };
  226. /* per-port *****************************************************************/
  227. struct mib_counters {
  228. u64 good_octets_received;
  229. u32 bad_octets_received;
  230. u32 internal_mac_transmit_err;
  231. u32 good_frames_received;
  232. u32 bad_frames_received;
  233. u32 broadcast_frames_received;
  234. u32 multicast_frames_received;
  235. u32 frames_64_octets;
  236. u32 frames_65_to_127_octets;
  237. u32 frames_128_to_255_octets;
  238. u32 frames_256_to_511_octets;
  239. u32 frames_512_to_1023_octets;
  240. u32 frames_1024_to_max_octets;
  241. u64 good_octets_sent;
  242. u32 good_frames_sent;
  243. u32 excessive_collision;
  244. u32 multicast_frames_sent;
  245. u32 broadcast_frames_sent;
  246. u32 unrec_mac_control_received;
  247. u32 fc_sent;
  248. u32 good_fc_received;
  249. u32 bad_fc_received;
  250. u32 undersize_received;
  251. u32 fragments_received;
  252. u32 oversize_received;
  253. u32 jabber_received;
  254. u32 mac_receive_error;
  255. u32 bad_crc_event;
  256. u32 collision;
  257. u32 late_collision;
  258. };
  259. struct mv643xx_eth_private {
  260. struct mv643xx_eth_shared_private *shared;
  261. int port_num; /* User Ethernet port number */
  262. struct mv643xx_eth_shared_private *shared_smi;
  263. u32 rx_sram_addr; /* Base address of rx sram area */
  264. u32 rx_sram_size; /* Size of rx sram area */
  265. u32 tx_sram_addr; /* Base address of tx sram area */
  266. u32 tx_sram_size; /* Size of tx sram area */
  267. /* Tx/Rx rings managment indexes fields. For driver use */
  268. /* Next available and first returning Rx resource */
  269. int rx_curr_desc, rx_used_desc;
  270. /* Next available and first returning Tx resource */
  271. int tx_curr_desc, tx_used_desc;
  272. #ifdef MV643XX_ETH_TX_FAST_REFILL
  273. u32 tx_clean_threshold;
  274. #endif
  275. struct rx_desc *rx_desc_area;
  276. dma_addr_t rx_desc_dma;
  277. int rx_desc_area_size;
  278. struct sk_buff **rx_skb;
  279. struct tx_desc *tx_desc_area;
  280. dma_addr_t tx_desc_dma;
  281. int tx_desc_area_size;
  282. struct sk_buff **tx_skb;
  283. struct work_struct tx_timeout_task;
  284. struct net_device *dev;
  285. struct napi_struct napi;
  286. struct mib_counters mib_counters;
  287. spinlock_t lock;
  288. /* Size of Tx Ring per queue */
  289. int tx_ring_size;
  290. /* Number of tx descriptors in use */
  291. int tx_desc_count;
  292. /* Size of Rx Ring per queue */
  293. int rx_ring_size;
  294. /* Number of rx descriptors in use */
  295. int rx_desc_count;
  296. /*
  297. * Used in case RX Ring is empty, which can be caused when
  298. * system does not have resources (skb's)
  299. */
  300. struct timer_list timeout;
  301. u32 rx_int_coal;
  302. u32 tx_int_coal;
  303. struct mii_if_info mii;
  304. };
  305. /* port register accessors **************************************************/
  306. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  307. {
  308. return readl(mp->shared->base + offset);
  309. }
  310. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  311. {
  312. writel(data, mp->shared->base + offset);
  313. }
  314. /* rxq/txq helper functions *************************************************/
  315. static void mv643xx_eth_port_enable_rx(struct mv643xx_eth_private *mp,
  316. unsigned int queues)
  317. {
  318. wrl(mp, RXQ_COMMAND(mp->port_num), queues);
  319. }
  320. static unsigned int mv643xx_eth_port_disable_rx(struct mv643xx_eth_private *mp)
  321. {
  322. unsigned int port_num = mp->port_num;
  323. u32 queues;
  324. /* Stop Rx port activity. Check port Rx activity. */
  325. queues = rdl(mp, RXQ_COMMAND(port_num)) & 0xFF;
  326. if (queues) {
  327. /* Issue stop command for active queues only */
  328. wrl(mp, RXQ_COMMAND(port_num), (queues << 8));
  329. /* Wait for all Rx activity to terminate. */
  330. /* Check port cause register that all Rx queues are stopped */
  331. while (rdl(mp, RXQ_COMMAND(port_num)) & 0xFF)
  332. udelay(10);
  333. }
  334. return queues;
  335. }
  336. static void mv643xx_eth_port_enable_tx(struct mv643xx_eth_private *mp,
  337. unsigned int queues)
  338. {
  339. wrl(mp, TXQ_COMMAND(mp->port_num), queues);
  340. }
  341. static unsigned int mv643xx_eth_port_disable_tx(struct mv643xx_eth_private *mp)
  342. {
  343. unsigned int port_num = mp->port_num;
  344. u32 queues;
  345. /* Stop Tx port activity. Check port Tx activity. */
  346. queues = rdl(mp, TXQ_COMMAND(port_num)) & 0xFF;
  347. if (queues) {
  348. /* Issue stop command for active queues only */
  349. wrl(mp, TXQ_COMMAND(port_num), (queues << 8));
  350. /* Wait for all Tx activity to terminate. */
  351. /* Check port cause register that all Tx queues are stopped */
  352. while (rdl(mp, TXQ_COMMAND(port_num)) & 0xFF)
  353. udelay(10);
  354. /* Wait for Tx FIFO to empty */
  355. while (rdl(mp, PORT_STATUS(port_num)) & TX_FIFO_EMPTY)
  356. udelay(10);
  357. }
  358. return queues;
  359. }
  360. /* rx ***********************************************************************/
  361. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev);
  362. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  363. {
  364. struct mv643xx_eth_private *mp = netdev_priv(dev);
  365. unsigned long flags;
  366. spin_lock_irqsave(&mp->lock, flags);
  367. while (mp->rx_desc_count < mp->rx_ring_size) {
  368. struct sk_buff *skb;
  369. int unaligned;
  370. int rx;
  371. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  372. if (skb == NULL)
  373. break;
  374. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  375. if (unaligned)
  376. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  377. mp->rx_desc_count++;
  378. rx = mp->rx_used_desc;
  379. mp->rx_used_desc = (rx + 1) % mp->rx_ring_size;
  380. mp->rx_desc_area[rx].buf_ptr = dma_map_single(NULL,
  381. skb->data,
  382. ETH_RX_SKB_SIZE,
  383. DMA_FROM_DEVICE);
  384. mp->rx_desc_area[rx].buf_size = ETH_RX_SKB_SIZE;
  385. mp->rx_skb[rx] = skb;
  386. wmb();
  387. mp->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  388. RX_ENABLE_INTERRUPT;
  389. wmb();
  390. skb_reserve(skb, ETH_HW_IP_ALIGN);
  391. }
  392. if (mp->rx_desc_count == 0) {
  393. mp->timeout.expires = jiffies + (HZ / 10);
  394. add_timer(&mp->timeout);
  395. }
  396. spin_unlock_irqrestore(&mp->lock, flags);
  397. }
  398. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  399. {
  400. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  401. }
  402. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  403. {
  404. struct mv643xx_eth_private *mp = netdev_priv(dev);
  405. struct net_device_stats *stats = &dev->stats;
  406. unsigned int received_packets = 0;
  407. while (budget-- > 0) {
  408. struct sk_buff *skb;
  409. volatile struct rx_desc *rx_desc;
  410. unsigned int cmd_sts;
  411. unsigned long flags;
  412. spin_lock_irqsave(&mp->lock, flags);
  413. rx_desc = &mp->rx_desc_area[mp->rx_curr_desc];
  414. cmd_sts = rx_desc->cmd_sts;
  415. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  416. spin_unlock_irqrestore(&mp->lock, flags);
  417. break;
  418. }
  419. rmb();
  420. skb = mp->rx_skb[mp->rx_curr_desc];
  421. mp->rx_skb[mp->rx_curr_desc] = NULL;
  422. mp->rx_curr_desc = (mp->rx_curr_desc + 1) % mp->rx_ring_size;
  423. spin_unlock_irqrestore(&mp->lock, flags);
  424. dma_unmap_single(NULL, rx_desc->buf_ptr + ETH_HW_IP_ALIGN,
  425. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  426. mp->rx_desc_count--;
  427. received_packets++;
  428. /*
  429. * Update statistics.
  430. * Note byte count includes 4 byte CRC count
  431. */
  432. stats->rx_packets++;
  433. stats->rx_bytes += rx_desc->byte_cnt - ETH_HW_IP_ALIGN;
  434. /*
  435. * In case received a packet without first / last bits on OR
  436. * the error summary bit is on, the packets needs to be dropeed.
  437. */
  438. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  439. (RX_FIRST_DESC | RX_LAST_DESC))
  440. || (cmd_sts & ERROR_SUMMARY)) {
  441. stats->rx_dropped++;
  442. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  443. (RX_FIRST_DESC | RX_LAST_DESC)) {
  444. if (net_ratelimit())
  445. printk(KERN_ERR
  446. "%s: Received packet spread "
  447. "on multiple descriptors\n",
  448. dev->name);
  449. }
  450. if (cmd_sts & ERROR_SUMMARY)
  451. stats->rx_errors++;
  452. dev_kfree_skb_irq(skb);
  453. } else {
  454. /*
  455. * The -4 is for the CRC in the trailer of the
  456. * received packet
  457. */
  458. skb_put(skb, rx_desc->byte_cnt - ETH_HW_IP_ALIGN - 4);
  459. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  460. skb->ip_summed = CHECKSUM_UNNECESSARY;
  461. skb->csum = htons(
  462. (cmd_sts & 0x0007fff8) >> 3);
  463. }
  464. skb->protocol = eth_type_trans(skb, dev);
  465. #ifdef MV643XX_ETH_NAPI
  466. netif_receive_skb(skb);
  467. #else
  468. netif_rx(skb);
  469. #endif
  470. }
  471. dev->last_rx = jiffies;
  472. }
  473. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  474. return received_packets;
  475. }
  476. #ifdef MV643XX_ETH_NAPI
  477. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  478. {
  479. struct mv643xx_eth_private *mp = container_of(napi, struct mv643xx_eth_private, napi);
  480. struct net_device *dev = mp->dev;
  481. unsigned int port_num = mp->port_num;
  482. int work_done;
  483. #ifdef MV643XX_ETH_TX_FAST_REFILL
  484. if (++mp->tx_clean_threshold > 5) {
  485. mv643xx_eth_free_completed_tx_descs(dev);
  486. mp->tx_clean_threshold = 0;
  487. }
  488. #endif
  489. work_done = 0;
  490. if ((rdl(mp, RXQ_CURRENT_DESC_PTR(port_num)))
  491. != (u32) mp->rx_used_desc)
  492. work_done = mv643xx_eth_receive_queue(dev, budget);
  493. if (work_done < budget) {
  494. netif_rx_complete(dev, napi);
  495. wrl(mp, INT_CAUSE(port_num), 0);
  496. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  497. wrl(mp, INT_MASK(port_num), INT_RX | INT_EXT);
  498. }
  499. return work_done;
  500. }
  501. #endif
  502. /* tx ***********************************************************************/
  503. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  504. {
  505. unsigned int frag;
  506. skb_frag_t *fragp;
  507. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  508. fragp = &skb_shinfo(skb)->frags[frag];
  509. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  510. return 1;
  511. }
  512. return 0;
  513. }
  514. static int alloc_tx_desc_index(struct mv643xx_eth_private *mp)
  515. {
  516. int tx_desc_curr;
  517. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  518. tx_desc_curr = mp->tx_curr_desc;
  519. mp->tx_curr_desc = (tx_desc_curr + 1) % mp->tx_ring_size;
  520. BUG_ON(mp->tx_curr_desc == mp->tx_used_desc);
  521. return tx_desc_curr;
  522. }
  523. static void tx_fill_frag_descs(struct mv643xx_eth_private *mp,
  524. struct sk_buff *skb)
  525. {
  526. int frag;
  527. int tx_index;
  528. struct tx_desc *desc;
  529. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  530. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  531. tx_index = alloc_tx_desc_index(mp);
  532. desc = &mp->tx_desc_area[tx_index];
  533. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  534. /* Last Frag enables interrupt and frees the skb */
  535. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  536. desc->cmd_sts |= ZERO_PADDING |
  537. TX_LAST_DESC |
  538. TX_ENABLE_INTERRUPT;
  539. mp->tx_skb[tx_index] = skb;
  540. } else
  541. mp->tx_skb[tx_index] = NULL;
  542. desc = &mp->tx_desc_area[tx_index];
  543. desc->l4i_chk = 0;
  544. desc->byte_cnt = this_frag->size;
  545. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  546. this_frag->page_offset,
  547. this_frag->size,
  548. DMA_TO_DEVICE);
  549. }
  550. }
  551. static inline __be16 sum16_as_be(__sum16 sum)
  552. {
  553. return (__force __be16)sum;
  554. }
  555. static void tx_submit_descs_for_skb(struct mv643xx_eth_private *mp,
  556. struct sk_buff *skb)
  557. {
  558. int tx_index;
  559. struct tx_desc *desc;
  560. u32 cmd_sts;
  561. int length;
  562. int nr_frags = skb_shinfo(skb)->nr_frags;
  563. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  564. tx_index = alloc_tx_desc_index(mp);
  565. desc = &mp->tx_desc_area[tx_index];
  566. if (nr_frags) {
  567. tx_fill_frag_descs(mp, skb);
  568. length = skb_headlen(skb);
  569. mp->tx_skb[tx_index] = NULL;
  570. } else {
  571. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  572. length = skb->len;
  573. mp->tx_skb[tx_index] = skb;
  574. }
  575. desc->byte_cnt = length;
  576. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  577. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  578. BUG_ON(skb->protocol != htons(ETH_P_IP));
  579. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  580. GEN_IP_V4_CHECKSUM |
  581. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  582. switch (ip_hdr(skb)->protocol) {
  583. case IPPROTO_UDP:
  584. cmd_sts |= UDP_FRAME;
  585. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  586. break;
  587. case IPPROTO_TCP:
  588. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  589. break;
  590. default:
  591. BUG();
  592. }
  593. } else {
  594. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  595. cmd_sts |= 5 << TX_IHL_SHIFT;
  596. desc->l4i_chk = 0;
  597. }
  598. /* ensure all other descriptors are written before first cmd_sts */
  599. wmb();
  600. desc->cmd_sts = cmd_sts;
  601. /* ensure all descriptors are written before poking hardware */
  602. wmb();
  603. mv643xx_eth_port_enable_tx(mp, 1);
  604. mp->tx_desc_count += nr_frags + 1;
  605. }
  606. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  607. {
  608. struct mv643xx_eth_private *mp = netdev_priv(dev);
  609. struct net_device_stats *stats = &dev->stats;
  610. unsigned long flags;
  611. BUG_ON(netif_queue_stopped(dev));
  612. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  613. stats->tx_dropped++;
  614. printk(KERN_DEBUG "%s: failed to linearize tiny "
  615. "unaligned fragment\n", dev->name);
  616. return NETDEV_TX_BUSY;
  617. }
  618. spin_lock_irqsave(&mp->lock, flags);
  619. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  620. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  621. netif_stop_queue(dev);
  622. spin_unlock_irqrestore(&mp->lock, flags);
  623. return NETDEV_TX_BUSY;
  624. }
  625. tx_submit_descs_for_skb(mp, skb);
  626. stats->tx_bytes += skb->len;
  627. stats->tx_packets++;
  628. dev->trans_start = jiffies;
  629. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  630. netif_stop_queue(dev);
  631. spin_unlock_irqrestore(&mp->lock, flags);
  632. return NETDEV_TX_OK;
  633. }
  634. /* mii management interface *************************************************/
  635. static int phy_addr_get(struct mv643xx_eth_private *mp);
  636. static void read_smi_reg(struct mv643xx_eth_private *mp,
  637. unsigned int phy_reg, unsigned int *value)
  638. {
  639. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  640. int phy_addr = phy_addr_get(mp);
  641. unsigned long flags;
  642. int i;
  643. /* the SMI register is a shared resource */
  644. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  645. /* wait for the SMI register to become available */
  646. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  647. if (i == 1000) {
  648. printk("%s: PHY busy timeout\n", mp->dev->name);
  649. goto out;
  650. }
  651. udelay(10);
  652. }
  653. writel((phy_addr << 16) | (phy_reg << 21) | SMI_OPCODE_READ, smi_reg);
  654. /* now wait for the data to be valid */
  655. for (i = 0; !(readl(smi_reg) & SMI_READ_VALID); i++) {
  656. if (i == 1000) {
  657. printk("%s: PHY read timeout\n", mp->dev->name);
  658. goto out;
  659. }
  660. udelay(10);
  661. }
  662. *value = readl(smi_reg) & 0xffff;
  663. out:
  664. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  665. }
  666. static void write_smi_reg(struct mv643xx_eth_private *mp,
  667. unsigned int phy_reg, unsigned int value)
  668. {
  669. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  670. int phy_addr = phy_addr_get(mp);
  671. unsigned long flags;
  672. int i;
  673. /* the SMI register is a shared resource */
  674. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  675. /* wait for the SMI register to become available */
  676. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  677. if (i == 1000) {
  678. printk("%s: PHY busy timeout\n", mp->dev->name);
  679. goto out;
  680. }
  681. udelay(10);
  682. }
  683. writel((phy_addr << 16) | (phy_reg << 21) |
  684. SMI_OPCODE_WRITE | (value & 0xffff), smi_reg);
  685. out:
  686. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  687. }
  688. /* mib counters *************************************************************/
  689. static void clear_mib_counters(struct mv643xx_eth_private *mp)
  690. {
  691. unsigned int port_num = mp->port_num;
  692. int i;
  693. /* Perform dummy reads from MIB counters */
  694. for (i = 0; i < 0x80; i += 4)
  695. rdl(mp, MIB_COUNTERS(port_num) + i);
  696. }
  697. static inline u32 read_mib(struct mv643xx_eth_private *mp, int offset)
  698. {
  699. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  700. }
  701. static void update_mib_counters(struct mv643xx_eth_private *mp)
  702. {
  703. struct mib_counters *p = &mp->mib_counters;
  704. p->good_octets_received += read_mib(mp, 0x00);
  705. p->good_octets_received += (u64)read_mib(mp, 0x04) << 32;
  706. p->bad_octets_received += read_mib(mp, 0x08);
  707. p->internal_mac_transmit_err += read_mib(mp, 0x0c);
  708. p->good_frames_received += read_mib(mp, 0x10);
  709. p->bad_frames_received += read_mib(mp, 0x14);
  710. p->broadcast_frames_received += read_mib(mp, 0x18);
  711. p->multicast_frames_received += read_mib(mp, 0x1c);
  712. p->frames_64_octets += read_mib(mp, 0x20);
  713. p->frames_65_to_127_octets += read_mib(mp, 0x24);
  714. p->frames_128_to_255_octets += read_mib(mp, 0x28);
  715. p->frames_256_to_511_octets += read_mib(mp, 0x2c);
  716. p->frames_512_to_1023_octets += read_mib(mp, 0x30);
  717. p->frames_1024_to_max_octets += read_mib(mp, 0x34);
  718. p->good_octets_sent += read_mib(mp, 0x38);
  719. p->good_octets_sent += (u64)read_mib(mp, 0x3c) << 32;
  720. p->good_frames_sent += read_mib(mp, 0x40);
  721. p->excessive_collision += read_mib(mp, 0x44);
  722. p->multicast_frames_sent += read_mib(mp, 0x48);
  723. p->broadcast_frames_sent += read_mib(mp, 0x4c);
  724. p->unrec_mac_control_received += read_mib(mp, 0x50);
  725. p->fc_sent += read_mib(mp, 0x54);
  726. p->good_fc_received += read_mib(mp, 0x58);
  727. p->bad_fc_received += read_mib(mp, 0x5c);
  728. p->undersize_received += read_mib(mp, 0x60);
  729. p->fragments_received += read_mib(mp, 0x64);
  730. p->oversize_received += read_mib(mp, 0x68);
  731. p->jabber_received += read_mib(mp, 0x6c);
  732. p->mac_receive_error += read_mib(mp, 0x70);
  733. p->bad_crc_event += read_mib(mp, 0x74);
  734. p->collision += read_mib(mp, 0x78);
  735. p->late_collision += read_mib(mp, 0x7c);
  736. }
  737. /* ethtool ******************************************************************/
  738. struct mv643xx_eth_stats {
  739. char stat_string[ETH_GSTRING_LEN];
  740. int sizeof_stat;
  741. int netdev_off;
  742. int mp_off;
  743. };
  744. #define SSTAT(m) \
  745. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  746. offsetof(struct net_device, stats.m), -1 }
  747. #define MIBSTAT(m) \
  748. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  749. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  750. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  751. SSTAT(rx_packets),
  752. SSTAT(tx_packets),
  753. SSTAT(rx_bytes),
  754. SSTAT(tx_bytes),
  755. SSTAT(rx_errors),
  756. SSTAT(tx_errors),
  757. SSTAT(rx_dropped),
  758. SSTAT(tx_dropped),
  759. MIBSTAT(good_octets_received),
  760. MIBSTAT(bad_octets_received),
  761. MIBSTAT(internal_mac_transmit_err),
  762. MIBSTAT(good_frames_received),
  763. MIBSTAT(bad_frames_received),
  764. MIBSTAT(broadcast_frames_received),
  765. MIBSTAT(multicast_frames_received),
  766. MIBSTAT(frames_64_octets),
  767. MIBSTAT(frames_65_to_127_octets),
  768. MIBSTAT(frames_128_to_255_octets),
  769. MIBSTAT(frames_256_to_511_octets),
  770. MIBSTAT(frames_512_to_1023_octets),
  771. MIBSTAT(frames_1024_to_max_octets),
  772. MIBSTAT(good_octets_sent),
  773. MIBSTAT(good_frames_sent),
  774. MIBSTAT(excessive_collision),
  775. MIBSTAT(multicast_frames_sent),
  776. MIBSTAT(broadcast_frames_sent),
  777. MIBSTAT(unrec_mac_control_received),
  778. MIBSTAT(fc_sent),
  779. MIBSTAT(good_fc_received),
  780. MIBSTAT(bad_fc_received),
  781. MIBSTAT(undersize_received),
  782. MIBSTAT(fragments_received),
  783. MIBSTAT(oversize_received),
  784. MIBSTAT(jabber_received),
  785. MIBSTAT(mac_receive_error),
  786. MIBSTAT(bad_crc_event),
  787. MIBSTAT(collision),
  788. MIBSTAT(late_collision),
  789. };
  790. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  791. {
  792. struct mv643xx_eth_private *mp = netdev_priv(dev);
  793. int err;
  794. spin_lock_irq(&mp->lock);
  795. err = mii_ethtool_gset(&mp->mii, cmd);
  796. spin_unlock_irq(&mp->lock);
  797. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  798. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  799. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  800. return err;
  801. }
  802. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  803. {
  804. struct mv643xx_eth_private *mp = netdev_priv(dev);
  805. int err;
  806. spin_lock_irq(&mp->lock);
  807. err = mii_ethtool_sset(&mp->mii, cmd);
  808. spin_unlock_irq(&mp->lock);
  809. return err;
  810. }
  811. static void mv643xx_eth_get_drvinfo(struct net_device *netdev,
  812. struct ethtool_drvinfo *drvinfo)
  813. {
  814. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  815. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  816. strncpy(drvinfo->fw_version, "N/A", 32);
  817. strncpy(drvinfo->bus_info, "mv643xx", 32);
  818. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  819. }
  820. static int mv643xx_eth_nway_restart(struct net_device *dev)
  821. {
  822. struct mv643xx_eth_private *mp = netdev_priv(dev);
  823. return mii_nway_restart(&mp->mii);
  824. }
  825. static u32 mv643xx_eth_get_link(struct net_device *dev)
  826. {
  827. struct mv643xx_eth_private *mp = netdev_priv(dev);
  828. return mii_link_ok(&mp->mii);
  829. }
  830. static void mv643xx_eth_get_strings(struct net_device *netdev, uint32_t stringset,
  831. uint8_t *data)
  832. {
  833. int i;
  834. switch(stringset) {
  835. case ETH_SS_STATS:
  836. for (i=0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  837. memcpy(data + i * ETH_GSTRING_LEN,
  838. mv643xx_eth_stats[i].stat_string,
  839. ETH_GSTRING_LEN);
  840. }
  841. break;
  842. }
  843. }
  844. static void mv643xx_eth_get_ethtool_stats(struct net_device *netdev,
  845. struct ethtool_stats *stats, uint64_t *data)
  846. {
  847. struct mv643xx_eth_private *mp = netdev->priv;
  848. int i;
  849. update_mib_counters(mp);
  850. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  851. const struct mv643xx_eth_stats *stat;
  852. void *p;
  853. stat = mv643xx_eth_stats + i;
  854. if (stat->netdev_off >= 0)
  855. p = ((void *)mp->dev) + stat->netdev_off;
  856. else
  857. p = ((void *)mp) + stat->mp_off;
  858. data[i] = (stat->sizeof_stat == 8) ?
  859. *(uint64_t *)p : *(uint32_t *)p;
  860. }
  861. }
  862. static int mv643xx_eth_get_sset_count(struct net_device *netdev, int sset)
  863. {
  864. switch (sset) {
  865. case ETH_SS_STATS:
  866. return ARRAY_SIZE(mv643xx_eth_stats);
  867. default:
  868. return -EOPNOTSUPP;
  869. }
  870. }
  871. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  872. .get_settings = mv643xx_eth_get_settings,
  873. .set_settings = mv643xx_eth_set_settings,
  874. .get_drvinfo = mv643xx_eth_get_drvinfo,
  875. .get_link = mv643xx_eth_get_link,
  876. .set_sg = ethtool_op_set_sg,
  877. .get_sset_count = mv643xx_eth_get_sset_count,
  878. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  879. .get_strings = mv643xx_eth_get_strings,
  880. .nway_reset = mv643xx_eth_nway_restart,
  881. };
  882. /* address handling *********************************************************/
  883. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  884. {
  885. unsigned int port_num = mp->port_num;
  886. unsigned int mac_h;
  887. unsigned int mac_l;
  888. mac_h = rdl(mp, MAC_ADDR_HIGH(port_num));
  889. mac_l = rdl(mp, MAC_ADDR_LOW(port_num));
  890. addr[0] = (mac_h >> 24) & 0xff;
  891. addr[1] = (mac_h >> 16) & 0xff;
  892. addr[2] = (mac_h >> 8) & 0xff;
  893. addr[3] = mac_h & 0xff;
  894. addr[4] = (mac_l >> 8) & 0xff;
  895. addr[5] = mac_l & 0xff;
  896. }
  897. static void init_mac_tables(struct mv643xx_eth_private *mp)
  898. {
  899. unsigned int port_num = mp->port_num;
  900. int table_index;
  901. /* Clear DA filter unicast table (Ex_dFUT) */
  902. for (table_index = 0; table_index <= 0xC; table_index += 4)
  903. wrl(mp, UNICAST_TABLE(port_num) + table_index, 0);
  904. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  905. /* Clear DA filter special multicast table (Ex_dFSMT) */
  906. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  907. /* Clear DA filter other multicast table (Ex_dFOMT) */
  908. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  909. }
  910. }
  911. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  912. int table, unsigned char entry)
  913. {
  914. unsigned int table_reg;
  915. unsigned int tbl_offset;
  916. unsigned int reg_offset;
  917. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  918. reg_offset = entry % 4; /* Entry offset within the register */
  919. /* Set "accepts frame bit" at specified table entry */
  920. table_reg = rdl(mp, table + tbl_offset);
  921. table_reg |= 0x01 << (8 * reg_offset);
  922. wrl(mp, table + tbl_offset, table_reg);
  923. }
  924. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  925. {
  926. unsigned int port_num = mp->port_num;
  927. unsigned int mac_h;
  928. unsigned int mac_l;
  929. int table;
  930. mac_l = (addr[4] << 8) | (addr[5]);
  931. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
  932. (addr[3] << 0);
  933. wrl(mp, MAC_ADDR_LOW(port_num), mac_l);
  934. wrl(mp, MAC_ADDR_HIGH(port_num), mac_h);
  935. /* Accept frames with this address */
  936. table = UNICAST_TABLE(port_num);
  937. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  938. }
  939. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  940. {
  941. struct mv643xx_eth_private *mp = netdev_priv(dev);
  942. init_mac_tables(mp);
  943. uc_addr_set(mp, dev->dev_addr);
  944. }
  945. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  946. {
  947. int i;
  948. for (i = 0; i < 6; i++)
  949. /* +2 is for the offset of the HW addr type */
  950. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  951. mv643xx_eth_update_mac_address(dev);
  952. return 0;
  953. }
  954. static void mc_addr(struct mv643xx_eth_private *mp, unsigned char *addr)
  955. {
  956. unsigned int port_num = mp->port_num;
  957. unsigned int mac_h;
  958. unsigned int mac_l;
  959. unsigned char crc_result = 0;
  960. int table;
  961. int mac_array[48];
  962. int crc[8];
  963. int i;
  964. if ((addr[0] == 0x01) && (addr[1] == 0x00) &&
  965. (addr[2] == 0x5E) && (addr[3] == 0x00) && (addr[4] == 0x00)) {
  966. table = SPECIAL_MCAST_TABLE(port_num);
  967. set_filter_table_entry(mp, table, addr[5]);
  968. return;
  969. }
  970. /* Calculate CRC-8 out of the given address */
  971. mac_h = (addr[0] << 8) | (addr[1]);
  972. mac_l = (addr[2] << 24) | (addr[3] << 16) |
  973. (addr[4] << 8) | (addr[5] << 0);
  974. for (i = 0; i < 32; i++)
  975. mac_array[i] = (mac_l >> i) & 0x1;
  976. for (i = 32; i < 48; i++)
  977. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  978. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  979. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  980. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  981. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  982. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  983. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  984. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  985. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  986. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  987. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  988. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  989. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  990. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  991. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  992. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  993. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  994. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  995. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  996. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  997. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  998. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  999. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  1000. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  1001. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  1002. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  1003. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  1004. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  1005. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  1006. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  1007. mac_array[3] ^ mac_array[2];
  1008. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  1009. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  1010. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  1011. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  1012. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  1013. mac_array[4] ^ mac_array[3];
  1014. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  1015. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  1016. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  1017. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  1018. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  1019. mac_array[4];
  1020. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  1021. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  1022. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  1023. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  1024. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  1025. for (i = 0; i < 8; i++)
  1026. crc_result = crc_result | (crc[i] << i);
  1027. table = OTHER_MCAST_TABLE(port_num);
  1028. set_filter_table_entry(mp, table, crc_result);
  1029. }
  1030. static void set_multicast_list(struct net_device *dev)
  1031. {
  1032. struct dev_mc_list *mc_list;
  1033. int i;
  1034. int table_index;
  1035. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1036. unsigned int port_num = mp->port_num;
  1037. /* If the device is in promiscuous mode or in all multicast mode,
  1038. * we will fully populate both multicast tables with accept.
  1039. * This is guaranteed to yield a match on all multicast addresses...
  1040. */
  1041. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  1042. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1043. /* Set all entries in DA filter special multicast
  1044. * table (Ex_dFSMT)
  1045. * Set for ETH_Q0 for now
  1046. * Bits
  1047. * 0 Accept=1, Drop=0
  1048. * 3-1 Queue ETH_Q0=0
  1049. * 7-4 Reserved = 0;
  1050. */
  1051. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1052. /* Set all entries in DA filter other multicast
  1053. * table (Ex_dFOMT)
  1054. * Set for ETH_Q0 for now
  1055. * Bits
  1056. * 0 Accept=1, Drop=0
  1057. * 3-1 Queue ETH_Q0=0
  1058. * 7-4 Reserved = 0;
  1059. */
  1060. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1061. }
  1062. return;
  1063. }
  1064. /* We will clear out multicast tables every time we get the list.
  1065. * Then add the entire new list...
  1066. */
  1067. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1068. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1069. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  1070. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1071. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  1072. }
  1073. /* Get pointer to net_device multicast list and add each one... */
  1074. for (i = 0, mc_list = dev->mc_list;
  1075. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1076. i++, mc_list = mc_list->next)
  1077. if (mc_list->dmi_addrlen == 6)
  1078. mc_addr(mp, mc_list->dmi_addr);
  1079. }
  1080. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1081. {
  1082. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1083. u32 config_reg;
  1084. config_reg = rdl(mp, PORT_CONFIG(mp->port_num));
  1085. if (dev->flags & IFF_PROMISC)
  1086. config_reg |= UNICAST_PROMISCUOUS_MODE;
  1087. else
  1088. config_reg &= ~UNICAST_PROMISCUOUS_MODE;
  1089. wrl(mp, PORT_CONFIG(mp->port_num), config_reg);
  1090. set_multicast_list(dev);
  1091. }
  1092. /* rx/tx queue initialisation ***********************************************/
  1093. static void ether_init_rx_desc_ring(struct mv643xx_eth_private *mp)
  1094. {
  1095. volatile struct rx_desc *p_rx_desc;
  1096. int rx_desc_num = mp->rx_ring_size;
  1097. int i;
  1098. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  1099. p_rx_desc = (struct rx_desc *)mp->rx_desc_area;
  1100. for (i = 0; i < rx_desc_num; i++) {
  1101. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  1102. ((i + 1) % rx_desc_num) * sizeof(struct rx_desc);
  1103. }
  1104. /* Save Rx desc pointer to driver struct. */
  1105. mp->rx_curr_desc = 0;
  1106. mp->rx_used_desc = 0;
  1107. mp->rx_desc_area_size = rx_desc_num * sizeof(struct rx_desc);
  1108. }
  1109. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  1110. {
  1111. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1112. int curr;
  1113. /* Stop RX Queues */
  1114. mv643xx_eth_port_disable_rx(mp);
  1115. /* Free preallocated skb's on RX rings */
  1116. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  1117. if (mp->rx_skb[curr]) {
  1118. dev_kfree_skb(mp->rx_skb[curr]);
  1119. mp->rx_desc_count--;
  1120. }
  1121. }
  1122. if (mp->rx_desc_count)
  1123. printk(KERN_ERR
  1124. "%s: Error in freeing Rx Ring. %d skb's still"
  1125. " stuck in RX Ring - ignoring them\n", dev->name,
  1126. mp->rx_desc_count);
  1127. /* Free RX ring */
  1128. if (mp->rx_sram_size)
  1129. iounmap(mp->rx_desc_area);
  1130. else
  1131. dma_free_coherent(NULL, mp->rx_desc_area_size,
  1132. mp->rx_desc_area, mp->rx_desc_dma);
  1133. }
  1134. static void ether_init_tx_desc_ring(struct mv643xx_eth_private *mp)
  1135. {
  1136. int tx_desc_num = mp->tx_ring_size;
  1137. struct tx_desc *p_tx_desc;
  1138. int i;
  1139. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  1140. p_tx_desc = (struct tx_desc *)mp->tx_desc_area;
  1141. for (i = 0; i < tx_desc_num; i++) {
  1142. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  1143. ((i + 1) % tx_desc_num) * sizeof(struct tx_desc);
  1144. }
  1145. mp->tx_curr_desc = 0;
  1146. mp->tx_used_desc = 0;
  1147. mp->tx_desc_area_size = tx_desc_num * sizeof(struct tx_desc);
  1148. }
  1149. static int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  1150. {
  1151. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1152. struct tx_desc *desc;
  1153. u32 cmd_sts;
  1154. struct sk_buff *skb;
  1155. unsigned long flags;
  1156. int tx_index;
  1157. dma_addr_t addr;
  1158. int count;
  1159. int released = 0;
  1160. while (mp->tx_desc_count > 0) {
  1161. spin_lock_irqsave(&mp->lock, flags);
  1162. /* tx_desc_count might have changed before acquiring the lock */
  1163. if (mp->tx_desc_count <= 0) {
  1164. spin_unlock_irqrestore(&mp->lock, flags);
  1165. return released;
  1166. }
  1167. tx_index = mp->tx_used_desc;
  1168. desc = &mp->tx_desc_area[tx_index];
  1169. cmd_sts = desc->cmd_sts;
  1170. if (!force && (cmd_sts & BUFFER_OWNED_BY_DMA)) {
  1171. spin_unlock_irqrestore(&mp->lock, flags);
  1172. return released;
  1173. }
  1174. mp->tx_used_desc = (tx_index + 1) % mp->tx_ring_size;
  1175. mp->tx_desc_count--;
  1176. addr = desc->buf_ptr;
  1177. count = desc->byte_cnt;
  1178. skb = mp->tx_skb[tx_index];
  1179. if (skb)
  1180. mp->tx_skb[tx_index] = NULL;
  1181. if (cmd_sts & ERROR_SUMMARY) {
  1182. printk("%s: Error in TX\n", dev->name);
  1183. dev->stats.tx_errors++;
  1184. }
  1185. spin_unlock_irqrestore(&mp->lock, flags);
  1186. if (cmd_sts & TX_FIRST_DESC)
  1187. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1188. else
  1189. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1190. if (skb)
  1191. dev_kfree_skb_irq(skb);
  1192. released = 1;
  1193. }
  1194. return released;
  1195. }
  1196. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  1197. {
  1198. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1199. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  1200. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  1201. netif_wake_queue(dev);
  1202. }
  1203. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  1204. {
  1205. mv643xx_eth_free_tx_descs(dev, 1);
  1206. }
  1207. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  1208. {
  1209. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1210. /* Stop Tx Queues */
  1211. mv643xx_eth_port_disable_tx(mp);
  1212. /* Free outstanding skb's on TX ring */
  1213. mv643xx_eth_free_all_tx_descs(dev);
  1214. BUG_ON(mp->tx_used_desc != mp->tx_curr_desc);
  1215. /* Free TX ring */
  1216. if (mp->tx_sram_size)
  1217. iounmap(mp->tx_desc_area);
  1218. else
  1219. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1220. mp->tx_desc_area, mp->tx_desc_dma);
  1221. }
  1222. /* netdev ops and related ***************************************************/
  1223. static void port_reset(struct mv643xx_eth_private *mp);
  1224. static void mv643xx_eth_update_pscr(struct net_device *dev,
  1225. struct ethtool_cmd *ecmd)
  1226. {
  1227. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1228. int port_num = mp->port_num;
  1229. u32 o_pscr, n_pscr;
  1230. unsigned int queues;
  1231. o_pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1232. n_pscr = o_pscr;
  1233. /* clear speed, duplex and rx buffer size fields */
  1234. n_pscr &= ~(SET_MII_SPEED_TO_100 |
  1235. SET_GMII_SPEED_TO_1000 |
  1236. SET_FULL_DUPLEX_MODE |
  1237. MAX_RX_PACKET_MASK);
  1238. if (ecmd->duplex == DUPLEX_FULL)
  1239. n_pscr |= SET_FULL_DUPLEX_MODE;
  1240. if (ecmd->speed == SPEED_1000)
  1241. n_pscr |= SET_GMII_SPEED_TO_1000 |
  1242. MAX_RX_PACKET_9700BYTE;
  1243. else {
  1244. if (ecmd->speed == SPEED_100)
  1245. n_pscr |= SET_MII_SPEED_TO_100;
  1246. n_pscr |= MAX_RX_PACKET_1522BYTE;
  1247. }
  1248. if (n_pscr != o_pscr) {
  1249. if ((o_pscr & SERIAL_PORT_ENABLE) == 0)
  1250. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1251. else {
  1252. queues = mv643xx_eth_port_disable_tx(mp);
  1253. o_pscr &= ~SERIAL_PORT_ENABLE;
  1254. wrl(mp, PORT_SERIAL_CONTROL(port_num), o_pscr);
  1255. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1256. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1257. if (queues)
  1258. mv643xx_eth_port_enable_tx(mp, queues);
  1259. }
  1260. }
  1261. }
  1262. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  1263. {
  1264. struct net_device *dev = (struct net_device *)dev_id;
  1265. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1266. u32 int_cause, int_cause_ext = 0;
  1267. unsigned int port_num = mp->port_num;
  1268. /* Read interrupt cause registers */
  1269. int_cause = rdl(mp, INT_CAUSE(port_num)) & (INT_RX | INT_EXT);
  1270. if (int_cause & INT_EXT) {
  1271. int_cause_ext = rdl(mp, INT_CAUSE_EXT(port_num))
  1272. & (INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1273. wrl(mp, INT_CAUSE_EXT(port_num), ~int_cause_ext);
  1274. }
  1275. /* PHY status changed */
  1276. if (int_cause_ext & (INT_EXT_LINK | INT_EXT_PHY)) {
  1277. struct ethtool_cmd cmd;
  1278. if (mii_link_ok(&mp->mii)) {
  1279. mii_ethtool_gset(&mp->mii, &cmd);
  1280. mv643xx_eth_update_pscr(dev, &cmd);
  1281. mv643xx_eth_port_enable_tx(mp, 1);
  1282. if (!netif_carrier_ok(dev)) {
  1283. netif_carrier_on(dev);
  1284. if (mp->tx_ring_size - mp->tx_desc_count >=
  1285. MAX_DESCS_PER_SKB)
  1286. netif_wake_queue(dev);
  1287. }
  1288. } else if (netif_carrier_ok(dev)) {
  1289. netif_stop_queue(dev);
  1290. netif_carrier_off(dev);
  1291. }
  1292. }
  1293. #ifdef MV643XX_ETH_NAPI
  1294. if (int_cause & INT_RX) {
  1295. /* schedule the NAPI poll routine to maintain port */
  1296. wrl(mp, INT_MASK(port_num), 0x00000000);
  1297. /* wait for previous write to complete */
  1298. rdl(mp, INT_MASK(port_num));
  1299. netif_rx_schedule(dev, &mp->napi);
  1300. }
  1301. #else
  1302. if (int_cause & INT_RX)
  1303. mv643xx_eth_receive_queue(dev, INT_MAX);
  1304. #endif
  1305. if (int_cause_ext & INT_EXT_TX)
  1306. mv643xx_eth_free_completed_tx_descs(dev);
  1307. /*
  1308. * If no real interrupt occured, exit.
  1309. * This can happen when using gigE interrupt coalescing mechanism.
  1310. */
  1311. if ((int_cause == 0x0) && (int_cause_ext == 0x0))
  1312. return IRQ_NONE;
  1313. return IRQ_HANDLED;
  1314. }
  1315. static void phy_reset(struct mv643xx_eth_private *mp)
  1316. {
  1317. unsigned int phy_reg_data;
  1318. /* Reset the PHY */
  1319. read_smi_reg(mp, 0, &phy_reg_data);
  1320. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  1321. write_smi_reg(mp, 0, phy_reg_data);
  1322. /* wait for PHY to come out of reset */
  1323. do {
  1324. udelay(1);
  1325. read_smi_reg(mp, 0, &phy_reg_data);
  1326. } while (phy_reg_data & 0x8000);
  1327. }
  1328. static void port_start(struct net_device *dev)
  1329. {
  1330. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1331. unsigned int port_num = mp->port_num;
  1332. int tx_curr_desc, rx_curr_desc;
  1333. u32 pscr;
  1334. struct ethtool_cmd ethtool_cmd;
  1335. /* Assignment of Tx CTRP of given queue */
  1336. tx_curr_desc = mp->tx_curr_desc;
  1337. wrl(mp, TXQ_CURRENT_DESC_PTR(port_num),
  1338. (u32)((struct tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1339. /* Assignment of Rx CRDP of given queue */
  1340. rx_curr_desc = mp->rx_curr_desc;
  1341. wrl(mp, RXQ_CURRENT_DESC_PTR(port_num),
  1342. (u32)((struct rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1343. /* Add the assigned Ethernet address to the port's address table */
  1344. uc_addr_set(mp, dev->dev_addr);
  1345. /*
  1346. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1347. * frames to RX queue #0.
  1348. */
  1349. wrl(mp, PORT_CONFIG(port_num), 0x00000000);
  1350. /*
  1351. * Treat BPDUs as normal multicasts, and disable partition mode.
  1352. */
  1353. wrl(mp, PORT_CONFIG_EXT(port_num), 0x00000000);
  1354. pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1355. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  1356. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1357. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1358. DISABLE_AUTO_NEG_SPEED_GMII |
  1359. DISABLE_AUTO_NEG_FOR_DUPLEX |
  1360. DO_NOT_FORCE_LINK_FAIL |
  1361. SERIAL_PORT_CONTROL_RESERVED;
  1362. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1363. pscr |= SERIAL_PORT_ENABLE;
  1364. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1365. /* Assign port SDMA configuration */
  1366. wrl(mp, SDMA_CONFIG(port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1367. /* Enable port Rx. */
  1368. mv643xx_eth_port_enable_rx(mp, 1);
  1369. /* Disable port bandwidth limits by clearing MTU register */
  1370. wrl(mp, TX_BW_MTU(port_num), 0);
  1371. /* save phy settings across reset */
  1372. mv643xx_eth_get_settings(dev, &ethtool_cmd);
  1373. phy_reset(mp);
  1374. mv643xx_eth_set_settings(dev, &ethtool_cmd);
  1375. }
  1376. #ifdef MV643XX_ETH_COAL
  1377. static unsigned int set_rx_coal(struct mv643xx_eth_private *mp,
  1378. unsigned int delay)
  1379. {
  1380. unsigned int port_num = mp->port_num;
  1381. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1382. /* Set RX Coalescing mechanism */
  1383. wrl(mp, SDMA_CONFIG(port_num),
  1384. ((coal & 0x3fff) << 8) |
  1385. (rdl(mp, SDMA_CONFIG(port_num))
  1386. & 0xffc000ff));
  1387. return coal;
  1388. }
  1389. #endif
  1390. static unsigned int set_tx_coal(struct mv643xx_eth_private *mp,
  1391. unsigned int delay)
  1392. {
  1393. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1394. /* Set TX Coalescing mechanism */
  1395. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), coal << 4);
  1396. return coal;
  1397. }
  1398. static void port_init(struct mv643xx_eth_private *mp)
  1399. {
  1400. port_reset(mp);
  1401. init_mac_tables(mp);
  1402. }
  1403. static int mv643xx_eth_open(struct net_device *dev)
  1404. {
  1405. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1406. unsigned int port_num = mp->port_num;
  1407. unsigned int size;
  1408. int err;
  1409. /* Clear any pending ethernet port interrupts */
  1410. wrl(mp, INT_CAUSE(port_num), 0);
  1411. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  1412. /* wait for previous write to complete */
  1413. rdl(mp, INT_CAUSE_EXT(port_num));
  1414. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  1415. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  1416. if (err) {
  1417. printk(KERN_ERR "%s: Can not assign IRQ\n", dev->name);
  1418. return -EAGAIN;
  1419. }
  1420. port_init(mp);
  1421. memset(&mp->timeout, 0, sizeof(struct timer_list));
  1422. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  1423. mp->timeout.data = (unsigned long)dev;
  1424. /* Allocate RX and TX skb rings */
  1425. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  1426. GFP_KERNEL);
  1427. if (!mp->rx_skb) {
  1428. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  1429. err = -ENOMEM;
  1430. goto out_free_irq;
  1431. }
  1432. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  1433. GFP_KERNEL);
  1434. if (!mp->tx_skb) {
  1435. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  1436. err = -ENOMEM;
  1437. goto out_free_rx_skb;
  1438. }
  1439. /* Allocate TX ring */
  1440. mp->tx_desc_count = 0;
  1441. size = mp->tx_ring_size * sizeof(struct tx_desc);
  1442. mp->tx_desc_area_size = size;
  1443. if (mp->tx_sram_size) {
  1444. mp->tx_desc_area = ioremap(mp->tx_sram_addr,
  1445. mp->tx_sram_size);
  1446. mp->tx_desc_dma = mp->tx_sram_addr;
  1447. } else
  1448. mp->tx_desc_area = dma_alloc_coherent(NULL, size,
  1449. &mp->tx_desc_dma,
  1450. GFP_KERNEL);
  1451. if (!mp->tx_desc_area) {
  1452. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  1453. dev->name, size);
  1454. err = -ENOMEM;
  1455. goto out_free_tx_skb;
  1456. }
  1457. BUG_ON((u32) mp->tx_desc_area & 0xf); /* check 16-byte alignment */
  1458. memset((void *)mp->tx_desc_area, 0, mp->tx_desc_area_size);
  1459. ether_init_tx_desc_ring(mp);
  1460. /* Allocate RX ring */
  1461. mp->rx_desc_count = 0;
  1462. size = mp->rx_ring_size * sizeof(struct rx_desc);
  1463. mp->rx_desc_area_size = size;
  1464. if (mp->rx_sram_size) {
  1465. mp->rx_desc_area = ioremap(mp->rx_sram_addr,
  1466. mp->rx_sram_size);
  1467. mp->rx_desc_dma = mp->rx_sram_addr;
  1468. } else
  1469. mp->rx_desc_area = dma_alloc_coherent(NULL, size,
  1470. &mp->rx_desc_dma,
  1471. GFP_KERNEL);
  1472. if (!mp->rx_desc_area) {
  1473. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  1474. dev->name, size);
  1475. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  1476. dev->name);
  1477. if (mp->rx_sram_size)
  1478. iounmap(mp->tx_desc_area);
  1479. else
  1480. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1481. mp->tx_desc_area, mp->tx_desc_dma);
  1482. err = -ENOMEM;
  1483. goto out_free_tx_skb;
  1484. }
  1485. memset((void *)mp->rx_desc_area, 0, size);
  1486. ether_init_rx_desc_ring(mp);
  1487. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  1488. #ifdef MV643XX_ETH_NAPI
  1489. napi_enable(&mp->napi);
  1490. #endif
  1491. port_start(dev);
  1492. /* Interrupt Coalescing */
  1493. #ifdef MV643XX_ETH_COAL
  1494. mp->rx_int_coal = set_rx_coal(mp, MV643XX_ETH_RX_COAL);
  1495. #endif
  1496. mp->tx_int_coal = set_tx_coal(mp, MV643XX_ETH_TX_COAL);
  1497. /* Unmask phy and link status changes interrupts */
  1498. wrl(mp, INT_MASK_EXT(port_num), INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1499. /* Unmask RX buffer and TX end interrupt */
  1500. wrl(mp, INT_MASK(port_num), INT_RX | INT_EXT);
  1501. return 0;
  1502. out_free_tx_skb:
  1503. kfree(mp->tx_skb);
  1504. out_free_rx_skb:
  1505. kfree(mp->rx_skb);
  1506. out_free_irq:
  1507. free_irq(dev->irq, dev);
  1508. return err;
  1509. }
  1510. static void port_reset(struct mv643xx_eth_private *mp)
  1511. {
  1512. unsigned int port_num = mp->port_num;
  1513. unsigned int reg_data;
  1514. mv643xx_eth_port_disable_tx(mp);
  1515. mv643xx_eth_port_disable_rx(mp);
  1516. /* Clear all MIB counters */
  1517. clear_mib_counters(mp);
  1518. /* Reset the Enable bit in the Configuration Register */
  1519. reg_data = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1520. reg_data &= ~(SERIAL_PORT_ENABLE |
  1521. DO_NOT_FORCE_LINK_FAIL |
  1522. FORCE_LINK_PASS);
  1523. wrl(mp, PORT_SERIAL_CONTROL(port_num), reg_data);
  1524. }
  1525. static int mv643xx_eth_stop(struct net_device *dev)
  1526. {
  1527. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1528. unsigned int port_num = mp->port_num;
  1529. /* Mask all interrupts on ethernet port */
  1530. wrl(mp, INT_MASK(port_num), 0x00000000);
  1531. /* wait for previous write to complete */
  1532. rdl(mp, INT_MASK(port_num));
  1533. #ifdef MV643XX_ETH_NAPI
  1534. napi_disable(&mp->napi);
  1535. #endif
  1536. netif_carrier_off(dev);
  1537. netif_stop_queue(dev);
  1538. port_reset(mp);
  1539. mv643xx_eth_free_tx_rings(dev);
  1540. mv643xx_eth_free_rx_rings(dev);
  1541. free_irq(dev->irq, dev);
  1542. return 0;
  1543. }
  1544. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1545. {
  1546. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1547. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1548. }
  1549. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1550. {
  1551. if ((new_mtu > 9500) || (new_mtu < 64))
  1552. return -EINVAL;
  1553. dev->mtu = new_mtu;
  1554. if (!netif_running(dev))
  1555. return 0;
  1556. /*
  1557. * Stop and then re-open the interface. This will allocate RX
  1558. * skbs of the new MTU.
  1559. * There is a possible danger that the open will not succeed,
  1560. * due to memory being full, which might fail the open function.
  1561. */
  1562. mv643xx_eth_stop(dev);
  1563. if (mv643xx_eth_open(dev)) {
  1564. printk(KERN_ERR "%s: Fatal error on opening device\n",
  1565. dev->name);
  1566. }
  1567. return 0;
  1568. }
  1569. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  1570. {
  1571. struct mv643xx_eth_private *mp = container_of(ugly, struct mv643xx_eth_private,
  1572. tx_timeout_task);
  1573. struct net_device *dev = mp->dev;
  1574. if (!netif_running(dev))
  1575. return;
  1576. netif_stop_queue(dev);
  1577. port_reset(mp);
  1578. port_start(dev);
  1579. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  1580. netif_wake_queue(dev);
  1581. }
  1582. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1583. {
  1584. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1585. printk(KERN_INFO "%s: TX timeout ", dev->name);
  1586. /* Do the reset outside of interrupt context */
  1587. schedule_work(&mp->tx_timeout_task);
  1588. }
  1589. #ifdef CONFIG_NET_POLL_CONTROLLER
  1590. static void mv643xx_eth_netpoll(struct net_device *netdev)
  1591. {
  1592. struct mv643xx_eth_private *mp = netdev_priv(netdev);
  1593. int port_num = mp->port_num;
  1594. wrl(mp, INT_MASK(port_num), 0x00000000);
  1595. /* wait for previous write to complete */
  1596. rdl(mp, INT_MASK(port_num));
  1597. mv643xx_eth_int_handler(netdev->irq, netdev);
  1598. wrl(mp, INT_MASK(port_num), INT_RX | INT_CAUSE_EXT);
  1599. }
  1600. #endif
  1601. static int mv643xx_eth_mdio_read(struct net_device *dev, int phy_id, int location)
  1602. {
  1603. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1604. int val;
  1605. read_smi_reg(mp, location, &val);
  1606. return val;
  1607. }
  1608. static void mv643xx_eth_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  1609. {
  1610. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1611. write_smi_reg(mp, location, val);
  1612. }
  1613. /* platform glue ************************************************************/
  1614. static void
  1615. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1616. struct mbus_dram_target_info *dram)
  1617. {
  1618. void __iomem *base = msp->base;
  1619. u32 win_enable;
  1620. u32 win_protect;
  1621. int i;
  1622. for (i = 0; i < 6; i++) {
  1623. writel(0, base + WINDOW_BASE(i));
  1624. writel(0, base + WINDOW_SIZE(i));
  1625. if (i < 4)
  1626. writel(0, base + WINDOW_REMAP_HIGH(i));
  1627. }
  1628. win_enable = 0x3f;
  1629. win_protect = 0;
  1630. for (i = 0; i < dram->num_cs; i++) {
  1631. struct mbus_dram_window *cs = dram->cs + i;
  1632. writel((cs->base & 0xffff0000) |
  1633. (cs->mbus_attr << 8) |
  1634. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1635. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1636. win_enable &= ~(1 << i);
  1637. win_protect |= 3 << (2 * i);
  1638. }
  1639. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1640. msp->win_protect = win_protect;
  1641. }
  1642. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1643. {
  1644. static int mv643xx_eth_version_printed = 0;
  1645. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1646. struct mv643xx_eth_shared_private *msp;
  1647. struct resource *res;
  1648. int ret;
  1649. if (!mv643xx_eth_version_printed++)
  1650. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1651. ret = -EINVAL;
  1652. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1653. if (res == NULL)
  1654. goto out;
  1655. ret = -ENOMEM;
  1656. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1657. if (msp == NULL)
  1658. goto out;
  1659. memset(msp, 0, sizeof(*msp));
  1660. msp->base = ioremap(res->start, res->end - res->start + 1);
  1661. if (msp->base == NULL)
  1662. goto out_free;
  1663. spin_lock_init(&msp->phy_lock);
  1664. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1665. platform_set_drvdata(pdev, msp);
  1666. /*
  1667. * (Re-)program MBUS remapping windows if we are asked to.
  1668. */
  1669. if (pd != NULL && pd->dram != NULL)
  1670. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1671. return 0;
  1672. out_free:
  1673. kfree(msp);
  1674. out:
  1675. return ret;
  1676. }
  1677. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1678. {
  1679. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1680. iounmap(msp->base);
  1681. kfree(msp);
  1682. return 0;
  1683. }
  1684. static struct platform_driver mv643xx_eth_shared_driver = {
  1685. .probe = mv643xx_eth_shared_probe,
  1686. .remove = mv643xx_eth_shared_remove,
  1687. .driver = {
  1688. .name = MV643XX_ETH_SHARED_NAME,
  1689. .owner = THIS_MODULE,
  1690. },
  1691. };
  1692. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1693. {
  1694. u32 reg_data;
  1695. int addr_shift = 5 * mp->port_num;
  1696. reg_data = rdl(mp, PHY_ADDR);
  1697. reg_data &= ~(0x1f << addr_shift);
  1698. reg_data |= (phy_addr & 0x1f) << addr_shift;
  1699. wrl(mp, PHY_ADDR, reg_data);
  1700. }
  1701. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1702. {
  1703. unsigned int reg_data;
  1704. reg_data = rdl(mp, PHY_ADDR);
  1705. return ((reg_data >> (5 * mp->port_num)) & 0x1f);
  1706. }
  1707. static int phy_detect(struct mv643xx_eth_private *mp)
  1708. {
  1709. unsigned int phy_reg_data0;
  1710. int auto_neg;
  1711. read_smi_reg(mp, 0, &phy_reg_data0);
  1712. auto_neg = phy_reg_data0 & 0x1000;
  1713. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  1714. write_smi_reg(mp, 0, phy_reg_data0);
  1715. read_smi_reg(mp, 0, &phy_reg_data0);
  1716. if ((phy_reg_data0 & 0x1000) == auto_neg)
  1717. return -ENODEV; /* change didn't take */
  1718. phy_reg_data0 ^= 0x1000;
  1719. write_smi_reg(mp, 0, phy_reg_data0);
  1720. return 0;
  1721. }
  1722. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1723. int speed, int duplex,
  1724. struct ethtool_cmd *cmd)
  1725. {
  1726. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1727. memset(cmd, 0, sizeof(*cmd));
  1728. cmd->port = PORT_MII;
  1729. cmd->transceiver = XCVR_INTERNAL;
  1730. cmd->phy_address = phy_address;
  1731. if (speed == 0) {
  1732. cmd->autoneg = AUTONEG_ENABLE;
  1733. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1734. cmd->speed = SPEED_100;
  1735. cmd->advertising = ADVERTISED_10baseT_Half |
  1736. ADVERTISED_10baseT_Full |
  1737. ADVERTISED_100baseT_Half |
  1738. ADVERTISED_100baseT_Full;
  1739. if (mp->mii.supports_gmii)
  1740. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1741. } else {
  1742. cmd->autoneg = AUTONEG_DISABLE;
  1743. cmd->speed = speed;
  1744. cmd->duplex = duplex;
  1745. }
  1746. }
  1747. static int mv643xx_eth_probe(struct platform_device *pdev)
  1748. {
  1749. struct mv643xx_eth_platform_data *pd;
  1750. int port_num;
  1751. struct mv643xx_eth_private *mp;
  1752. struct net_device *dev;
  1753. u8 *p;
  1754. struct resource *res;
  1755. int err;
  1756. struct ethtool_cmd cmd;
  1757. int duplex = DUPLEX_HALF;
  1758. int speed = 0; /* default to auto-negotiation */
  1759. DECLARE_MAC_BUF(mac);
  1760. pd = pdev->dev.platform_data;
  1761. if (pd == NULL) {
  1762. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1763. return -ENODEV;
  1764. }
  1765. if (pd->shared == NULL) {
  1766. printk(KERN_ERR "No mv643xx_eth_platform_data->shared\n");
  1767. return -ENODEV;
  1768. }
  1769. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  1770. if (!dev)
  1771. return -ENOMEM;
  1772. platform_set_drvdata(pdev, dev);
  1773. mp = netdev_priv(dev);
  1774. mp->dev = dev;
  1775. #ifdef MV643XX_ETH_NAPI
  1776. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 64);
  1777. #endif
  1778. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1779. BUG_ON(!res);
  1780. dev->irq = res->start;
  1781. dev->open = mv643xx_eth_open;
  1782. dev->stop = mv643xx_eth_stop;
  1783. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1784. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1785. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1786. /* No need to Tx Timeout */
  1787. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1788. #ifdef CONFIG_NET_POLL_CONTROLLER
  1789. dev->poll_controller = mv643xx_eth_netpoll;
  1790. #endif
  1791. dev->watchdog_timeo = 2 * HZ;
  1792. dev->base_addr = 0;
  1793. dev->change_mtu = mv643xx_eth_change_mtu;
  1794. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1795. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  1796. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1797. #ifdef MAX_SKB_FRAGS
  1798. /*
  1799. * Zero copy can only work if we use Discovery II memory. Else, we will
  1800. * have to map the buffers to ISA memory which is only 16 MB
  1801. */
  1802. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1803. #endif
  1804. #endif
  1805. /* Configure the timeout task */
  1806. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1807. spin_lock_init(&mp->lock);
  1808. mp->shared = platform_get_drvdata(pd->shared);
  1809. port_num = mp->port_num = pd->port_number;
  1810. if (mp->shared->win_protect)
  1811. wrl(mp, WINDOW_PROTECT(port_num), mp->shared->win_protect);
  1812. mp->shared_smi = mp->shared;
  1813. if (pd->shared_smi != NULL)
  1814. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  1815. /* set default config values */
  1816. uc_addr_get(mp, dev->dev_addr);
  1817. mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1818. mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1819. if (is_valid_ether_addr(pd->mac_addr))
  1820. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1821. if (pd->phy_addr || pd->force_phy_addr)
  1822. phy_addr_set(mp, pd->phy_addr);
  1823. if (pd->rx_queue_size)
  1824. mp->rx_ring_size = pd->rx_queue_size;
  1825. if (pd->tx_queue_size)
  1826. mp->tx_ring_size = pd->tx_queue_size;
  1827. if (pd->tx_sram_size) {
  1828. mp->tx_sram_size = pd->tx_sram_size;
  1829. mp->tx_sram_addr = pd->tx_sram_addr;
  1830. }
  1831. if (pd->rx_sram_size) {
  1832. mp->rx_sram_size = pd->rx_sram_size;
  1833. mp->rx_sram_addr = pd->rx_sram_addr;
  1834. }
  1835. duplex = pd->duplex;
  1836. speed = pd->speed;
  1837. /* Hook up MII support for ethtool */
  1838. mp->mii.dev = dev;
  1839. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  1840. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  1841. mp->mii.phy_id = phy_addr_get(mp);
  1842. mp->mii.phy_id_mask = 0x3f;
  1843. mp->mii.reg_num_mask = 0x1f;
  1844. err = phy_detect(mp);
  1845. if (err) {
  1846. pr_debug("%s: No PHY detected at addr %d\n",
  1847. dev->name, phy_addr_get(mp));
  1848. goto out;
  1849. }
  1850. phy_reset(mp);
  1851. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1852. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1853. mv643xx_eth_update_pscr(dev, &cmd);
  1854. mv643xx_eth_set_settings(dev, &cmd);
  1855. SET_NETDEV_DEV(dev, &pdev->dev);
  1856. err = register_netdev(dev);
  1857. if (err)
  1858. goto out;
  1859. p = dev->dev_addr;
  1860. printk(KERN_NOTICE
  1861. "%s: port %d with MAC address %s\n",
  1862. dev->name, port_num, print_mac(mac, p));
  1863. if (dev->features & NETIF_F_SG)
  1864. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1865. if (dev->features & NETIF_F_IP_CSUM)
  1866. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1867. dev->name);
  1868. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1869. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1870. #endif
  1871. #ifdef MV643XX_ETH_COAL
  1872. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1873. dev->name);
  1874. #endif
  1875. #ifdef MV643XX_ETH_NAPI
  1876. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1877. #endif
  1878. if (mp->tx_sram_size > 0)
  1879. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1880. return 0;
  1881. out:
  1882. free_netdev(dev);
  1883. return err;
  1884. }
  1885. static int mv643xx_eth_remove(struct platform_device *pdev)
  1886. {
  1887. struct net_device *dev = platform_get_drvdata(pdev);
  1888. unregister_netdev(dev);
  1889. flush_scheduled_work();
  1890. free_netdev(dev);
  1891. platform_set_drvdata(pdev, NULL);
  1892. return 0;
  1893. }
  1894. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1895. {
  1896. struct net_device *dev = platform_get_drvdata(pdev);
  1897. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1898. unsigned int port_num = mp->port_num;
  1899. /* Mask all interrupts on ethernet port */
  1900. wrl(mp, INT_MASK(port_num), 0);
  1901. rdl(mp, INT_MASK(port_num));
  1902. port_reset(mp);
  1903. }
  1904. static struct platform_driver mv643xx_eth_driver = {
  1905. .probe = mv643xx_eth_probe,
  1906. .remove = mv643xx_eth_remove,
  1907. .shutdown = mv643xx_eth_shutdown,
  1908. .driver = {
  1909. .name = MV643XX_ETH_NAME,
  1910. .owner = THIS_MODULE,
  1911. },
  1912. };
  1913. static int __init mv643xx_eth_init_module(void)
  1914. {
  1915. int rc;
  1916. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1917. if (!rc) {
  1918. rc = platform_driver_register(&mv643xx_eth_driver);
  1919. if (rc)
  1920. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1921. }
  1922. return rc;
  1923. }
  1924. static void __exit mv643xx_eth_cleanup_module(void)
  1925. {
  1926. platform_driver_unregister(&mv643xx_eth_driver);
  1927. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1928. }
  1929. module_init(mv643xx_eth_init_module);
  1930. module_exit(mv643xx_eth_cleanup_module);
  1931. MODULE_LICENSE("GPL");
  1932. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1933. " and Dale Farnsworth");
  1934. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1935. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);
  1936. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);