mv88e6131.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
  3. * Copyright (c) 2008-2009 Marvell Semiconductor
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <linux/list.h>
  11. #include <linux/netdevice.h>
  12. #include <linux/phy.h>
  13. #include "dsa_priv.h"
  14. #include "mv88e6xxx.h"
  15. /*
  16. * Switch product IDs
  17. */
  18. #define ID_6085 0x04a0
  19. #define ID_6095 0x0950
  20. #define ID_6131 0x1060
  21. static char *mv88e6131_probe(struct mii_bus *bus, int sw_addr)
  22. {
  23. int ret;
  24. ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
  25. if (ret >= 0) {
  26. ret &= 0xfff0;
  27. if (ret == ID_6085)
  28. return "Marvell 88E6085";
  29. if (ret == ID_6095)
  30. return "Marvell 88E6095/88E6095F";
  31. if (ret == ID_6131)
  32. return "Marvell 88E6131";
  33. }
  34. return NULL;
  35. }
  36. static int mv88e6131_switch_reset(struct dsa_switch *ds)
  37. {
  38. int i;
  39. int ret;
  40. /*
  41. * Set all ports to the disabled state.
  42. */
  43. for (i = 0; i < 11; i++) {
  44. ret = REG_READ(REG_PORT(i), 0x04);
  45. REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
  46. }
  47. /*
  48. * Wait for transmit queues to drain.
  49. */
  50. msleep(2);
  51. /*
  52. * Reset the switch.
  53. */
  54. REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
  55. /*
  56. * Wait up to one second for reset to complete.
  57. */
  58. for (i = 0; i < 1000; i++) {
  59. ret = REG_READ(REG_GLOBAL, 0x00);
  60. if ((ret & 0xc800) == 0xc800)
  61. break;
  62. msleep(1);
  63. }
  64. if (i == 1000)
  65. return -ETIMEDOUT;
  66. return 0;
  67. }
  68. static int mv88e6131_setup_global(struct dsa_switch *ds)
  69. {
  70. int ret;
  71. int i;
  72. /*
  73. * Enable the PHY polling unit, don't discard packets with
  74. * excessive collisions, use a weighted fair queueing scheme
  75. * to arbitrate between packet queues, set the maximum frame
  76. * size to 1632, and mask all interrupt sources.
  77. */
  78. REG_WRITE(REG_GLOBAL, 0x04, 0x4400);
  79. /*
  80. * Set the default address aging time to 5 minutes, and
  81. * enable address learn messages to be sent to all message
  82. * ports.
  83. */
  84. REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
  85. /*
  86. * Configure the priority mapping registers.
  87. */
  88. ret = mv88e6xxx_config_prio(ds);
  89. if (ret < 0)
  90. return ret;
  91. /*
  92. * Set the VLAN ethertype to 0x8100.
  93. */
  94. REG_WRITE(REG_GLOBAL, 0x19, 0x8100);
  95. /*
  96. * Disable ARP mirroring, and configure the upstream port as
  97. * the port to which ingress and egress monitor frames are to
  98. * be sent.
  99. */
  100. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1100) | 0x00f0);
  101. /*
  102. * Disable cascade port functionality unless this device
  103. * is used in a cascade configuration, and set the switch's
  104. * DSA device number.
  105. */
  106. if (ds->dst->pd->nr_chips > 1)
  107. REG_WRITE(REG_GLOBAL, 0x1c, 0xf000 | (ds->index & 0x1f));
  108. else
  109. REG_WRITE(REG_GLOBAL, 0x1c, 0xe000 | (ds->index & 0x1f));
  110. /*
  111. * Send all frames with destination addresses matching
  112. * 01:80:c2:00:00:0x to the CPU port.
  113. */
  114. REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
  115. /*
  116. * Ignore removed tag data on doubly tagged packets, disable
  117. * flow control messages, force flow control priority to the
  118. * highest, and send all special multicast frames to the CPU
  119. * port at the highest priority.
  120. */
  121. REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
  122. /*
  123. * Program the DSA routing table.
  124. */
  125. for (i = 0; i < 32; i++) {
  126. int nexthop;
  127. nexthop = 0x1f;
  128. if (i != ds->index && i < ds->dst->pd->nr_chips)
  129. nexthop = ds->pd->rtable[i] & 0x1f;
  130. REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
  131. }
  132. /*
  133. * Clear all trunk masks.
  134. */
  135. for (i = 0; i < 8; i++)
  136. REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0x7ff);
  137. /*
  138. * Clear all trunk mappings.
  139. */
  140. for (i = 0; i < 16; i++)
  141. REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
  142. /*
  143. * Force the priority of IGMP/MLD snoop frames and ARP frames
  144. * to the highest setting.
  145. */
  146. REG_WRITE(REG_GLOBAL2, 0x0f, 0x00ff);
  147. return 0;
  148. }
  149. static int mv88e6131_setup_port(struct dsa_switch *ds, int p)
  150. {
  151. struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
  152. int addr = REG_PORT(p);
  153. u16 val;
  154. /*
  155. * MAC Forcing register: don't force link, speed, duplex
  156. * or flow control state to any particular values on physical
  157. * ports, but force the CPU port and all DSA ports to 1000 Mb/s
  158. * (100 Mb/s on 6085) full duplex.
  159. */
  160. if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
  161. if (ps->id == ID_6085)
  162. REG_WRITE(addr, 0x01, 0x003d); /* 100 Mb/s */
  163. else
  164. REG_WRITE(addr, 0x01, 0x003e); /* 1000 Mb/s */
  165. else
  166. REG_WRITE(addr, 0x01, 0x0003);
  167. /*
  168. * Port Control: disable Core Tag, disable Drop-on-Lock,
  169. * transmit frames unmodified, disable Header mode,
  170. * enable IGMP/MLD snoop, disable DoubleTag, disable VLAN
  171. * tunneling, determine priority by looking at 802.1p and
  172. * IP priority fields (IP prio has precedence), and set STP
  173. * state to Forwarding.
  174. *
  175. * If this is the upstream port for this switch, enable
  176. * forwarding of unknown unicasts, and enable DSA tagging
  177. * mode.
  178. *
  179. * If this is the link to another switch, use DSA tagging
  180. * mode, but do not enable forwarding of unknown unicasts.
  181. */
  182. val = 0x0433;
  183. if (p == dsa_upstream_port(ds)) {
  184. val |= 0x0104;
  185. /*
  186. * On 6085, unknown multicast forward is controlled
  187. * here rather than in Port Control 2 register.
  188. */
  189. if (ps->id == ID_6085)
  190. val |= 0x0008;
  191. }
  192. if (ds->dsa_port_mask & (1 << p))
  193. val |= 0x0100;
  194. REG_WRITE(addr, 0x04, val);
  195. /*
  196. * Port Control 1: disable trunking. Also, if this is the
  197. * CPU port, enable learn messages to be sent to this port.
  198. */
  199. REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000);
  200. /*
  201. * Port based VLAN map: give each port its own address
  202. * database, allow the CPU port to talk to each of the 'real'
  203. * ports, and allow each of the 'real' ports to only talk to
  204. * the upstream port.
  205. */
  206. val = (p & 0xf) << 12;
  207. if (dsa_is_cpu_port(ds, p))
  208. val |= ds->phys_port_mask;
  209. else
  210. val |= 1 << dsa_upstream_port(ds);
  211. REG_WRITE(addr, 0x06, val);
  212. /*
  213. * Default VLAN ID and priority: don't set a default VLAN
  214. * ID, and set the default packet priority to zero.
  215. */
  216. REG_WRITE(addr, 0x07, 0x0000);
  217. /*
  218. * Port Control 2: don't force a good FCS, don't use
  219. * VLAN-based, source address-based or destination
  220. * address-based priority overrides, don't let the switch
  221. * add or strip 802.1q tags, don't discard tagged or
  222. * untagged frames on this port, do a destination address
  223. * lookup on received packets as usual, don't send a copy
  224. * of all transmitted/received frames on this port to the
  225. * CPU, and configure the upstream port number.
  226. *
  227. * If this is the upstream port for this switch, enable
  228. * forwarding of unknown multicast addresses.
  229. */
  230. if (ps->id == ID_6085)
  231. /*
  232. * on 6085, bits 3:0 are reserved, bit 6 control ARP
  233. * mirroring, and multicast forward is handled in
  234. * Port Control register.
  235. */
  236. REG_WRITE(addr, 0x08, 0x0080);
  237. else {
  238. val = 0x0080 | dsa_upstream_port(ds);
  239. if (p == dsa_upstream_port(ds))
  240. val |= 0x0040;
  241. REG_WRITE(addr, 0x08, val);
  242. }
  243. /*
  244. * Rate Control: disable ingress rate limiting.
  245. */
  246. REG_WRITE(addr, 0x09, 0x0000);
  247. /*
  248. * Rate Control 2: disable egress rate limiting.
  249. */
  250. REG_WRITE(addr, 0x0a, 0x0000);
  251. /*
  252. * Port Association Vector: when learning source addresses
  253. * of packets, add the address to the address database using
  254. * a port bitmap that has only the bit for this port set and
  255. * the other bits clear.
  256. */
  257. REG_WRITE(addr, 0x0b, 1 << p);
  258. /*
  259. * Tag Remap: use an identity 802.1p prio -> switch prio
  260. * mapping.
  261. */
  262. REG_WRITE(addr, 0x18, 0x3210);
  263. /*
  264. * Tag Remap 2: use an identity 802.1p prio -> switch prio
  265. * mapping.
  266. */
  267. REG_WRITE(addr, 0x19, 0x7654);
  268. return 0;
  269. }
  270. static int mv88e6131_setup(struct dsa_switch *ds)
  271. {
  272. struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
  273. int i;
  274. int ret;
  275. mutex_init(&ps->smi_mutex);
  276. mv88e6xxx_ppu_state_init(ds);
  277. mutex_init(&ps->stats_mutex);
  278. ps->id = REG_READ(REG_PORT(0), 0x03) & 0xfff0;
  279. ret = mv88e6131_switch_reset(ds);
  280. if (ret < 0)
  281. return ret;
  282. /* @@@ initialise vtu and atu */
  283. ret = mv88e6131_setup_global(ds);
  284. if (ret < 0)
  285. return ret;
  286. for (i = 0; i < 11; i++) {
  287. ret = mv88e6131_setup_port(ds, i);
  288. if (ret < 0)
  289. return ret;
  290. }
  291. return 0;
  292. }
  293. static int mv88e6131_port_to_phy_addr(int port)
  294. {
  295. if (port >= 0 && port <= 11)
  296. return port;
  297. return -1;
  298. }
  299. static int
  300. mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
  301. {
  302. int addr = mv88e6131_port_to_phy_addr(port);
  303. return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
  304. }
  305. static int
  306. mv88e6131_phy_write(struct dsa_switch *ds,
  307. int port, int regnum, u16 val)
  308. {
  309. int addr = mv88e6131_port_to_phy_addr(port);
  310. return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
  311. }
  312. static struct mv88e6xxx_hw_stat mv88e6131_hw_stats[] = {
  313. { "in_good_octets", 8, 0x00, },
  314. { "in_bad_octets", 4, 0x02, },
  315. { "in_unicast", 4, 0x04, },
  316. { "in_broadcasts", 4, 0x06, },
  317. { "in_multicasts", 4, 0x07, },
  318. { "in_pause", 4, 0x16, },
  319. { "in_undersize", 4, 0x18, },
  320. { "in_fragments", 4, 0x19, },
  321. { "in_oversize", 4, 0x1a, },
  322. { "in_jabber", 4, 0x1b, },
  323. { "in_rx_error", 4, 0x1c, },
  324. { "in_fcs_error", 4, 0x1d, },
  325. { "out_octets", 8, 0x0e, },
  326. { "out_unicast", 4, 0x10, },
  327. { "out_broadcasts", 4, 0x13, },
  328. { "out_multicasts", 4, 0x12, },
  329. { "out_pause", 4, 0x15, },
  330. { "excessive", 4, 0x11, },
  331. { "collisions", 4, 0x1e, },
  332. { "deferred", 4, 0x05, },
  333. { "single", 4, 0x14, },
  334. { "multiple", 4, 0x17, },
  335. { "out_fcs_error", 4, 0x03, },
  336. { "late", 4, 0x1f, },
  337. { "hist_64bytes", 4, 0x08, },
  338. { "hist_65_127bytes", 4, 0x09, },
  339. { "hist_128_255bytes", 4, 0x0a, },
  340. { "hist_256_511bytes", 4, 0x0b, },
  341. { "hist_512_1023bytes", 4, 0x0c, },
  342. { "hist_1024_max_bytes", 4, 0x0d, },
  343. };
  344. static void
  345. mv88e6131_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  346. {
  347. mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6131_hw_stats),
  348. mv88e6131_hw_stats, port, data);
  349. }
  350. static void
  351. mv88e6131_get_ethtool_stats(struct dsa_switch *ds,
  352. int port, uint64_t *data)
  353. {
  354. mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6131_hw_stats),
  355. mv88e6131_hw_stats, port, data);
  356. }
  357. static int mv88e6131_get_sset_count(struct dsa_switch *ds)
  358. {
  359. return ARRAY_SIZE(mv88e6131_hw_stats);
  360. }
  361. static struct dsa_switch_driver mv88e6131_switch_driver = {
  362. .tag_protocol = cpu_to_be16(ETH_P_DSA),
  363. .priv_size = sizeof(struct mv88e6xxx_priv_state),
  364. .probe = mv88e6131_probe,
  365. .setup = mv88e6131_setup,
  366. .set_addr = mv88e6xxx_set_addr_direct,
  367. .phy_read = mv88e6131_phy_read,
  368. .phy_write = mv88e6131_phy_write,
  369. .poll_link = mv88e6xxx_poll_link,
  370. .get_strings = mv88e6131_get_strings,
  371. .get_ethtool_stats = mv88e6131_get_ethtool_stats,
  372. .get_sset_count = mv88e6131_get_sset_count,
  373. };
  374. static int __init mv88e6131_init(void)
  375. {
  376. register_switch_driver(&mv88e6131_switch_driver);
  377. return 0;
  378. }
  379. module_init(mv88e6131_init);
  380. static void __exit mv88e6131_cleanup(void)
  381. {
  382. unregister_switch_driver(&mv88e6131_switch_driver);
  383. }
  384. module_exit(mv88e6131_cleanup);