rfbi.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044
  1. /*
  2. * linux/drivers/video/omap2/dss/rfbi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "RFBI"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/delay.h>
  29. #include <linux/kfifo.h>
  30. #include <linux/ktime.h>
  31. #include <linux/hrtimer.h>
  32. #include <linux/seq_file.h>
  33. #include <linux/semaphore.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/pm_runtime.h>
  36. #include <video/omapdss.h>
  37. #include "dss.h"
  38. struct rfbi_reg { u16 idx; };
  39. #define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
  40. #define RFBI_REVISION RFBI_REG(0x0000)
  41. #define RFBI_SYSCONFIG RFBI_REG(0x0010)
  42. #define RFBI_SYSSTATUS RFBI_REG(0x0014)
  43. #define RFBI_CONTROL RFBI_REG(0x0040)
  44. #define RFBI_PIXEL_CNT RFBI_REG(0x0044)
  45. #define RFBI_LINE_NUMBER RFBI_REG(0x0048)
  46. #define RFBI_CMD RFBI_REG(0x004c)
  47. #define RFBI_PARAM RFBI_REG(0x0050)
  48. #define RFBI_DATA RFBI_REG(0x0054)
  49. #define RFBI_READ RFBI_REG(0x0058)
  50. #define RFBI_STATUS RFBI_REG(0x005c)
  51. #define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
  52. #define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
  53. #define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
  54. #define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
  55. #define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
  56. #define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
  57. #define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
  58. #define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
  59. #define REG_FLD_MOD(idx, val, start, end) \
  60. rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
  61. enum omap_rfbi_cycleformat {
  62. OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
  63. OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
  64. OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
  65. OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
  66. };
  67. enum omap_rfbi_datatype {
  68. OMAP_DSS_RFBI_DATATYPE_12 = 0,
  69. OMAP_DSS_RFBI_DATATYPE_16 = 1,
  70. OMAP_DSS_RFBI_DATATYPE_18 = 2,
  71. OMAP_DSS_RFBI_DATATYPE_24 = 3,
  72. };
  73. enum omap_rfbi_parallelmode {
  74. OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
  75. OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
  76. OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
  77. OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
  78. };
  79. static int rfbi_convert_timings(struct rfbi_timings *t);
  80. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
  81. static struct {
  82. struct platform_device *pdev;
  83. void __iomem *base;
  84. unsigned long l4_khz;
  85. enum omap_rfbi_datatype datatype;
  86. enum omap_rfbi_parallelmode parallelmode;
  87. enum omap_rfbi_te_mode te_mode;
  88. int te_enabled;
  89. void (*framedone_callback)(void *data);
  90. void *framedone_callback_data;
  91. struct omap_dss_device *dssdev[2];
  92. struct semaphore bus_lock;
  93. } rfbi;
  94. static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
  95. {
  96. __raw_writel(val, rfbi.base + idx.idx);
  97. }
  98. static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
  99. {
  100. return __raw_readl(rfbi.base + idx.idx);
  101. }
  102. static int rfbi_runtime_get(void)
  103. {
  104. int r;
  105. DSSDBG("rfbi_runtime_get\n");
  106. r = pm_runtime_get_sync(&rfbi.pdev->dev);
  107. WARN_ON(r < 0);
  108. return r < 0 ? r : 0;
  109. }
  110. static void rfbi_runtime_put(void)
  111. {
  112. int r;
  113. DSSDBG("rfbi_runtime_put\n");
  114. r = pm_runtime_put(&rfbi.pdev->dev);
  115. WARN_ON(r < 0);
  116. }
  117. void rfbi_bus_lock(void)
  118. {
  119. down(&rfbi.bus_lock);
  120. }
  121. EXPORT_SYMBOL(rfbi_bus_lock);
  122. void rfbi_bus_unlock(void)
  123. {
  124. up(&rfbi.bus_lock);
  125. }
  126. EXPORT_SYMBOL(rfbi_bus_unlock);
  127. void omap_rfbi_write_command(const void *buf, u32 len)
  128. {
  129. switch (rfbi.parallelmode) {
  130. case OMAP_DSS_RFBI_PARALLELMODE_8:
  131. {
  132. const u8 *b = buf;
  133. for (; len; len--)
  134. rfbi_write_reg(RFBI_CMD, *b++);
  135. break;
  136. }
  137. case OMAP_DSS_RFBI_PARALLELMODE_16:
  138. {
  139. const u16 *w = buf;
  140. BUG_ON(len & 1);
  141. for (; len; len -= 2)
  142. rfbi_write_reg(RFBI_CMD, *w++);
  143. break;
  144. }
  145. case OMAP_DSS_RFBI_PARALLELMODE_9:
  146. case OMAP_DSS_RFBI_PARALLELMODE_12:
  147. default:
  148. BUG();
  149. }
  150. }
  151. EXPORT_SYMBOL(omap_rfbi_write_command);
  152. void omap_rfbi_read_data(void *buf, u32 len)
  153. {
  154. switch (rfbi.parallelmode) {
  155. case OMAP_DSS_RFBI_PARALLELMODE_8:
  156. {
  157. u8 *b = buf;
  158. for (; len; len--) {
  159. rfbi_write_reg(RFBI_READ, 0);
  160. *b++ = rfbi_read_reg(RFBI_READ);
  161. }
  162. break;
  163. }
  164. case OMAP_DSS_RFBI_PARALLELMODE_16:
  165. {
  166. u16 *w = buf;
  167. BUG_ON(len & ~1);
  168. for (; len; len -= 2) {
  169. rfbi_write_reg(RFBI_READ, 0);
  170. *w++ = rfbi_read_reg(RFBI_READ);
  171. }
  172. break;
  173. }
  174. case OMAP_DSS_RFBI_PARALLELMODE_9:
  175. case OMAP_DSS_RFBI_PARALLELMODE_12:
  176. default:
  177. BUG();
  178. }
  179. }
  180. EXPORT_SYMBOL(omap_rfbi_read_data);
  181. void omap_rfbi_write_data(const void *buf, u32 len)
  182. {
  183. switch (rfbi.parallelmode) {
  184. case OMAP_DSS_RFBI_PARALLELMODE_8:
  185. {
  186. const u8 *b = buf;
  187. for (; len; len--)
  188. rfbi_write_reg(RFBI_PARAM, *b++);
  189. break;
  190. }
  191. case OMAP_DSS_RFBI_PARALLELMODE_16:
  192. {
  193. const u16 *w = buf;
  194. BUG_ON(len & 1);
  195. for (; len; len -= 2)
  196. rfbi_write_reg(RFBI_PARAM, *w++);
  197. break;
  198. }
  199. case OMAP_DSS_RFBI_PARALLELMODE_9:
  200. case OMAP_DSS_RFBI_PARALLELMODE_12:
  201. default:
  202. BUG();
  203. }
  204. }
  205. EXPORT_SYMBOL(omap_rfbi_write_data);
  206. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  207. u16 x, u16 y,
  208. u16 w, u16 h)
  209. {
  210. int start_offset = scr_width * y + x;
  211. int horiz_offset = scr_width - w;
  212. int i;
  213. if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  214. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  215. const u16 __iomem *pd = buf;
  216. pd += start_offset;
  217. for (; h; --h) {
  218. for (i = 0; i < w; ++i) {
  219. const u8 __iomem *b = (const u8 __iomem *)pd;
  220. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  221. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  222. ++pd;
  223. }
  224. pd += horiz_offset;
  225. }
  226. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
  227. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  228. const u32 __iomem *pd = buf;
  229. pd += start_offset;
  230. for (; h; --h) {
  231. for (i = 0; i < w; ++i) {
  232. const u8 __iomem *b = (const u8 __iomem *)pd;
  233. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
  234. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  235. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  236. ++pd;
  237. }
  238. pd += horiz_offset;
  239. }
  240. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  241. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
  242. const u16 __iomem *pd = buf;
  243. pd += start_offset;
  244. for (; h; --h) {
  245. for (i = 0; i < w; ++i) {
  246. rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
  247. ++pd;
  248. }
  249. pd += horiz_offset;
  250. }
  251. } else {
  252. BUG();
  253. }
  254. }
  255. EXPORT_SYMBOL(omap_rfbi_write_pixels);
  256. static void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
  257. u16 height, void (*callback)(void *data), void *data)
  258. {
  259. u32 l;
  260. /*BUG_ON(callback == 0);*/
  261. BUG_ON(rfbi.framedone_callback != NULL);
  262. DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
  263. dispc_set_lcd_size(dssdev->manager->id, width, height);
  264. dispc_enable_channel(dssdev->manager->id, true);
  265. rfbi.framedone_callback = callback;
  266. rfbi.framedone_callback_data = data;
  267. rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
  268. l = rfbi_read_reg(RFBI_CONTROL);
  269. l = FLD_MOD(l, 1, 0, 0); /* enable */
  270. if (!rfbi.te_enabled)
  271. l = FLD_MOD(l, 1, 4, 4); /* ITE */
  272. rfbi_write_reg(RFBI_CONTROL, l);
  273. }
  274. static void framedone_callback(void *data, u32 mask)
  275. {
  276. void (*callback)(void *data);
  277. DSSDBG("FRAMEDONE\n");
  278. REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
  279. callback = rfbi.framedone_callback;
  280. rfbi.framedone_callback = NULL;
  281. if (callback != NULL)
  282. callback(rfbi.framedone_callback_data);
  283. }
  284. #if 1 /* VERBOSE */
  285. static void rfbi_print_timings(void)
  286. {
  287. u32 l;
  288. u32 time;
  289. l = rfbi_read_reg(RFBI_CONFIG(0));
  290. time = 1000000000 / rfbi.l4_khz;
  291. if (l & (1 << 4))
  292. time *= 2;
  293. DSSDBG("Tick time %u ps\n", time);
  294. l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
  295. DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
  296. "REONTIME %d, REOFFTIME %d\n",
  297. l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
  298. (l >> 20) & 0x0f, (l >> 24) & 0x3f);
  299. l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
  300. DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
  301. "ACCESSTIME %d\n",
  302. (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
  303. (l >> 22) & 0x3f);
  304. }
  305. #else
  306. static void rfbi_print_timings(void) {}
  307. #endif
  308. static u32 extif_clk_period;
  309. static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
  310. {
  311. int bus_tick = extif_clk_period * div;
  312. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  313. }
  314. static int calc_reg_timing(struct rfbi_timings *t, int div)
  315. {
  316. t->clk_div = div;
  317. t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
  318. t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
  319. t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
  320. t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
  321. t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
  322. t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
  323. t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
  324. t->access_time = round_to_extif_ticks(t->access_time, div);
  325. t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
  326. t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
  327. DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
  328. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  329. DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
  330. t->we_on_time, t->we_off_time, t->re_cycle_time,
  331. t->we_cycle_time);
  332. DSSDBG("[reg]rdaccess %d cspulse %d\n",
  333. t->access_time, t->cs_pulse_width);
  334. return rfbi_convert_timings(t);
  335. }
  336. static int calc_extif_timings(struct rfbi_timings *t)
  337. {
  338. u32 max_clk_div;
  339. int div;
  340. rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
  341. for (div = 1; div <= max_clk_div; div++) {
  342. if (calc_reg_timing(t, div) == 0)
  343. break;
  344. }
  345. if (div <= max_clk_div)
  346. return 0;
  347. DSSERR("can't setup timings\n");
  348. return -1;
  349. }
  350. static void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
  351. {
  352. int r;
  353. if (!t->converted) {
  354. r = calc_extif_timings(t);
  355. if (r < 0)
  356. DSSERR("Failed to calc timings\n");
  357. }
  358. BUG_ON(!t->converted);
  359. rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
  360. rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
  361. /* TIMEGRANULARITY */
  362. REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
  363. (t->tim[2] ? 1 : 0), 4, 4);
  364. rfbi_print_timings();
  365. }
  366. static int ps_to_rfbi_ticks(int time, int div)
  367. {
  368. unsigned long tick_ps;
  369. int ret;
  370. /* Calculate in picosecs to yield more exact results */
  371. tick_ps = 1000000000 / (rfbi.l4_khz) * div;
  372. ret = (time + tick_ps - 1) / tick_ps;
  373. return ret;
  374. }
  375. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
  376. {
  377. *clk_period = 1000000000 / rfbi.l4_khz;
  378. *max_clk_div = 2;
  379. }
  380. static int rfbi_convert_timings(struct rfbi_timings *t)
  381. {
  382. u32 l;
  383. int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
  384. int actim, recyc, wecyc;
  385. int div = t->clk_div;
  386. if (div <= 0 || div > 2)
  387. return -1;
  388. /* Make sure that after conversion it still holds that:
  389. * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
  390. * csoff > cson, csoff >= max(weoff, reoff), actim > reon
  391. */
  392. weon = ps_to_rfbi_ticks(t->we_on_time, div);
  393. weoff = ps_to_rfbi_ticks(t->we_off_time, div);
  394. if (weoff <= weon)
  395. weoff = weon + 1;
  396. if (weon > 0x0f)
  397. return -1;
  398. if (weoff > 0x3f)
  399. return -1;
  400. reon = ps_to_rfbi_ticks(t->re_on_time, div);
  401. reoff = ps_to_rfbi_ticks(t->re_off_time, div);
  402. if (reoff <= reon)
  403. reoff = reon + 1;
  404. if (reon > 0x0f)
  405. return -1;
  406. if (reoff > 0x3f)
  407. return -1;
  408. cson = ps_to_rfbi_ticks(t->cs_on_time, div);
  409. csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
  410. if (csoff <= cson)
  411. csoff = cson + 1;
  412. if (csoff < max(weoff, reoff))
  413. csoff = max(weoff, reoff);
  414. if (cson > 0x0f)
  415. return -1;
  416. if (csoff > 0x3f)
  417. return -1;
  418. l = cson;
  419. l |= csoff << 4;
  420. l |= weon << 10;
  421. l |= weoff << 14;
  422. l |= reon << 20;
  423. l |= reoff << 24;
  424. t->tim[0] = l;
  425. actim = ps_to_rfbi_ticks(t->access_time, div);
  426. if (actim <= reon)
  427. actim = reon + 1;
  428. if (actim > 0x3f)
  429. return -1;
  430. wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
  431. if (wecyc < weoff)
  432. wecyc = weoff;
  433. if (wecyc > 0x3f)
  434. return -1;
  435. recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
  436. if (recyc < reoff)
  437. recyc = reoff;
  438. if (recyc > 0x3f)
  439. return -1;
  440. cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
  441. if (cs_pulse > 0x3f)
  442. return -1;
  443. l = wecyc;
  444. l |= recyc << 6;
  445. l |= cs_pulse << 12;
  446. l |= actim << 22;
  447. t->tim[1] = l;
  448. t->tim[2] = div - 1;
  449. t->converted = 1;
  450. return 0;
  451. }
  452. /* xxx FIX module selection missing */
  453. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  454. unsigned hs_pulse_time, unsigned vs_pulse_time,
  455. int hs_pol_inv, int vs_pol_inv, int extif_div)
  456. {
  457. int hs, vs;
  458. int min;
  459. u32 l;
  460. hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
  461. vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
  462. if (hs < 2)
  463. return -EDOM;
  464. if (mode == OMAP_DSS_RFBI_TE_MODE_2)
  465. min = 2;
  466. else /* OMAP_DSS_RFBI_TE_MODE_1 */
  467. min = 4;
  468. if (vs < min)
  469. return -EDOM;
  470. if (vs == hs)
  471. return -EINVAL;
  472. rfbi.te_mode = mode;
  473. DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
  474. mode, hs, vs, hs_pol_inv, vs_pol_inv);
  475. rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
  476. rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
  477. l = rfbi_read_reg(RFBI_CONFIG(0));
  478. if (hs_pol_inv)
  479. l &= ~(1 << 21);
  480. else
  481. l |= 1 << 21;
  482. if (vs_pol_inv)
  483. l &= ~(1 << 20);
  484. else
  485. l |= 1 << 20;
  486. return 0;
  487. }
  488. EXPORT_SYMBOL(omap_rfbi_setup_te);
  489. /* xxx FIX module selection missing */
  490. int omap_rfbi_enable_te(bool enable, unsigned line)
  491. {
  492. u32 l;
  493. DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
  494. if (line > (1 << 11) - 1)
  495. return -EINVAL;
  496. l = rfbi_read_reg(RFBI_CONFIG(0));
  497. l &= ~(0x3 << 2);
  498. if (enable) {
  499. rfbi.te_enabled = 1;
  500. l |= rfbi.te_mode << 2;
  501. } else
  502. rfbi.te_enabled = 0;
  503. rfbi_write_reg(RFBI_CONFIG(0), l);
  504. rfbi_write_reg(RFBI_LINE_NUMBER, line);
  505. return 0;
  506. }
  507. EXPORT_SYMBOL(omap_rfbi_enable_te);
  508. static int rfbi_configure(int rfbi_module, int bpp, int lines)
  509. {
  510. u32 l;
  511. int cycle1 = 0, cycle2 = 0, cycle3 = 0;
  512. enum omap_rfbi_cycleformat cycleformat;
  513. enum omap_rfbi_datatype datatype;
  514. enum omap_rfbi_parallelmode parallelmode;
  515. switch (bpp) {
  516. case 12:
  517. datatype = OMAP_DSS_RFBI_DATATYPE_12;
  518. break;
  519. case 16:
  520. datatype = OMAP_DSS_RFBI_DATATYPE_16;
  521. break;
  522. case 18:
  523. datatype = OMAP_DSS_RFBI_DATATYPE_18;
  524. break;
  525. case 24:
  526. datatype = OMAP_DSS_RFBI_DATATYPE_24;
  527. break;
  528. default:
  529. BUG();
  530. return 1;
  531. }
  532. rfbi.datatype = datatype;
  533. switch (lines) {
  534. case 8:
  535. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
  536. break;
  537. case 9:
  538. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
  539. break;
  540. case 12:
  541. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
  542. break;
  543. case 16:
  544. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
  545. break;
  546. default:
  547. BUG();
  548. return 1;
  549. }
  550. rfbi.parallelmode = parallelmode;
  551. if ((bpp % lines) == 0) {
  552. switch (bpp / lines) {
  553. case 1:
  554. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
  555. break;
  556. case 2:
  557. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
  558. break;
  559. case 3:
  560. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
  561. break;
  562. default:
  563. BUG();
  564. return 1;
  565. }
  566. } else if ((2 * bpp % lines) == 0) {
  567. if ((2 * bpp / lines) == 3)
  568. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
  569. else {
  570. BUG();
  571. return 1;
  572. }
  573. } else {
  574. BUG();
  575. return 1;
  576. }
  577. switch (cycleformat) {
  578. case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
  579. cycle1 = lines;
  580. break;
  581. case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
  582. cycle1 = lines;
  583. cycle2 = lines;
  584. break;
  585. case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
  586. cycle1 = lines;
  587. cycle2 = lines;
  588. cycle3 = lines;
  589. break;
  590. case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
  591. cycle1 = lines;
  592. cycle2 = (lines / 2) | ((lines / 2) << 16);
  593. cycle3 = (lines << 16);
  594. break;
  595. }
  596. REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
  597. l = 0;
  598. l |= FLD_VAL(parallelmode, 1, 0);
  599. l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
  600. l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
  601. l |= FLD_VAL(datatype, 6, 5);
  602. /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  603. l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
  604. l |= FLD_VAL(cycleformat, 10, 9);
  605. l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
  606. l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
  607. l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
  608. l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
  609. l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
  610. l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
  611. l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
  612. rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
  613. rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
  614. rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
  615. rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
  616. l = rfbi_read_reg(RFBI_CONTROL);
  617. l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
  618. l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
  619. rfbi_write_reg(RFBI_CONTROL, l);
  620. DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
  621. bpp, lines, cycle1, cycle2, cycle3);
  622. return 0;
  623. }
  624. int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
  625. int data_lines)
  626. {
  627. return rfbi_configure(dssdev->phy.rfbi.channel, pixel_size, data_lines);
  628. }
  629. EXPORT_SYMBOL(omap_rfbi_configure);
  630. int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
  631. u16 *x, u16 *y, u16 *w, u16 *h)
  632. {
  633. u16 dw, dh;
  634. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  635. if (*x > dw || *y > dh)
  636. return -EINVAL;
  637. if (*x + *w > dw)
  638. return -EINVAL;
  639. if (*y + *h > dh)
  640. return -EINVAL;
  641. if (*w == 1)
  642. return -EINVAL;
  643. if (*w == 0 || *h == 0)
  644. return -EINVAL;
  645. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  646. dss_setup_partial_planes(dssdev, x, y, w, h, true);
  647. dispc_set_lcd_size(dssdev->manager->id, *w, *h);
  648. }
  649. return 0;
  650. }
  651. EXPORT_SYMBOL(omap_rfbi_prepare_update);
  652. int omap_rfbi_update(struct omap_dss_device *dssdev,
  653. u16 x, u16 y, u16 w, u16 h,
  654. void (*callback)(void *), void *data)
  655. {
  656. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  657. rfbi_transfer_area(dssdev, w, h, callback, data);
  658. } else {
  659. struct omap_overlay *ovl;
  660. void __iomem *addr;
  661. int scr_width;
  662. ovl = dssdev->manager->overlays[0];
  663. scr_width = ovl->info.screen_width;
  664. addr = ovl->info.vaddr;
  665. omap_rfbi_write_pixels(addr, scr_width, x, y, w, h);
  666. callback(data);
  667. }
  668. return 0;
  669. }
  670. EXPORT_SYMBOL(omap_rfbi_update);
  671. void rfbi_dump_regs(struct seq_file *s)
  672. {
  673. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
  674. if (rfbi_runtime_get())
  675. return;
  676. DUMPREG(RFBI_REVISION);
  677. DUMPREG(RFBI_SYSCONFIG);
  678. DUMPREG(RFBI_SYSSTATUS);
  679. DUMPREG(RFBI_CONTROL);
  680. DUMPREG(RFBI_PIXEL_CNT);
  681. DUMPREG(RFBI_LINE_NUMBER);
  682. DUMPREG(RFBI_CMD);
  683. DUMPREG(RFBI_PARAM);
  684. DUMPREG(RFBI_DATA);
  685. DUMPREG(RFBI_READ);
  686. DUMPREG(RFBI_STATUS);
  687. DUMPREG(RFBI_CONFIG(0));
  688. DUMPREG(RFBI_ONOFF_TIME(0));
  689. DUMPREG(RFBI_CYCLE_TIME(0));
  690. DUMPREG(RFBI_DATA_CYCLE1(0));
  691. DUMPREG(RFBI_DATA_CYCLE2(0));
  692. DUMPREG(RFBI_DATA_CYCLE3(0));
  693. DUMPREG(RFBI_CONFIG(1));
  694. DUMPREG(RFBI_ONOFF_TIME(1));
  695. DUMPREG(RFBI_CYCLE_TIME(1));
  696. DUMPREG(RFBI_DATA_CYCLE1(1));
  697. DUMPREG(RFBI_DATA_CYCLE2(1));
  698. DUMPREG(RFBI_DATA_CYCLE3(1));
  699. DUMPREG(RFBI_VSYNC_WIDTH);
  700. DUMPREG(RFBI_HSYNC_WIDTH);
  701. rfbi_runtime_put();
  702. #undef DUMPREG
  703. }
  704. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
  705. {
  706. int r;
  707. r = rfbi_runtime_get();
  708. if (r)
  709. return r;
  710. r = omap_dss_start_device(dssdev);
  711. if (r) {
  712. DSSERR("failed to start device\n");
  713. goto err0;
  714. }
  715. r = omap_dispc_register_isr(framedone_callback, NULL,
  716. DISPC_IRQ_FRAMEDONE);
  717. if (r) {
  718. DSSERR("can't get FRAMEDONE irq\n");
  719. goto err1;
  720. }
  721. dispc_set_lcd_display_type(dssdev->manager->id,
  722. OMAP_DSS_LCD_DISPLAY_TFT);
  723. dispc_set_parallel_interface_mode(dssdev->manager->id,
  724. OMAP_DSS_PARALLELMODE_RFBI);
  725. dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
  726. rfbi_configure(dssdev->phy.rfbi.channel,
  727. dssdev->ctrl.pixel_size,
  728. dssdev->phy.rfbi.data_lines);
  729. rfbi_set_timings(dssdev->phy.rfbi.channel,
  730. &dssdev->ctrl.rfbi_timings);
  731. return 0;
  732. err1:
  733. omap_dss_stop_device(dssdev);
  734. err0:
  735. rfbi_runtime_put();
  736. return r;
  737. }
  738. EXPORT_SYMBOL(omapdss_rfbi_display_enable);
  739. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
  740. {
  741. omap_dispc_unregister_isr(framedone_callback, NULL,
  742. DISPC_IRQ_FRAMEDONE);
  743. omap_dss_stop_device(dssdev);
  744. rfbi_runtime_put();
  745. }
  746. EXPORT_SYMBOL(omapdss_rfbi_display_disable);
  747. int rfbi_init_display(struct omap_dss_device *dssdev)
  748. {
  749. rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
  750. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
  751. return 0;
  752. }
  753. /* RFBI HW IP initialisation */
  754. static int omap_rfbihw_probe(struct platform_device *pdev)
  755. {
  756. u32 rev;
  757. struct resource *rfbi_mem;
  758. struct clk *clk;
  759. int r;
  760. rfbi.pdev = pdev;
  761. sema_init(&rfbi.bus_lock, 1);
  762. rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
  763. if (!rfbi_mem) {
  764. DSSERR("can't get IORESOURCE_MEM RFBI\n");
  765. r = -EINVAL;
  766. goto err_ioremap;
  767. }
  768. rfbi.base = ioremap(rfbi_mem->start, resource_size(rfbi_mem));
  769. if (!rfbi.base) {
  770. DSSERR("can't ioremap RFBI\n");
  771. r = -ENOMEM;
  772. goto err_ioremap;
  773. }
  774. pm_runtime_enable(&pdev->dev);
  775. r = rfbi_runtime_get();
  776. if (r)
  777. goto err_get_rfbi;
  778. msleep(10);
  779. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap3630())
  780. clk = dss_get_ick();
  781. else
  782. clk = clk_get(&pdev->dev, "ick");
  783. if (IS_ERR(clk)) {
  784. DSSERR("can't get ick\n");
  785. r = PTR_ERR(clk);
  786. goto err_get_ick;
  787. }
  788. rfbi.l4_khz = clk_get_rate(clk) / 1000;
  789. clk_put(clk);
  790. rev = rfbi_read_reg(RFBI_REVISION);
  791. dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
  792. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  793. rfbi_runtime_put();
  794. return 0;
  795. err_get_ick:
  796. rfbi_runtime_put();
  797. err_get_rfbi:
  798. pm_runtime_disable(&pdev->dev);
  799. iounmap(rfbi.base);
  800. err_ioremap:
  801. return r;
  802. }
  803. static int omap_rfbihw_remove(struct platform_device *pdev)
  804. {
  805. pm_runtime_disable(&pdev->dev);
  806. iounmap(rfbi.base);
  807. return 0;
  808. }
  809. static int rfbi_runtime_suspend(struct device *dev)
  810. {
  811. dispc_runtime_put();
  812. dss_runtime_put();
  813. return 0;
  814. }
  815. static int rfbi_runtime_resume(struct device *dev)
  816. {
  817. int r;
  818. r = dss_runtime_get();
  819. if (r < 0)
  820. goto err_get_dss;
  821. r = dispc_runtime_get();
  822. if (r < 0)
  823. goto err_get_dispc;
  824. return 0;
  825. err_get_dispc:
  826. dss_runtime_put();
  827. err_get_dss:
  828. return r;
  829. }
  830. static const struct dev_pm_ops rfbi_pm_ops = {
  831. .runtime_suspend = rfbi_runtime_suspend,
  832. .runtime_resume = rfbi_runtime_resume,
  833. };
  834. static struct platform_driver omap_rfbihw_driver = {
  835. .probe = omap_rfbihw_probe,
  836. .remove = omap_rfbihw_remove,
  837. .driver = {
  838. .name = "omapdss_rfbi",
  839. .owner = THIS_MODULE,
  840. .pm = &rfbi_pm_ops,
  841. },
  842. };
  843. int rfbi_init_platform_driver(void)
  844. {
  845. return platform_driver_register(&omap_rfbihw_driver);
  846. }
  847. void rfbi_uninit_platform_driver(void)
  848. {
  849. return platform_driver_unregister(&omap_rfbihw_driver);
  850. }