sa1100.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916
  1. /*
  2. * Driver for SA11x0 serial ports
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #if defined(CONFIG_SERIAL_SA1100_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/ioport.h>
  27. #include <linux/init.h>
  28. #include <linux/console.h>
  29. #include <linux/sysrq.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/serial_core.h>
  34. #include <linux/serial.h>
  35. #include <linux/io.h>
  36. #include <asm/irq.h>
  37. #include <mach/hardware.h>
  38. #include <asm/mach/serial_sa1100.h>
  39. /* We've been assigned a range on the "Low-density serial ports" major */
  40. #define SERIAL_SA1100_MAJOR 204
  41. #define MINOR_START 5
  42. #define NR_PORTS 3
  43. #define SA1100_ISR_PASS_LIMIT 256
  44. /*
  45. * Convert from ignore_status_mask or read_status_mask to UTSR[01]
  46. */
  47. #define SM_TO_UTSR0(x) ((x) & 0xff)
  48. #define SM_TO_UTSR1(x) ((x) >> 8)
  49. #define UTSR0_TO_SM(x) ((x))
  50. #define UTSR1_TO_SM(x) ((x) << 8)
  51. #define UART_GET_UTCR0(sport) __raw_readl((sport)->port.membase + UTCR0)
  52. #define UART_GET_UTCR1(sport) __raw_readl((sport)->port.membase + UTCR1)
  53. #define UART_GET_UTCR2(sport) __raw_readl((sport)->port.membase + UTCR2)
  54. #define UART_GET_UTCR3(sport) __raw_readl((sport)->port.membase + UTCR3)
  55. #define UART_GET_UTSR0(sport) __raw_readl((sport)->port.membase + UTSR0)
  56. #define UART_GET_UTSR1(sport) __raw_readl((sport)->port.membase + UTSR1)
  57. #define UART_GET_CHAR(sport) __raw_readl((sport)->port.membase + UTDR)
  58. #define UART_PUT_UTCR0(sport,v) __raw_writel((v),(sport)->port.membase + UTCR0)
  59. #define UART_PUT_UTCR1(sport,v) __raw_writel((v),(sport)->port.membase + UTCR1)
  60. #define UART_PUT_UTCR2(sport,v) __raw_writel((v),(sport)->port.membase + UTCR2)
  61. #define UART_PUT_UTCR3(sport,v) __raw_writel((v),(sport)->port.membase + UTCR3)
  62. #define UART_PUT_UTSR0(sport,v) __raw_writel((v),(sport)->port.membase + UTSR0)
  63. #define UART_PUT_UTSR1(sport,v) __raw_writel((v),(sport)->port.membase + UTSR1)
  64. #define UART_PUT_CHAR(sport,v) __raw_writel((v),(sport)->port.membase + UTDR)
  65. /*
  66. * This is the size of our serial port register set.
  67. */
  68. #define UART_PORT_SIZE 0x24
  69. /*
  70. * This determines how often we check the modem status signals
  71. * for any change. They generally aren't connected to an IRQ
  72. * so we have to poll them. We also check immediately before
  73. * filling the TX fifo incase CTS has been dropped.
  74. */
  75. #define MCTRL_TIMEOUT (250*HZ/1000)
  76. struct sa1100_port {
  77. struct uart_port port;
  78. struct timer_list timer;
  79. unsigned int old_status;
  80. };
  81. /*
  82. * Handle any change of modem status signal since we were last called.
  83. */
  84. static void sa1100_mctrl_check(struct sa1100_port *sport)
  85. {
  86. unsigned int status, changed;
  87. status = sport->port.ops->get_mctrl(&sport->port);
  88. changed = status ^ sport->old_status;
  89. if (changed == 0)
  90. return;
  91. sport->old_status = status;
  92. if (changed & TIOCM_RI)
  93. sport->port.icount.rng++;
  94. if (changed & TIOCM_DSR)
  95. sport->port.icount.dsr++;
  96. if (changed & TIOCM_CAR)
  97. uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
  98. if (changed & TIOCM_CTS)
  99. uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
  100. wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
  101. }
  102. /*
  103. * This is our per-port timeout handler, for checking the
  104. * modem status signals.
  105. */
  106. static void sa1100_timeout(unsigned long data)
  107. {
  108. struct sa1100_port *sport = (struct sa1100_port *)data;
  109. unsigned long flags;
  110. if (sport->port.state) {
  111. spin_lock_irqsave(&sport->port.lock, flags);
  112. sa1100_mctrl_check(sport);
  113. spin_unlock_irqrestore(&sport->port.lock, flags);
  114. mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
  115. }
  116. }
  117. /*
  118. * interrupts disabled on entry
  119. */
  120. static void sa1100_stop_tx(struct uart_port *port)
  121. {
  122. struct sa1100_port *sport = (struct sa1100_port *)port;
  123. u32 utcr3;
  124. utcr3 = UART_GET_UTCR3(sport);
  125. UART_PUT_UTCR3(sport, utcr3 & ~UTCR3_TIE);
  126. sport->port.read_status_mask &= ~UTSR0_TO_SM(UTSR0_TFS);
  127. }
  128. /*
  129. * port locked and interrupts disabled
  130. */
  131. static void sa1100_start_tx(struct uart_port *port)
  132. {
  133. struct sa1100_port *sport = (struct sa1100_port *)port;
  134. u32 utcr3;
  135. utcr3 = UART_GET_UTCR3(sport);
  136. sport->port.read_status_mask |= UTSR0_TO_SM(UTSR0_TFS);
  137. UART_PUT_UTCR3(sport, utcr3 | UTCR3_TIE);
  138. }
  139. /*
  140. * Interrupts enabled
  141. */
  142. static void sa1100_stop_rx(struct uart_port *port)
  143. {
  144. struct sa1100_port *sport = (struct sa1100_port *)port;
  145. u32 utcr3;
  146. utcr3 = UART_GET_UTCR3(sport);
  147. UART_PUT_UTCR3(sport, utcr3 & ~UTCR3_RIE);
  148. }
  149. /*
  150. * Set the modem control timer to fire immediately.
  151. */
  152. static void sa1100_enable_ms(struct uart_port *port)
  153. {
  154. struct sa1100_port *sport = (struct sa1100_port *)port;
  155. mod_timer(&sport->timer, jiffies);
  156. }
  157. static void
  158. sa1100_rx_chars(struct sa1100_port *sport)
  159. {
  160. struct tty_struct *tty = sport->port.state->port.tty;
  161. unsigned int status, ch, flg;
  162. status = UTSR1_TO_SM(UART_GET_UTSR1(sport)) |
  163. UTSR0_TO_SM(UART_GET_UTSR0(sport));
  164. while (status & UTSR1_TO_SM(UTSR1_RNE)) {
  165. ch = UART_GET_CHAR(sport);
  166. sport->port.icount.rx++;
  167. flg = TTY_NORMAL;
  168. /*
  169. * note that the error handling code is
  170. * out of the main execution path
  171. */
  172. if (status & UTSR1_TO_SM(UTSR1_PRE | UTSR1_FRE | UTSR1_ROR)) {
  173. if (status & UTSR1_TO_SM(UTSR1_PRE))
  174. sport->port.icount.parity++;
  175. else if (status & UTSR1_TO_SM(UTSR1_FRE))
  176. sport->port.icount.frame++;
  177. if (status & UTSR1_TO_SM(UTSR1_ROR))
  178. sport->port.icount.overrun++;
  179. status &= sport->port.read_status_mask;
  180. if (status & UTSR1_TO_SM(UTSR1_PRE))
  181. flg = TTY_PARITY;
  182. else if (status & UTSR1_TO_SM(UTSR1_FRE))
  183. flg = TTY_FRAME;
  184. #ifdef SUPPORT_SYSRQ
  185. sport->port.sysrq = 0;
  186. #endif
  187. }
  188. if (uart_handle_sysrq_char(&sport->port, ch))
  189. goto ignore_char;
  190. uart_insert_char(&sport->port, status, UTSR1_TO_SM(UTSR1_ROR), ch, flg);
  191. ignore_char:
  192. status = UTSR1_TO_SM(UART_GET_UTSR1(sport)) |
  193. UTSR0_TO_SM(UART_GET_UTSR0(sport));
  194. }
  195. tty_flip_buffer_push(tty);
  196. }
  197. static void sa1100_tx_chars(struct sa1100_port *sport)
  198. {
  199. struct circ_buf *xmit = &sport->port.state->xmit;
  200. if (sport->port.x_char) {
  201. UART_PUT_CHAR(sport, sport->port.x_char);
  202. sport->port.icount.tx++;
  203. sport->port.x_char = 0;
  204. return;
  205. }
  206. /*
  207. * Check the modem control lines before
  208. * transmitting anything.
  209. */
  210. sa1100_mctrl_check(sport);
  211. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  212. sa1100_stop_tx(&sport->port);
  213. return;
  214. }
  215. /*
  216. * Tried using FIFO (not checking TNF) for fifo fill:
  217. * still had the '4 bytes repeated' problem.
  218. */
  219. while (UART_GET_UTSR1(sport) & UTSR1_TNF) {
  220. UART_PUT_CHAR(sport, xmit->buf[xmit->tail]);
  221. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  222. sport->port.icount.tx++;
  223. if (uart_circ_empty(xmit))
  224. break;
  225. }
  226. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  227. uart_write_wakeup(&sport->port);
  228. if (uart_circ_empty(xmit))
  229. sa1100_stop_tx(&sport->port);
  230. }
  231. static irqreturn_t sa1100_int(int irq, void *dev_id)
  232. {
  233. struct sa1100_port *sport = dev_id;
  234. unsigned int status, pass_counter = 0;
  235. spin_lock(&sport->port.lock);
  236. status = UART_GET_UTSR0(sport);
  237. status &= SM_TO_UTSR0(sport->port.read_status_mask) | ~UTSR0_TFS;
  238. do {
  239. if (status & (UTSR0_RFS | UTSR0_RID)) {
  240. /* Clear the receiver idle bit, if set */
  241. if (status & UTSR0_RID)
  242. UART_PUT_UTSR0(sport, UTSR0_RID);
  243. sa1100_rx_chars(sport);
  244. }
  245. /* Clear the relevant break bits */
  246. if (status & (UTSR0_RBB | UTSR0_REB))
  247. UART_PUT_UTSR0(sport, status & (UTSR0_RBB | UTSR0_REB));
  248. if (status & UTSR0_RBB)
  249. sport->port.icount.brk++;
  250. if (status & UTSR0_REB)
  251. uart_handle_break(&sport->port);
  252. if (status & UTSR0_TFS)
  253. sa1100_tx_chars(sport);
  254. if (pass_counter++ > SA1100_ISR_PASS_LIMIT)
  255. break;
  256. status = UART_GET_UTSR0(sport);
  257. status &= SM_TO_UTSR0(sport->port.read_status_mask) |
  258. ~UTSR0_TFS;
  259. } while (status & (UTSR0_TFS | UTSR0_RFS | UTSR0_RID));
  260. spin_unlock(&sport->port.lock);
  261. return IRQ_HANDLED;
  262. }
  263. /*
  264. * Return TIOCSER_TEMT when transmitter is not busy.
  265. */
  266. static unsigned int sa1100_tx_empty(struct uart_port *port)
  267. {
  268. struct sa1100_port *sport = (struct sa1100_port *)port;
  269. return UART_GET_UTSR1(sport) & UTSR1_TBY ? 0 : TIOCSER_TEMT;
  270. }
  271. static unsigned int sa1100_get_mctrl(struct uart_port *port)
  272. {
  273. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  274. }
  275. static void sa1100_set_mctrl(struct uart_port *port, unsigned int mctrl)
  276. {
  277. }
  278. /*
  279. * Interrupts always disabled.
  280. */
  281. static void sa1100_break_ctl(struct uart_port *port, int break_state)
  282. {
  283. struct sa1100_port *sport = (struct sa1100_port *)port;
  284. unsigned long flags;
  285. unsigned int utcr3;
  286. spin_lock_irqsave(&sport->port.lock, flags);
  287. utcr3 = UART_GET_UTCR3(sport);
  288. if (break_state == -1)
  289. utcr3 |= UTCR3_BRK;
  290. else
  291. utcr3 &= ~UTCR3_BRK;
  292. UART_PUT_UTCR3(sport, utcr3);
  293. spin_unlock_irqrestore(&sport->port.lock, flags);
  294. }
  295. static int sa1100_startup(struct uart_port *port)
  296. {
  297. struct sa1100_port *sport = (struct sa1100_port *)port;
  298. int retval;
  299. /*
  300. * Allocate the IRQ
  301. */
  302. retval = request_irq(sport->port.irq, sa1100_int, 0,
  303. "sa11x0-uart", sport);
  304. if (retval)
  305. return retval;
  306. /*
  307. * Finally, clear and enable interrupts
  308. */
  309. UART_PUT_UTSR0(sport, -1);
  310. UART_PUT_UTCR3(sport, UTCR3_RXE | UTCR3_TXE | UTCR3_RIE);
  311. /*
  312. * Enable modem status interrupts
  313. */
  314. spin_lock_irq(&sport->port.lock);
  315. sa1100_enable_ms(&sport->port);
  316. spin_unlock_irq(&sport->port.lock);
  317. return 0;
  318. }
  319. static void sa1100_shutdown(struct uart_port *port)
  320. {
  321. struct sa1100_port *sport = (struct sa1100_port *)port;
  322. /*
  323. * Stop our timer.
  324. */
  325. del_timer_sync(&sport->timer);
  326. /*
  327. * Free the interrupt
  328. */
  329. free_irq(sport->port.irq, sport);
  330. /*
  331. * Disable all interrupts, port and break condition.
  332. */
  333. UART_PUT_UTCR3(sport, 0);
  334. }
  335. static void
  336. sa1100_set_termios(struct uart_port *port, struct ktermios *termios,
  337. struct ktermios *old)
  338. {
  339. struct sa1100_port *sport = (struct sa1100_port *)port;
  340. unsigned long flags;
  341. unsigned int utcr0, old_utcr3, baud, quot;
  342. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  343. /*
  344. * We only support CS7 and CS8.
  345. */
  346. while ((termios->c_cflag & CSIZE) != CS7 &&
  347. (termios->c_cflag & CSIZE) != CS8) {
  348. termios->c_cflag &= ~CSIZE;
  349. termios->c_cflag |= old_csize;
  350. old_csize = CS8;
  351. }
  352. if ((termios->c_cflag & CSIZE) == CS8)
  353. utcr0 = UTCR0_DSS;
  354. else
  355. utcr0 = 0;
  356. if (termios->c_cflag & CSTOPB)
  357. utcr0 |= UTCR0_SBS;
  358. if (termios->c_cflag & PARENB) {
  359. utcr0 |= UTCR0_PE;
  360. if (!(termios->c_cflag & PARODD))
  361. utcr0 |= UTCR0_OES;
  362. }
  363. /*
  364. * Ask the core to calculate the divisor for us.
  365. */
  366. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  367. quot = uart_get_divisor(port, baud);
  368. spin_lock_irqsave(&sport->port.lock, flags);
  369. sport->port.read_status_mask &= UTSR0_TO_SM(UTSR0_TFS);
  370. sport->port.read_status_mask |= UTSR1_TO_SM(UTSR1_ROR);
  371. if (termios->c_iflag & INPCK)
  372. sport->port.read_status_mask |=
  373. UTSR1_TO_SM(UTSR1_FRE | UTSR1_PRE);
  374. if (termios->c_iflag & (BRKINT | PARMRK))
  375. sport->port.read_status_mask |=
  376. UTSR0_TO_SM(UTSR0_RBB | UTSR0_REB);
  377. /*
  378. * Characters to ignore
  379. */
  380. sport->port.ignore_status_mask = 0;
  381. if (termios->c_iflag & IGNPAR)
  382. sport->port.ignore_status_mask |=
  383. UTSR1_TO_SM(UTSR1_FRE | UTSR1_PRE);
  384. if (termios->c_iflag & IGNBRK) {
  385. sport->port.ignore_status_mask |=
  386. UTSR0_TO_SM(UTSR0_RBB | UTSR0_REB);
  387. /*
  388. * If we're ignoring parity and break indicators,
  389. * ignore overruns too (for real raw support).
  390. */
  391. if (termios->c_iflag & IGNPAR)
  392. sport->port.ignore_status_mask |=
  393. UTSR1_TO_SM(UTSR1_ROR);
  394. }
  395. del_timer_sync(&sport->timer);
  396. /*
  397. * Update the per-port timeout.
  398. */
  399. uart_update_timeout(port, termios->c_cflag, baud);
  400. /*
  401. * disable interrupts and drain transmitter
  402. */
  403. old_utcr3 = UART_GET_UTCR3(sport);
  404. UART_PUT_UTCR3(sport, old_utcr3 & ~(UTCR3_RIE | UTCR3_TIE));
  405. while (UART_GET_UTSR1(sport) & UTSR1_TBY)
  406. barrier();
  407. /* then, disable everything */
  408. UART_PUT_UTCR3(sport, 0);
  409. /* set the parity, stop bits and data size */
  410. UART_PUT_UTCR0(sport, utcr0);
  411. /* set the baud rate */
  412. quot -= 1;
  413. UART_PUT_UTCR1(sport, ((quot & 0xf00) >> 8));
  414. UART_PUT_UTCR2(sport, (quot & 0xff));
  415. UART_PUT_UTSR0(sport, -1);
  416. UART_PUT_UTCR3(sport, old_utcr3);
  417. if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
  418. sa1100_enable_ms(&sport->port);
  419. spin_unlock_irqrestore(&sport->port.lock, flags);
  420. }
  421. static const char *sa1100_type(struct uart_port *port)
  422. {
  423. struct sa1100_port *sport = (struct sa1100_port *)port;
  424. return sport->port.type == PORT_SA1100 ? "SA1100" : NULL;
  425. }
  426. /*
  427. * Release the memory region(s) being used by 'port'.
  428. */
  429. static void sa1100_release_port(struct uart_port *port)
  430. {
  431. struct sa1100_port *sport = (struct sa1100_port *)port;
  432. release_mem_region(sport->port.mapbase, UART_PORT_SIZE);
  433. }
  434. /*
  435. * Request the memory region(s) being used by 'port'.
  436. */
  437. static int sa1100_request_port(struct uart_port *port)
  438. {
  439. struct sa1100_port *sport = (struct sa1100_port *)port;
  440. return request_mem_region(sport->port.mapbase, UART_PORT_SIZE,
  441. "sa11x0-uart") != NULL ? 0 : -EBUSY;
  442. }
  443. /*
  444. * Configure/autoconfigure the port.
  445. */
  446. static void sa1100_config_port(struct uart_port *port, int flags)
  447. {
  448. struct sa1100_port *sport = (struct sa1100_port *)port;
  449. if (flags & UART_CONFIG_TYPE &&
  450. sa1100_request_port(&sport->port) == 0)
  451. sport->port.type = PORT_SA1100;
  452. }
  453. /*
  454. * Verify the new serial_struct (for TIOCSSERIAL).
  455. * The only change we allow are to the flags and type, and
  456. * even then only between PORT_SA1100 and PORT_UNKNOWN
  457. */
  458. static int
  459. sa1100_verify_port(struct uart_port *port, struct serial_struct *ser)
  460. {
  461. struct sa1100_port *sport = (struct sa1100_port *)port;
  462. int ret = 0;
  463. if (ser->type != PORT_UNKNOWN && ser->type != PORT_SA1100)
  464. ret = -EINVAL;
  465. if (sport->port.irq != ser->irq)
  466. ret = -EINVAL;
  467. if (ser->io_type != SERIAL_IO_MEM)
  468. ret = -EINVAL;
  469. if (sport->port.uartclk / 16 != ser->baud_base)
  470. ret = -EINVAL;
  471. if ((void *)sport->port.mapbase != ser->iomem_base)
  472. ret = -EINVAL;
  473. if (sport->port.iobase != ser->port)
  474. ret = -EINVAL;
  475. if (ser->hub6 != 0)
  476. ret = -EINVAL;
  477. return ret;
  478. }
  479. static struct uart_ops sa1100_pops = {
  480. .tx_empty = sa1100_tx_empty,
  481. .set_mctrl = sa1100_set_mctrl,
  482. .get_mctrl = sa1100_get_mctrl,
  483. .stop_tx = sa1100_stop_tx,
  484. .start_tx = sa1100_start_tx,
  485. .stop_rx = sa1100_stop_rx,
  486. .enable_ms = sa1100_enable_ms,
  487. .break_ctl = sa1100_break_ctl,
  488. .startup = sa1100_startup,
  489. .shutdown = sa1100_shutdown,
  490. .set_termios = sa1100_set_termios,
  491. .type = sa1100_type,
  492. .release_port = sa1100_release_port,
  493. .request_port = sa1100_request_port,
  494. .config_port = sa1100_config_port,
  495. .verify_port = sa1100_verify_port,
  496. };
  497. static struct sa1100_port sa1100_ports[NR_PORTS];
  498. /*
  499. * Setup the SA1100 serial ports. Note that we don't include the IrDA
  500. * port here since we have our own SIR/FIR driver (see drivers/net/irda)
  501. *
  502. * Note also that we support "console=ttySAx" where "x" is either 0 or 1.
  503. * Which serial port this ends up being depends on the machine you're
  504. * running this kernel on. I'm not convinced that this is a good idea,
  505. * but that's the way it traditionally works.
  506. *
  507. * Note that NanoEngine UART3 becomes UART2, and UART2 is no longer
  508. * used here.
  509. */
  510. static void __init sa1100_init_ports(void)
  511. {
  512. static int first = 1;
  513. int i;
  514. if (!first)
  515. return;
  516. first = 0;
  517. for (i = 0; i < NR_PORTS; i++) {
  518. sa1100_ports[i].port.uartclk = 3686400;
  519. sa1100_ports[i].port.ops = &sa1100_pops;
  520. sa1100_ports[i].port.fifosize = 8;
  521. sa1100_ports[i].port.line = i;
  522. sa1100_ports[i].port.iotype = UPIO_MEM;
  523. init_timer(&sa1100_ports[i].timer);
  524. sa1100_ports[i].timer.function = sa1100_timeout;
  525. sa1100_ports[i].timer.data = (unsigned long)&sa1100_ports[i];
  526. }
  527. /*
  528. * make transmit lines outputs, so that when the port
  529. * is closed, the output is in the MARK state.
  530. */
  531. PPDR |= PPC_TXD1 | PPC_TXD3;
  532. PPSR |= PPC_TXD1 | PPC_TXD3;
  533. }
  534. void __devinit sa1100_register_uart_fns(struct sa1100_port_fns *fns)
  535. {
  536. if (fns->get_mctrl)
  537. sa1100_pops.get_mctrl = fns->get_mctrl;
  538. if (fns->set_mctrl)
  539. sa1100_pops.set_mctrl = fns->set_mctrl;
  540. sa1100_pops.pm = fns->pm;
  541. sa1100_pops.set_wake = fns->set_wake;
  542. }
  543. void __init sa1100_register_uart(int idx, int port)
  544. {
  545. if (idx >= NR_PORTS) {
  546. printk(KERN_ERR "%s: bad index number %d\n", __func__, idx);
  547. return;
  548. }
  549. switch (port) {
  550. case 1:
  551. sa1100_ports[idx].port.membase = (void __iomem *)&Ser1UTCR0;
  552. sa1100_ports[idx].port.mapbase = _Ser1UTCR0;
  553. sa1100_ports[idx].port.irq = IRQ_Ser1UART;
  554. sa1100_ports[idx].port.flags = UPF_BOOT_AUTOCONF;
  555. break;
  556. case 2:
  557. sa1100_ports[idx].port.membase = (void __iomem *)&Ser2UTCR0;
  558. sa1100_ports[idx].port.mapbase = _Ser2UTCR0;
  559. sa1100_ports[idx].port.irq = IRQ_Ser2ICP;
  560. sa1100_ports[idx].port.flags = UPF_BOOT_AUTOCONF;
  561. break;
  562. case 3:
  563. sa1100_ports[idx].port.membase = (void __iomem *)&Ser3UTCR0;
  564. sa1100_ports[idx].port.mapbase = _Ser3UTCR0;
  565. sa1100_ports[idx].port.irq = IRQ_Ser3UART;
  566. sa1100_ports[idx].port.flags = UPF_BOOT_AUTOCONF;
  567. break;
  568. default:
  569. printk(KERN_ERR "%s: bad port number %d\n", __func__, port);
  570. }
  571. }
  572. #ifdef CONFIG_SERIAL_SA1100_CONSOLE
  573. static void sa1100_console_putchar(struct uart_port *port, int ch)
  574. {
  575. struct sa1100_port *sport = (struct sa1100_port *)port;
  576. while (!(UART_GET_UTSR1(sport) & UTSR1_TNF))
  577. barrier();
  578. UART_PUT_CHAR(sport, ch);
  579. }
  580. /*
  581. * Interrupts are disabled on entering
  582. */
  583. static void
  584. sa1100_console_write(struct console *co, const char *s, unsigned int count)
  585. {
  586. struct sa1100_port *sport = &sa1100_ports[co->index];
  587. unsigned int old_utcr3, status;
  588. /*
  589. * First, save UTCR3 and then disable interrupts
  590. */
  591. old_utcr3 = UART_GET_UTCR3(sport);
  592. UART_PUT_UTCR3(sport, (old_utcr3 & ~(UTCR3_RIE | UTCR3_TIE)) |
  593. UTCR3_TXE);
  594. uart_console_write(&sport->port, s, count, sa1100_console_putchar);
  595. /*
  596. * Finally, wait for transmitter to become empty
  597. * and restore UTCR3
  598. */
  599. do {
  600. status = UART_GET_UTSR1(sport);
  601. } while (status & UTSR1_TBY);
  602. UART_PUT_UTCR3(sport, old_utcr3);
  603. }
  604. /*
  605. * If the port was already initialised (eg, by a boot loader),
  606. * try to determine the current setup.
  607. */
  608. static void __init
  609. sa1100_console_get_options(struct sa1100_port *sport, int *baud,
  610. int *parity, int *bits)
  611. {
  612. unsigned int utcr3;
  613. utcr3 = UART_GET_UTCR3(sport) & (UTCR3_RXE | UTCR3_TXE);
  614. if (utcr3 == (UTCR3_RXE | UTCR3_TXE)) {
  615. /* ok, the port was enabled */
  616. unsigned int utcr0, quot;
  617. utcr0 = UART_GET_UTCR0(sport);
  618. *parity = 'n';
  619. if (utcr0 & UTCR0_PE) {
  620. if (utcr0 & UTCR0_OES)
  621. *parity = 'e';
  622. else
  623. *parity = 'o';
  624. }
  625. if (utcr0 & UTCR0_DSS)
  626. *bits = 8;
  627. else
  628. *bits = 7;
  629. quot = UART_GET_UTCR2(sport) | UART_GET_UTCR1(sport) << 8;
  630. quot &= 0xfff;
  631. *baud = sport->port.uartclk / (16 * (quot + 1));
  632. }
  633. }
  634. static int __init
  635. sa1100_console_setup(struct console *co, char *options)
  636. {
  637. struct sa1100_port *sport;
  638. int baud = 9600;
  639. int bits = 8;
  640. int parity = 'n';
  641. int flow = 'n';
  642. /*
  643. * Check whether an invalid uart number has been specified, and
  644. * if so, search for the first available port that does have
  645. * console support.
  646. */
  647. if (co->index == -1 || co->index >= NR_PORTS)
  648. co->index = 0;
  649. sport = &sa1100_ports[co->index];
  650. if (options)
  651. uart_parse_options(options, &baud, &parity, &bits, &flow);
  652. else
  653. sa1100_console_get_options(sport, &baud, &parity, &bits);
  654. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  655. }
  656. static struct uart_driver sa1100_reg;
  657. static struct console sa1100_console = {
  658. .name = "ttySA",
  659. .write = sa1100_console_write,
  660. .device = uart_console_device,
  661. .setup = sa1100_console_setup,
  662. .flags = CON_PRINTBUFFER,
  663. .index = -1,
  664. .data = &sa1100_reg,
  665. };
  666. static int __init sa1100_rs_console_init(void)
  667. {
  668. sa1100_init_ports();
  669. register_console(&sa1100_console);
  670. return 0;
  671. }
  672. console_initcall(sa1100_rs_console_init);
  673. #define SA1100_CONSOLE &sa1100_console
  674. #else
  675. #define SA1100_CONSOLE NULL
  676. #endif
  677. static struct uart_driver sa1100_reg = {
  678. .owner = THIS_MODULE,
  679. .driver_name = "ttySA",
  680. .dev_name = "ttySA",
  681. .major = SERIAL_SA1100_MAJOR,
  682. .minor = MINOR_START,
  683. .nr = NR_PORTS,
  684. .cons = SA1100_CONSOLE,
  685. };
  686. static int sa1100_serial_suspend(struct platform_device *dev, pm_message_t state)
  687. {
  688. struct sa1100_port *sport = platform_get_drvdata(dev);
  689. if (sport)
  690. uart_suspend_port(&sa1100_reg, &sport->port);
  691. return 0;
  692. }
  693. static int sa1100_serial_resume(struct platform_device *dev)
  694. {
  695. struct sa1100_port *sport = platform_get_drvdata(dev);
  696. if (sport)
  697. uart_resume_port(&sa1100_reg, &sport->port);
  698. return 0;
  699. }
  700. static int sa1100_serial_probe(struct platform_device *dev)
  701. {
  702. struct resource *res = dev->resource;
  703. int i;
  704. for (i = 0; i < dev->num_resources; i++, res++)
  705. if (res->flags & IORESOURCE_MEM)
  706. break;
  707. if (i < dev->num_resources) {
  708. for (i = 0; i < NR_PORTS; i++) {
  709. if (sa1100_ports[i].port.mapbase != res->start)
  710. continue;
  711. sa1100_ports[i].port.dev = &dev->dev;
  712. uart_add_one_port(&sa1100_reg, &sa1100_ports[i].port);
  713. platform_set_drvdata(dev, &sa1100_ports[i]);
  714. break;
  715. }
  716. }
  717. return 0;
  718. }
  719. static int sa1100_serial_remove(struct platform_device *pdev)
  720. {
  721. struct sa1100_port *sport = platform_get_drvdata(pdev);
  722. platform_set_drvdata(pdev, NULL);
  723. if (sport)
  724. uart_remove_one_port(&sa1100_reg, &sport->port);
  725. return 0;
  726. }
  727. static struct platform_driver sa11x0_serial_driver = {
  728. .probe = sa1100_serial_probe,
  729. .remove = sa1100_serial_remove,
  730. .suspend = sa1100_serial_suspend,
  731. .resume = sa1100_serial_resume,
  732. .driver = {
  733. .name = "sa11x0-uart",
  734. .owner = THIS_MODULE,
  735. },
  736. };
  737. static int __init sa1100_serial_init(void)
  738. {
  739. int ret;
  740. printk(KERN_INFO "Serial: SA11x0 driver\n");
  741. sa1100_init_ports();
  742. ret = uart_register_driver(&sa1100_reg);
  743. if (ret == 0) {
  744. ret = platform_driver_register(&sa11x0_serial_driver);
  745. if (ret)
  746. uart_unregister_driver(&sa1100_reg);
  747. }
  748. return ret;
  749. }
  750. static void __exit sa1100_serial_exit(void)
  751. {
  752. platform_driver_unregister(&sa11x0_serial_driver);
  753. uart_unregister_driver(&sa1100_reg);
  754. }
  755. module_init(sa1100_serial_init);
  756. module_exit(sa1100_serial_exit);
  757. MODULE_AUTHOR("Deep Blue Solutions Ltd");
  758. MODULE_DESCRIPTION("SA1100 generic serial port driver");
  759. MODULE_LICENSE("GPL");
  760. MODULE_ALIAS_CHARDEV_MAJOR(SERIAL_SA1100_MAJOR);
  761. MODULE_ALIAS("platform:sa11x0-uart");