8250_pci.c 104 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/8250_pci.h>
  22. #include <linux/bitops.h>
  23. #include <asm/byteorder.h>
  24. #include <asm/io.h>
  25. #include "8250.h"
  26. #undef SERIAL_DEBUG_PCI
  27. /*
  28. * init function returns:
  29. * > 0 - number of ports
  30. * = 0 - use board->num_ports
  31. * < 0 - error
  32. */
  33. struct pci_serial_quirk {
  34. u32 vendor;
  35. u32 device;
  36. u32 subvendor;
  37. u32 subdevice;
  38. int (*probe)(struct pci_dev *dev);
  39. int (*init)(struct pci_dev *dev);
  40. int (*setup)(struct serial_private *,
  41. const struct pciserial_board *,
  42. struct uart_port *, int);
  43. void (*exit)(struct pci_dev *dev);
  44. };
  45. #define PCI_NUM_BAR_RESOURCES 6
  46. struct serial_private {
  47. struct pci_dev *dev;
  48. unsigned int nr;
  49. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  50. struct pci_serial_quirk *quirk;
  51. int line[0];
  52. };
  53. static int pci_default_setup(struct serial_private*,
  54. const struct pciserial_board*, struct uart_port*, int);
  55. static void moan_device(const char *str, struct pci_dev *dev)
  56. {
  57. printk(KERN_WARNING
  58. "%s: %s\n"
  59. "Please send the output of lspci -vv, this\n"
  60. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. "manufacturer and name of serial board or\n"
  62. "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->iotype = UPIO_MEM;
  82. port->iobase = 0;
  83. port->mapbase = base + offset;
  84. port->membase = priv->remapped_bar[bar] + offset;
  85. port->regshift = regshift;
  86. } else {
  87. port->iotype = UPIO_PORT;
  88. port->iobase = base + offset;
  89. port->mapbase = 0;
  90. port->membase = NULL;
  91. port->regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  97. */
  98. static int addidata_apci7800_setup(struct serial_private *priv,
  99. const struct pciserial_board *board,
  100. struct uart_port *port, int idx)
  101. {
  102. unsigned int bar = 0, offset = board->first_offset;
  103. bar = FL_GET_BASE(board->flags);
  104. if (idx < 2) {
  105. offset += idx * board->uart_offset;
  106. } else if ((idx >= 2) && (idx < 4)) {
  107. bar += 1;
  108. offset += ((idx - 2) * board->uart_offset);
  109. } else if ((idx >= 4) && (idx < 6)) {
  110. bar += 2;
  111. offset += ((idx - 4) * board->uart_offset);
  112. } else if (idx >= 6) {
  113. bar += 3;
  114. offset += ((idx - 6) * board->uart_offset);
  115. }
  116. return setup_port(priv, port, bar, offset, board->reg_shift);
  117. }
  118. /*
  119. * AFAVLAB uses a different mixture of BARs and offsets
  120. * Not that ugly ;) -- HW
  121. */
  122. static int
  123. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  124. struct uart_port *port, int idx)
  125. {
  126. unsigned int bar, offset = board->first_offset;
  127. bar = FL_GET_BASE(board->flags);
  128. if (idx < 4)
  129. bar += idx;
  130. else {
  131. bar = 4;
  132. offset += (idx - 4) * board->uart_offset;
  133. }
  134. return setup_port(priv, port, bar, offset, board->reg_shift);
  135. }
  136. /*
  137. * HP's Remote Management Console. The Diva chip came in several
  138. * different versions. N-class, L2000 and A500 have two Diva chips, each
  139. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  140. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  141. * one Diva chip, but it has been expanded to 5 UARTs.
  142. */
  143. static int pci_hp_diva_init(struct pci_dev *dev)
  144. {
  145. int rc = 0;
  146. switch (dev->subsystem_device) {
  147. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  148. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  149. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  150. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  151. rc = 3;
  152. break;
  153. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  154. rc = 2;
  155. break;
  156. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  157. rc = 4;
  158. break;
  159. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  160. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  161. rc = 1;
  162. break;
  163. }
  164. return rc;
  165. }
  166. /*
  167. * HP's Diva chip puts the 4th/5th serial port further out, and
  168. * some serial ports are supposed to be hidden on certain models.
  169. */
  170. static int
  171. pci_hp_diva_setup(struct serial_private *priv,
  172. const struct pciserial_board *board,
  173. struct uart_port *port, int idx)
  174. {
  175. unsigned int offset = board->first_offset;
  176. unsigned int bar = FL_GET_BASE(board->flags);
  177. switch (priv->dev->subsystem_device) {
  178. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  179. if (idx == 3)
  180. idx++;
  181. break;
  182. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  183. if (idx > 0)
  184. idx++;
  185. if (idx > 2)
  186. idx++;
  187. break;
  188. }
  189. if (idx > 2)
  190. offset = 0x18;
  191. offset += idx * board->uart_offset;
  192. return setup_port(priv, port, bar, offset, board->reg_shift);
  193. }
  194. /*
  195. * Added for EKF Intel i960 serial boards
  196. */
  197. static int pci_inteli960ni_init(struct pci_dev *dev)
  198. {
  199. unsigned long oldval;
  200. if (!(dev->subsystem_device & 0x1000))
  201. return -ENODEV;
  202. /* is firmware started? */
  203. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  204. if (oldval == 0x00001000L) { /* RESET value */
  205. printk(KERN_DEBUG "Local i960 firmware missing");
  206. return -ENODEV;
  207. }
  208. return 0;
  209. }
  210. /*
  211. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  212. * that the card interrupt be explicitly enabled or disabled. This
  213. * seems to be mainly needed on card using the PLX which also use I/O
  214. * mapped memory.
  215. */
  216. static int pci_plx9050_init(struct pci_dev *dev)
  217. {
  218. u8 irq_config;
  219. void __iomem *p;
  220. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  221. moan_device("no memory in bar 0", dev);
  222. return 0;
  223. }
  224. irq_config = 0x41;
  225. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  226. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  227. irq_config = 0x43;
  228. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  229. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  230. /*
  231. * As the megawolf cards have the int pins active
  232. * high, and have 2 UART chips, both ints must be
  233. * enabled on the 9050. Also, the UARTS are set in
  234. * 16450 mode by default, so we have to enable the
  235. * 16C950 'enhanced' mode so that we can use the
  236. * deep FIFOs
  237. */
  238. irq_config = 0x5b;
  239. /*
  240. * enable/disable interrupts
  241. */
  242. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  243. if (p == NULL)
  244. return -ENOMEM;
  245. writel(irq_config, p + 0x4c);
  246. /*
  247. * Read the register back to ensure that it took effect.
  248. */
  249. readl(p + 0x4c);
  250. iounmap(p);
  251. return 0;
  252. }
  253. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  254. {
  255. u8 __iomem *p;
  256. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  257. return;
  258. /*
  259. * disable interrupts
  260. */
  261. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  262. if (p != NULL) {
  263. writel(0, p + 0x4c);
  264. /*
  265. * Read the register back to ensure that it took effect.
  266. */
  267. readl(p + 0x4c);
  268. iounmap(p);
  269. }
  270. }
  271. #define NI8420_INT_ENABLE_REG 0x38
  272. #define NI8420_INT_ENABLE_BIT 0x2000
  273. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  274. {
  275. void __iomem *p;
  276. unsigned long base, len;
  277. unsigned int bar = 0;
  278. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  279. moan_device("no memory in bar", dev);
  280. return;
  281. }
  282. base = pci_resource_start(dev, bar);
  283. len = pci_resource_len(dev, bar);
  284. p = ioremap_nocache(base, len);
  285. if (p == NULL)
  286. return;
  287. /* Disable the CPU Interrupt */
  288. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  289. p + NI8420_INT_ENABLE_REG);
  290. iounmap(p);
  291. }
  292. /* MITE registers */
  293. #define MITE_IOWBSR1 0xc4
  294. #define MITE_IOWCR1 0xf4
  295. #define MITE_LCIMR1 0x08
  296. #define MITE_LCIMR2 0x10
  297. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  298. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  299. {
  300. void __iomem *p;
  301. unsigned long base, len;
  302. unsigned int bar = 0;
  303. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  304. moan_device("no memory in bar", dev);
  305. return;
  306. }
  307. base = pci_resource_start(dev, bar);
  308. len = pci_resource_len(dev, bar);
  309. p = ioremap_nocache(base, len);
  310. if (p == NULL)
  311. return;
  312. /* Disable the CPU Interrupt */
  313. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  314. iounmap(p);
  315. }
  316. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  317. static int
  318. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  319. struct uart_port *port, int idx)
  320. {
  321. unsigned int bar, offset = board->first_offset;
  322. bar = 0;
  323. if (idx < 4) {
  324. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  325. offset += idx * board->uart_offset;
  326. } else if (idx < 8) {
  327. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  328. offset += idx * board->uart_offset + 0xC00;
  329. } else /* we have only 8 ports on PMC-OCTALPRO */
  330. return 1;
  331. return setup_port(priv, port, bar, offset, board->reg_shift);
  332. }
  333. /*
  334. * This does initialization for PMC OCTALPRO cards:
  335. * maps the device memory, resets the UARTs (needed, bc
  336. * if the module is removed and inserted again, the card
  337. * is in the sleep mode) and enables global interrupt.
  338. */
  339. /* global control register offset for SBS PMC-OctalPro */
  340. #define OCT_REG_CR_OFF 0x500
  341. static int sbs_init(struct pci_dev *dev)
  342. {
  343. u8 __iomem *p;
  344. p = pci_ioremap_bar(dev, 0);
  345. if (p == NULL)
  346. return -ENOMEM;
  347. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  348. writeb(0x10, p + OCT_REG_CR_OFF);
  349. udelay(50);
  350. writeb(0x0, p + OCT_REG_CR_OFF);
  351. /* Set bit-2 (INTENABLE) of Control Register */
  352. writeb(0x4, p + OCT_REG_CR_OFF);
  353. iounmap(p);
  354. return 0;
  355. }
  356. /*
  357. * Disables the global interrupt of PMC-OctalPro
  358. */
  359. static void __devexit sbs_exit(struct pci_dev *dev)
  360. {
  361. u8 __iomem *p;
  362. p = pci_ioremap_bar(dev, 0);
  363. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  364. if (p != NULL)
  365. writeb(0, p + OCT_REG_CR_OFF);
  366. iounmap(p);
  367. }
  368. /*
  369. * SIIG serial cards have an PCI interface chip which also controls
  370. * the UART clocking frequency. Each UART can be clocked independently
  371. * (except cards equipped with 4 UARTs) and initial clocking settings
  372. * are stored in the EEPROM chip. It can cause problems because this
  373. * version of serial driver doesn't support differently clocked UART's
  374. * on single PCI card. To prevent this, initialization functions set
  375. * high frequency clocking for all UART's on given card. It is safe (I
  376. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  377. * with other OSes (like M$ DOS).
  378. *
  379. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  380. *
  381. * There is two family of SIIG serial cards with different PCI
  382. * interface chip and different configuration methods:
  383. * - 10x cards have control registers in IO and/or memory space;
  384. * - 20x cards have control registers in standard PCI configuration space.
  385. *
  386. * Note: all 10x cards have PCI device ids 0x10..
  387. * all 20x cards have PCI device ids 0x20..
  388. *
  389. * There are also Quartet Serial cards which use Oxford Semiconductor
  390. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  391. *
  392. * Note: some SIIG cards are probed by the parport_serial object.
  393. */
  394. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  395. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  396. static int pci_siig10x_init(struct pci_dev *dev)
  397. {
  398. u16 data;
  399. void __iomem *p;
  400. switch (dev->device & 0xfff8) {
  401. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  402. data = 0xffdf;
  403. break;
  404. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  405. data = 0xf7ff;
  406. break;
  407. default: /* 1S1P, 4S */
  408. data = 0xfffb;
  409. break;
  410. }
  411. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  412. if (p == NULL)
  413. return -ENOMEM;
  414. writew(readw(p + 0x28) & data, p + 0x28);
  415. readw(p + 0x28);
  416. iounmap(p);
  417. return 0;
  418. }
  419. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  420. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  421. static int pci_siig20x_init(struct pci_dev *dev)
  422. {
  423. u8 data;
  424. /* Change clock frequency for the first UART. */
  425. pci_read_config_byte(dev, 0x6f, &data);
  426. pci_write_config_byte(dev, 0x6f, data & 0xef);
  427. /* If this card has 2 UART, we have to do the same with second UART. */
  428. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  429. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  430. pci_read_config_byte(dev, 0x73, &data);
  431. pci_write_config_byte(dev, 0x73, data & 0xef);
  432. }
  433. return 0;
  434. }
  435. static int pci_siig_init(struct pci_dev *dev)
  436. {
  437. unsigned int type = dev->device & 0xff00;
  438. if (type == 0x1000)
  439. return pci_siig10x_init(dev);
  440. else if (type == 0x2000)
  441. return pci_siig20x_init(dev);
  442. moan_device("Unknown SIIG card", dev);
  443. return -ENODEV;
  444. }
  445. static int pci_siig_setup(struct serial_private *priv,
  446. const struct pciserial_board *board,
  447. struct uart_port *port, int idx)
  448. {
  449. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  450. if (idx > 3) {
  451. bar = 4;
  452. offset = (idx - 4) * 8;
  453. }
  454. return setup_port(priv, port, bar, offset, 0);
  455. }
  456. /*
  457. * Timedia has an explosion of boards, and to avoid the PCI table from
  458. * growing *huge*, we use this function to collapse some 70 entries
  459. * in the PCI table into one, for sanity's and compactness's sake.
  460. */
  461. static const unsigned short timedia_single_port[] = {
  462. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  463. };
  464. static const unsigned short timedia_dual_port[] = {
  465. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  466. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  467. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  468. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  469. 0xD079, 0
  470. };
  471. static const unsigned short timedia_quad_port[] = {
  472. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  473. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  474. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  475. 0xB157, 0
  476. };
  477. static const unsigned short timedia_eight_port[] = {
  478. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  479. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  480. };
  481. static const struct timedia_struct {
  482. int num;
  483. const unsigned short *ids;
  484. } timedia_data[] = {
  485. { 1, timedia_single_port },
  486. { 2, timedia_dual_port },
  487. { 4, timedia_quad_port },
  488. { 8, timedia_eight_port }
  489. };
  490. /*
  491. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  492. * listing them individually, this driver merely grabs them all with
  493. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  494. * and should be left free to be claimed by parport_serial instead.
  495. */
  496. static int pci_timedia_probe(struct pci_dev *dev)
  497. {
  498. /*
  499. * Check the third digit of the subdevice ID
  500. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  501. */
  502. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  503. dev_info(&dev->dev,
  504. "ignoring Timedia subdevice %04x for parport_serial\n",
  505. dev->subsystem_device);
  506. return -ENODEV;
  507. }
  508. return 0;
  509. }
  510. static int pci_timedia_init(struct pci_dev *dev)
  511. {
  512. const unsigned short *ids;
  513. int i, j;
  514. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  515. ids = timedia_data[i].ids;
  516. for (j = 0; ids[j]; j++)
  517. if (dev->subsystem_device == ids[j])
  518. return timedia_data[i].num;
  519. }
  520. return 0;
  521. }
  522. /*
  523. * Timedia/SUNIX uses a mixture of BARs and offsets
  524. * Ugh, this is ugly as all hell --- TYT
  525. */
  526. static int
  527. pci_timedia_setup(struct serial_private *priv,
  528. const struct pciserial_board *board,
  529. struct uart_port *port, int idx)
  530. {
  531. unsigned int bar = 0, offset = board->first_offset;
  532. switch (idx) {
  533. case 0:
  534. bar = 0;
  535. break;
  536. case 1:
  537. offset = board->uart_offset;
  538. bar = 0;
  539. break;
  540. case 2:
  541. bar = 1;
  542. break;
  543. case 3:
  544. offset = board->uart_offset;
  545. /* FALLTHROUGH */
  546. case 4: /* BAR 2 */
  547. case 5: /* BAR 3 */
  548. case 6: /* BAR 4 */
  549. case 7: /* BAR 5 */
  550. bar = idx - 2;
  551. }
  552. return setup_port(priv, port, bar, offset, board->reg_shift);
  553. }
  554. /*
  555. * Some Titan cards are also a little weird
  556. */
  557. static int
  558. titan_400l_800l_setup(struct serial_private *priv,
  559. const struct pciserial_board *board,
  560. struct uart_port *port, int idx)
  561. {
  562. unsigned int bar, offset = board->first_offset;
  563. switch (idx) {
  564. case 0:
  565. bar = 1;
  566. break;
  567. case 1:
  568. bar = 2;
  569. break;
  570. default:
  571. bar = 4;
  572. offset = (idx - 2) * board->uart_offset;
  573. }
  574. return setup_port(priv, port, bar, offset, board->reg_shift);
  575. }
  576. static int pci_xircom_init(struct pci_dev *dev)
  577. {
  578. msleep(100);
  579. return 0;
  580. }
  581. static int pci_ni8420_init(struct pci_dev *dev)
  582. {
  583. void __iomem *p;
  584. unsigned long base, len;
  585. unsigned int bar = 0;
  586. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  587. moan_device("no memory in bar", dev);
  588. return 0;
  589. }
  590. base = pci_resource_start(dev, bar);
  591. len = pci_resource_len(dev, bar);
  592. p = ioremap_nocache(base, len);
  593. if (p == NULL)
  594. return -ENOMEM;
  595. /* Enable CPU Interrupt */
  596. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  597. p + NI8420_INT_ENABLE_REG);
  598. iounmap(p);
  599. return 0;
  600. }
  601. #define MITE_IOWBSR1_WSIZE 0xa
  602. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  603. #define MITE_IOWBSR1_WENAB (1 << 7)
  604. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  605. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  606. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  607. static int pci_ni8430_init(struct pci_dev *dev)
  608. {
  609. void __iomem *p;
  610. unsigned long base, len;
  611. u32 device_window;
  612. unsigned int bar = 0;
  613. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  614. moan_device("no memory in bar", dev);
  615. return 0;
  616. }
  617. base = pci_resource_start(dev, bar);
  618. len = pci_resource_len(dev, bar);
  619. p = ioremap_nocache(base, len);
  620. if (p == NULL)
  621. return -ENOMEM;
  622. /* Set device window address and size in BAR0 */
  623. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  624. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  625. writel(device_window, p + MITE_IOWBSR1);
  626. /* Set window access to go to RAMSEL IO address space */
  627. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  628. p + MITE_IOWCR1);
  629. /* Enable IO Bus Interrupt 0 */
  630. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  631. /* Enable CPU Interrupt */
  632. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  633. iounmap(p);
  634. return 0;
  635. }
  636. /* UART Port Control Register */
  637. #define NI8430_PORTCON 0x0f
  638. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  639. static int
  640. pci_ni8430_setup(struct serial_private *priv,
  641. const struct pciserial_board *board,
  642. struct uart_port *port, int idx)
  643. {
  644. void __iomem *p;
  645. unsigned long base, len;
  646. unsigned int bar, offset = board->first_offset;
  647. if (idx >= board->num_ports)
  648. return 1;
  649. bar = FL_GET_BASE(board->flags);
  650. offset += idx * board->uart_offset;
  651. base = pci_resource_start(priv->dev, bar);
  652. len = pci_resource_len(priv->dev, bar);
  653. p = ioremap_nocache(base, len);
  654. /* enable the transceiver */
  655. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  656. p + offset + NI8430_PORTCON);
  657. iounmap(p);
  658. return setup_port(priv, port, bar, offset, board->reg_shift);
  659. }
  660. static int pci_netmos_9900_setup(struct serial_private *priv,
  661. const struct pciserial_board *board,
  662. struct uart_port *port, int idx)
  663. {
  664. unsigned int bar;
  665. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  666. /* netmos apparently orders BARs by datasheet layout, so serial
  667. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  668. */
  669. bar = 3 * idx;
  670. return setup_port(priv, port, bar, 0, board->reg_shift);
  671. } else {
  672. return pci_default_setup(priv, board, port, idx);
  673. }
  674. }
  675. /* the 99xx series comes with a range of device IDs and a variety
  676. * of capabilities:
  677. *
  678. * 9900 has varying capabilities and can cascade to sub-controllers
  679. * (cascading should be purely internal)
  680. * 9904 is hardwired with 4 serial ports
  681. * 9912 and 9922 are hardwired with 2 serial ports
  682. */
  683. static int pci_netmos_9900_numports(struct pci_dev *dev)
  684. {
  685. unsigned int c = dev->class;
  686. unsigned int pi;
  687. unsigned short sub_serports;
  688. pi = (c & 0xff);
  689. if (pi == 2) {
  690. return 1;
  691. } else if ((pi == 0) &&
  692. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  693. /* two possibilities: 0x30ps encodes number of parallel and
  694. * serial ports, or 0x1000 indicates *something*. This is not
  695. * immediately obvious, since the 2s1p+4s configuration seems
  696. * to offer all functionality on functions 0..2, while still
  697. * advertising the same function 3 as the 4s+2s1p config.
  698. */
  699. sub_serports = dev->subsystem_device & 0xf;
  700. if (sub_serports > 0) {
  701. return sub_serports;
  702. } else {
  703. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  704. return 0;
  705. }
  706. }
  707. moan_device("unknown NetMos/Mostech program interface", dev);
  708. return 0;
  709. }
  710. static int pci_netmos_init(struct pci_dev *dev)
  711. {
  712. /* subdevice 0x00PS means <P> parallel, <S> serial */
  713. unsigned int num_serial = dev->subsystem_device & 0xf;
  714. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  715. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  716. return 0;
  717. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  718. dev->subsystem_device == 0x0299)
  719. return 0;
  720. switch (dev->device) { /* FALLTHROUGH on all */
  721. case PCI_DEVICE_ID_NETMOS_9904:
  722. case PCI_DEVICE_ID_NETMOS_9912:
  723. case PCI_DEVICE_ID_NETMOS_9922:
  724. case PCI_DEVICE_ID_NETMOS_9900:
  725. num_serial = pci_netmos_9900_numports(dev);
  726. break;
  727. default:
  728. if (num_serial == 0 ) {
  729. moan_device("unknown NetMos/Mostech device", dev);
  730. }
  731. }
  732. if (num_serial == 0)
  733. return -ENODEV;
  734. return num_serial;
  735. }
  736. /*
  737. * These chips are available with optionally one parallel port and up to
  738. * two serial ports. Unfortunately they all have the same product id.
  739. *
  740. * Basic configuration is done over a region of 32 I/O ports. The base
  741. * ioport is called INTA or INTC, depending on docs/other drivers.
  742. *
  743. * The region of the 32 I/O ports is configured in POSIO0R...
  744. */
  745. /* registers */
  746. #define ITE_887x_MISCR 0x9c
  747. #define ITE_887x_INTCBAR 0x78
  748. #define ITE_887x_UARTBAR 0x7c
  749. #define ITE_887x_PS0BAR 0x10
  750. #define ITE_887x_POSIO0 0x60
  751. /* I/O space size */
  752. #define ITE_887x_IOSIZE 32
  753. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  754. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  755. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  756. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  757. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  758. #define ITE_887x_POSIO_SPEED (3 << 29)
  759. /* enable IO_Space bit */
  760. #define ITE_887x_POSIO_ENABLE (1 << 31)
  761. static int pci_ite887x_init(struct pci_dev *dev)
  762. {
  763. /* inta_addr are the configuration addresses of the ITE */
  764. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  765. 0x200, 0x280, 0 };
  766. int ret, i, type;
  767. struct resource *iobase = NULL;
  768. u32 miscr, uartbar, ioport;
  769. /* search for the base-ioport */
  770. i = 0;
  771. while (inta_addr[i] && iobase == NULL) {
  772. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  773. "ite887x");
  774. if (iobase != NULL) {
  775. /* write POSIO0R - speed | size | ioport */
  776. pci_write_config_dword(dev, ITE_887x_POSIO0,
  777. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  778. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  779. /* write INTCBAR - ioport */
  780. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  781. inta_addr[i]);
  782. ret = inb(inta_addr[i]);
  783. if (ret != 0xff) {
  784. /* ioport connected */
  785. break;
  786. }
  787. release_region(iobase->start, ITE_887x_IOSIZE);
  788. iobase = NULL;
  789. }
  790. i++;
  791. }
  792. if (!inta_addr[i]) {
  793. printk(KERN_ERR "ite887x: could not find iobase\n");
  794. return -ENODEV;
  795. }
  796. /* start of undocumented type checking (see parport_pc.c) */
  797. type = inb(iobase->start + 0x18) & 0x0f;
  798. switch (type) {
  799. case 0x2: /* ITE8871 (1P) */
  800. case 0xa: /* ITE8875 (1P) */
  801. ret = 0;
  802. break;
  803. case 0xe: /* ITE8872 (2S1P) */
  804. ret = 2;
  805. break;
  806. case 0x6: /* ITE8873 (1S) */
  807. ret = 1;
  808. break;
  809. case 0x8: /* ITE8874 (2S) */
  810. ret = 2;
  811. break;
  812. default:
  813. moan_device("Unknown ITE887x", dev);
  814. ret = -ENODEV;
  815. }
  816. /* configure all serial ports */
  817. for (i = 0; i < ret; i++) {
  818. /* read the I/O port from the device */
  819. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  820. &ioport);
  821. ioport &= 0x0000FF00; /* the actual base address */
  822. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  823. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  824. ITE_887x_POSIO_IOSIZE_8 | ioport);
  825. /* write the ioport to the UARTBAR */
  826. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  827. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  828. uartbar |= (ioport << (16 * i)); /* set the ioport */
  829. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  830. /* get current config */
  831. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  832. /* disable interrupts (UARTx_Routing[3:0]) */
  833. miscr &= ~(0xf << (12 - 4 * i));
  834. /* activate the UART (UARTx_En) */
  835. miscr |= 1 << (23 - i);
  836. /* write new config with activated UART */
  837. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  838. }
  839. if (ret <= 0) {
  840. /* the device has no UARTs if we get here */
  841. release_region(iobase->start, ITE_887x_IOSIZE);
  842. }
  843. return ret;
  844. }
  845. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  846. {
  847. u32 ioport;
  848. /* the ioport is bit 0-15 in POSIO0R */
  849. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  850. ioport &= 0xffff;
  851. release_region(ioport, ITE_887x_IOSIZE);
  852. }
  853. /*
  854. * Oxford Semiconductor Inc.
  855. * Check that device is part of the Tornado range of devices, then determine
  856. * the number of ports available on the device.
  857. */
  858. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  859. {
  860. u8 __iomem *p;
  861. unsigned long deviceID;
  862. unsigned int number_uarts = 0;
  863. /* OxSemi Tornado devices are all 0xCxxx */
  864. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  865. (dev->device & 0xF000) != 0xC000)
  866. return 0;
  867. p = pci_iomap(dev, 0, 5);
  868. if (p == NULL)
  869. return -ENOMEM;
  870. deviceID = ioread32(p);
  871. /* Tornado device */
  872. if (deviceID == 0x07000200) {
  873. number_uarts = ioread8(p + 4);
  874. printk(KERN_DEBUG
  875. "%d ports detected on Oxford PCI Express device\n",
  876. number_uarts);
  877. }
  878. pci_iounmap(dev, p);
  879. return number_uarts;
  880. }
  881. static int
  882. pci_default_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_port *port, int idx)
  885. {
  886. unsigned int bar, offset = board->first_offset, maxnr;
  887. bar = FL_GET_BASE(board->flags);
  888. if (board->flags & FL_BASE_BARS)
  889. bar += idx;
  890. else
  891. offset += idx * board->uart_offset;
  892. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  893. (board->reg_shift + 3);
  894. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  895. return 1;
  896. return setup_port(priv, port, bar, offset, board->reg_shift);
  897. }
  898. static int
  899. ce4100_serial_setup(struct serial_private *priv,
  900. const struct pciserial_board *board,
  901. struct uart_port *port, int idx)
  902. {
  903. int ret;
  904. ret = setup_port(priv, port, 0, 0, board->reg_shift);
  905. port->iotype = UPIO_MEM32;
  906. port->type = PORT_XSCALE;
  907. port->flags = (port->flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  908. port->regshift = 2;
  909. return ret;
  910. }
  911. static int
  912. pci_omegapci_setup(struct serial_private *priv,
  913. const struct pciserial_board *board,
  914. struct uart_port *port, int idx)
  915. {
  916. return setup_port(priv, port, 2, idx * 8, 0);
  917. }
  918. static int skip_tx_en_setup(struct serial_private *priv,
  919. const struct pciserial_board *board,
  920. struct uart_port *port, int idx)
  921. {
  922. port->flags |= UPF_NO_TXEN_TEST;
  923. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  924. "[%04x:%04x] subsystem [%04x:%04x]\n",
  925. priv->dev->vendor,
  926. priv->dev->device,
  927. priv->dev->subsystem_vendor,
  928. priv->dev->subsystem_device);
  929. return pci_default_setup(priv, board, port, idx);
  930. }
  931. static int pci_eg20t_init(struct pci_dev *dev)
  932. {
  933. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  934. return -ENODEV;
  935. #else
  936. return 0;
  937. #endif
  938. }
  939. /* This should be in linux/pci_ids.h */
  940. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  941. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  942. #define PCI_DEVICE_ID_OCTPRO 0x0001
  943. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  944. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  945. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  946. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  947. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  948. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  949. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  950. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  951. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  952. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  953. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  954. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  955. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  956. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  957. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  958. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  959. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  960. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  961. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  962. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  963. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  964. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  965. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  966. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  967. /*
  968. * Master list of serial port init/setup/exit quirks.
  969. * This does not describe the general nature of the port.
  970. * (ie, baud base, number and location of ports, etc)
  971. *
  972. * This list is ordered alphabetically by vendor then device.
  973. * Specific entries must come before more generic entries.
  974. */
  975. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  976. /*
  977. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  978. */
  979. {
  980. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  981. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  982. .subvendor = PCI_ANY_ID,
  983. .subdevice = PCI_ANY_ID,
  984. .setup = addidata_apci7800_setup,
  985. },
  986. /*
  987. * AFAVLAB cards - these may be called via parport_serial
  988. * It is not clear whether this applies to all products.
  989. */
  990. {
  991. .vendor = PCI_VENDOR_ID_AFAVLAB,
  992. .device = PCI_ANY_ID,
  993. .subvendor = PCI_ANY_ID,
  994. .subdevice = PCI_ANY_ID,
  995. .setup = afavlab_setup,
  996. },
  997. /*
  998. * HP Diva
  999. */
  1000. {
  1001. .vendor = PCI_VENDOR_ID_HP,
  1002. .device = PCI_DEVICE_ID_HP_DIVA,
  1003. .subvendor = PCI_ANY_ID,
  1004. .subdevice = PCI_ANY_ID,
  1005. .init = pci_hp_diva_init,
  1006. .setup = pci_hp_diva_setup,
  1007. },
  1008. /*
  1009. * Intel
  1010. */
  1011. {
  1012. .vendor = PCI_VENDOR_ID_INTEL,
  1013. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1014. .subvendor = 0xe4bf,
  1015. .subdevice = PCI_ANY_ID,
  1016. .init = pci_inteli960ni_init,
  1017. .setup = pci_default_setup,
  1018. },
  1019. {
  1020. .vendor = PCI_VENDOR_ID_INTEL,
  1021. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1022. .subvendor = PCI_ANY_ID,
  1023. .subdevice = PCI_ANY_ID,
  1024. .setup = skip_tx_en_setup,
  1025. },
  1026. {
  1027. .vendor = PCI_VENDOR_ID_INTEL,
  1028. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1029. .subvendor = PCI_ANY_ID,
  1030. .subdevice = PCI_ANY_ID,
  1031. .setup = skip_tx_en_setup,
  1032. },
  1033. {
  1034. .vendor = PCI_VENDOR_ID_INTEL,
  1035. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1036. .subvendor = PCI_ANY_ID,
  1037. .subdevice = PCI_ANY_ID,
  1038. .setup = skip_tx_en_setup,
  1039. },
  1040. {
  1041. .vendor = PCI_VENDOR_ID_INTEL,
  1042. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1043. .subvendor = PCI_ANY_ID,
  1044. .subdevice = PCI_ANY_ID,
  1045. .setup = ce4100_serial_setup,
  1046. },
  1047. /*
  1048. * ITE
  1049. */
  1050. {
  1051. .vendor = PCI_VENDOR_ID_ITE,
  1052. .device = PCI_DEVICE_ID_ITE_8872,
  1053. .subvendor = PCI_ANY_ID,
  1054. .subdevice = PCI_ANY_ID,
  1055. .init = pci_ite887x_init,
  1056. .setup = pci_default_setup,
  1057. .exit = __devexit_p(pci_ite887x_exit),
  1058. },
  1059. /*
  1060. * National Instruments
  1061. */
  1062. {
  1063. .vendor = PCI_VENDOR_ID_NI,
  1064. .device = PCI_DEVICE_ID_NI_PCI23216,
  1065. .subvendor = PCI_ANY_ID,
  1066. .subdevice = PCI_ANY_ID,
  1067. .init = pci_ni8420_init,
  1068. .setup = pci_default_setup,
  1069. .exit = __devexit_p(pci_ni8420_exit),
  1070. },
  1071. {
  1072. .vendor = PCI_VENDOR_ID_NI,
  1073. .device = PCI_DEVICE_ID_NI_PCI2328,
  1074. .subvendor = PCI_ANY_ID,
  1075. .subdevice = PCI_ANY_ID,
  1076. .init = pci_ni8420_init,
  1077. .setup = pci_default_setup,
  1078. .exit = __devexit_p(pci_ni8420_exit),
  1079. },
  1080. {
  1081. .vendor = PCI_VENDOR_ID_NI,
  1082. .device = PCI_DEVICE_ID_NI_PCI2324,
  1083. .subvendor = PCI_ANY_ID,
  1084. .subdevice = PCI_ANY_ID,
  1085. .init = pci_ni8420_init,
  1086. .setup = pci_default_setup,
  1087. .exit = __devexit_p(pci_ni8420_exit),
  1088. },
  1089. {
  1090. .vendor = PCI_VENDOR_ID_NI,
  1091. .device = PCI_DEVICE_ID_NI_PCI2322,
  1092. .subvendor = PCI_ANY_ID,
  1093. .subdevice = PCI_ANY_ID,
  1094. .init = pci_ni8420_init,
  1095. .setup = pci_default_setup,
  1096. .exit = __devexit_p(pci_ni8420_exit),
  1097. },
  1098. {
  1099. .vendor = PCI_VENDOR_ID_NI,
  1100. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1101. .subvendor = PCI_ANY_ID,
  1102. .subdevice = PCI_ANY_ID,
  1103. .init = pci_ni8420_init,
  1104. .setup = pci_default_setup,
  1105. .exit = __devexit_p(pci_ni8420_exit),
  1106. },
  1107. {
  1108. .vendor = PCI_VENDOR_ID_NI,
  1109. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1110. .subvendor = PCI_ANY_ID,
  1111. .subdevice = PCI_ANY_ID,
  1112. .init = pci_ni8420_init,
  1113. .setup = pci_default_setup,
  1114. .exit = __devexit_p(pci_ni8420_exit),
  1115. },
  1116. {
  1117. .vendor = PCI_VENDOR_ID_NI,
  1118. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1119. .subvendor = PCI_ANY_ID,
  1120. .subdevice = PCI_ANY_ID,
  1121. .init = pci_ni8420_init,
  1122. .setup = pci_default_setup,
  1123. .exit = __devexit_p(pci_ni8420_exit),
  1124. },
  1125. {
  1126. .vendor = PCI_VENDOR_ID_NI,
  1127. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1128. .subvendor = PCI_ANY_ID,
  1129. .subdevice = PCI_ANY_ID,
  1130. .init = pci_ni8420_init,
  1131. .setup = pci_default_setup,
  1132. .exit = __devexit_p(pci_ni8420_exit),
  1133. },
  1134. {
  1135. .vendor = PCI_VENDOR_ID_NI,
  1136. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1137. .subvendor = PCI_ANY_ID,
  1138. .subdevice = PCI_ANY_ID,
  1139. .init = pci_ni8420_init,
  1140. .setup = pci_default_setup,
  1141. .exit = __devexit_p(pci_ni8420_exit),
  1142. },
  1143. {
  1144. .vendor = PCI_VENDOR_ID_NI,
  1145. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1146. .subvendor = PCI_ANY_ID,
  1147. .subdevice = PCI_ANY_ID,
  1148. .init = pci_ni8420_init,
  1149. .setup = pci_default_setup,
  1150. .exit = __devexit_p(pci_ni8420_exit),
  1151. },
  1152. {
  1153. .vendor = PCI_VENDOR_ID_NI,
  1154. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1155. .subvendor = PCI_ANY_ID,
  1156. .subdevice = PCI_ANY_ID,
  1157. .init = pci_ni8420_init,
  1158. .setup = pci_default_setup,
  1159. .exit = __devexit_p(pci_ni8420_exit),
  1160. },
  1161. {
  1162. .vendor = PCI_VENDOR_ID_NI,
  1163. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1164. .subvendor = PCI_ANY_ID,
  1165. .subdevice = PCI_ANY_ID,
  1166. .init = pci_ni8420_init,
  1167. .setup = pci_default_setup,
  1168. .exit = __devexit_p(pci_ni8420_exit),
  1169. },
  1170. {
  1171. .vendor = PCI_VENDOR_ID_NI,
  1172. .device = PCI_ANY_ID,
  1173. .subvendor = PCI_ANY_ID,
  1174. .subdevice = PCI_ANY_ID,
  1175. .init = pci_ni8430_init,
  1176. .setup = pci_ni8430_setup,
  1177. .exit = __devexit_p(pci_ni8430_exit),
  1178. },
  1179. /*
  1180. * Panacom
  1181. */
  1182. {
  1183. .vendor = PCI_VENDOR_ID_PANACOM,
  1184. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1185. .subvendor = PCI_ANY_ID,
  1186. .subdevice = PCI_ANY_ID,
  1187. .init = pci_plx9050_init,
  1188. .setup = pci_default_setup,
  1189. .exit = __devexit_p(pci_plx9050_exit),
  1190. },
  1191. {
  1192. .vendor = PCI_VENDOR_ID_PANACOM,
  1193. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1194. .subvendor = PCI_ANY_ID,
  1195. .subdevice = PCI_ANY_ID,
  1196. .init = pci_plx9050_init,
  1197. .setup = pci_default_setup,
  1198. .exit = __devexit_p(pci_plx9050_exit),
  1199. },
  1200. /*
  1201. * PLX
  1202. */
  1203. {
  1204. .vendor = PCI_VENDOR_ID_PLX,
  1205. .device = PCI_DEVICE_ID_PLX_9030,
  1206. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1207. .subdevice = PCI_ANY_ID,
  1208. .setup = pci_default_setup,
  1209. },
  1210. {
  1211. .vendor = PCI_VENDOR_ID_PLX,
  1212. .device = PCI_DEVICE_ID_PLX_9050,
  1213. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1214. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1215. .init = pci_plx9050_init,
  1216. .setup = pci_default_setup,
  1217. .exit = __devexit_p(pci_plx9050_exit),
  1218. },
  1219. {
  1220. .vendor = PCI_VENDOR_ID_PLX,
  1221. .device = PCI_DEVICE_ID_PLX_9050,
  1222. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1223. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1224. .init = pci_plx9050_init,
  1225. .setup = pci_default_setup,
  1226. .exit = __devexit_p(pci_plx9050_exit),
  1227. },
  1228. {
  1229. .vendor = PCI_VENDOR_ID_PLX,
  1230. .device = PCI_DEVICE_ID_PLX_9050,
  1231. .subvendor = PCI_VENDOR_ID_PLX,
  1232. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1233. .init = pci_plx9050_init,
  1234. .setup = pci_default_setup,
  1235. .exit = __devexit_p(pci_plx9050_exit),
  1236. },
  1237. {
  1238. .vendor = PCI_VENDOR_ID_PLX,
  1239. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1240. .subvendor = PCI_VENDOR_ID_PLX,
  1241. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1242. .init = pci_plx9050_init,
  1243. .setup = pci_default_setup,
  1244. .exit = __devexit_p(pci_plx9050_exit),
  1245. },
  1246. /*
  1247. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1248. */
  1249. {
  1250. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1251. .device = PCI_DEVICE_ID_OCTPRO,
  1252. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1253. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1254. .init = sbs_init,
  1255. .setup = sbs_setup,
  1256. .exit = __devexit_p(sbs_exit),
  1257. },
  1258. /*
  1259. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1260. */
  1261. {
  1262. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1263. .device = PCI_DEVICE_ID_OCTPRO,
  1264. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1265. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1266. .init = sbs_init,
  1267. .setup = sbs_setup,
  1268. .exit = __devexit_p(sbs_exit),
  1269. },
  1270. /*
  1271. * SBS Technologies, Inc., P-Octal 232
  1272. */
  1273. {
  1274. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1275. .device = PCI_DEVICE_ID_OCTPRO,
  1276. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1277. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1278. .init = sbs_init,
  1279. .setup = sbs_setup,
  1280. .exit = __devexit_p(sbs_exit),
  1281. },
  1282. /*
  1283. * SBS Technologies, Inc., P-Octal 422
  1284. */
  1285. {
  1286. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1287. .device = PCI_DEVICE_ID_OCTPRO,
  1288. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1289. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1290. .init = sbs_init,
  1291. .setup = sbs_setup,
  1292. .exit = __devexit_p(sbs_exit),
  1293. },
  1294. /*
  1295. * SIIG cards - these may be called via parport_serial
  1296. */
  1297. {
  1298. .vendor = PCI_VENDOR_ID_SIIG,
  1299. .device = PCI_ANY_ID,
  1300. .subvendor = PCI_ANY_ID,
  1301. .subdevice = PCI_ANY_ID,
  1302. .init = pci_siig_init,
  1303. .setup = pci_siig_setup,
  1304. },
  1305. /*
  1306. * Titan cards
  1307. */
  1308. {
  1309. .vendor = PCI_VENDOR_ID_TITAN,
  1310. .device = PCI_DEVICE_ID_TITAN_400L,
  1311. .subvendor = PCI_ANY_ID,
  1312. .subdevice = PCI_ANY_ID,
  1313. .setup = titan_400l_800l_setup,
  1314. },
  1315. {
  1316. .vendor = PCI_VENDOR_ID_TITAN,
  1317. .device = PCI_DEVICE_ID_TITAN_800L,
  1318. .subvendor = PCI_ANY_ID,
  1319. .subdevice = PCI_ANY_ID,
  1320. .setup = titan_400l_800l_setup,
  1321. },
  1322. /*
  1323. * Timedia cards
  1324. */
  1325. {
  1326. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1327. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1328. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1329. .subdevice = PCI_ANY_ID,
  1330. .probe = pci_timedia_probe,
  1331. .init = pci_timedia_init,
  1332. .setup = pci_timedia_setup,
  1333. },
  1334. {
  1335. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1336. .device = PCI_ANY_ID,
  1337. .subvendor = PCI_ANY_ID,
  1338. .subdevice = PCI_ANY_ID,
  1339. .setup = pci_timedia_setup,
  1340. },
  1341. /*
  1342. * Xircom cards
  1343. */
  1344. {
  1345. .vendor = PCI_VENDOR_ID_XIRCOM,
  1346. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1347. .subvendor = PCI_ANY_ID,
  1348. .subdevice = PCI_ANY_ID,
  1349. .init = pci_xircom_init,
  1350. .setup = pci_default_setup,
  1351. },
  1352. /*
  1353. * Netmos cards - these may be called via parport_serial
  1354. */
  1355. {
  1356. .vendor = PCI_VENDOR_ID_NETMOS,
  1357. .device = PCI_ANY_ID,
  1358. .subvendor = PCI_ANY_ID,
  1359. .subdevice = PCI_ANY_ID,
  1360. .init = pci_netmos_init,
  1361. .setup = pci_netmos_9900_setup,
  1362. },
  1363. /*
  1364. * For Oxford Semiconductor Tornado based devices
  1365. */
  1366. {
  1367. .vendor = PCI_VENDOR_ID_OXSEMI,
  1368. .device = PCI_ANY_ID,
  1369. .subvendor = PCI_ANY_ID,
  1370. .subdevice = PCI_ANY_ID,
  1371. .init = pci_oxsemi_tornado_init,
  1372. .setup = pci_default_setup,
  1373. },
  1374. {
  1375. .vendor = PCI_VENDOR_ID_MAINPINE,
  1376. .device = PCI_ANY_ID,
  1377. .subvendor = PCI_ANY_ID,
  1378. .subdevice = PCI_ANY_ID,
  1379. .init = pci_oxsemi_tornado_init,
  1380. .setup = pci_default_setup,
  1381. },
  1382. {
  1383. .vendor = PCI_VENDOR_ID_DIGI,
  1384. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1385. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1386. .subdevice = PCI_ANY_ID,
  1387. .init = pci_oxsemi_tornado_init,
  1388. .setup = pci_default_setup,
  1389. },
  1390. {
  1391. .vendor = PCI_VENDOR_ID_INTEL,
  1392. .device = 0x8811,
  1393. .init = pci_eg20t_init,
  1394. },
  1395. {
  1396. .vendor = PCI_VENDOR_ID_INTEL,
  1397. .device = 0x8812,
  1398. .init = pci_eg20t_init,
  1399. },
  1400. {
  1401. .vendor = PCI_VENDOR_ID_INTEL,
  1402. .device = 0x8813,
  1403. .init = pci_eg20t_init,
  1404. },
  1405. {
  1406. .vendor = PCI_VENDOR_ID_INTEL,
  1407. .device = 0x8814,
  1408. .init = pci_eg20t_init,
  1409. },
  1410. {
  1411. .vendor = 0x10DB,
  1412. .device = 0x8027,
  1413. .init = pci_eg20t_init,
  1414. },
  1415. {
  1416. .vendor = 0x10DB,
  1417. .device = 0x8028,
  1418. .init = pci_eg20t_init,
  1419. },
  1420. {
  1421. .vendor = 0x10DB,
  1422. .device = 0x8029,
  1423. .init = pci_eg20t_init,
  1424. },
  1425. {
  1426. .vendor = 0x10DB,
  1427. .device = 0x800C,
  1428. .init = pci_eg20t_init,
  1429. },
  1430. {
  1431. .vendor = 0x10DB,
  1432. .device = 0x800D,
  1433. .init = pci_eg20t_init,
  1434. },
  1435. {
  1436. .vendor = 0x10DB,
  1437. .device = 0x800D,
  1438. .init = pci_eg20t_init,
  1439. },
  1440. /*
  1441. * Cronyx Omega PCI (PLX-chip based)
  1442. */
  1443. {
  1444. .vendor = PCI_VENDOR_ID_PLX,
  1445. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1446. .subvendor = PCI_ANY_ID,
  1447. .subdevice = PCI_ANY_ID,
  1448. .setup = pci_omegapci_setup,
  1449. },
  1450. /*
  1451. * Default "match everything" terminator entry
  1452. */
  1453. {
  1454. .vendor = PCI_ANY_ID,
  1455. .device = PCI_ANY_ID,
  1456. .subvendor = PCI_ANY_ID,
  1457. .subdevice = PCI_ANY_ID,
  1458. .setup = pci_default_setup,
  1459. }
  1460. };
  1461. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1462. {
  1463. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1464. }
  1465. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1466. {
  1467. struct pci_serial_quirk *quirk;
  1468. for (quirk = pci_serial_quirks; ; quirk++)
  1469. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1470. quirk_id_matches(quirk->device, dev->device) &&
  1471. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1472. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1473. break;
  1474. return quirk;
  1475. }
  1476. static inline int get_pci_irq(struct pci_dev *dev,
  1477. const struct pciserial_board *board)
  1478. {
  1479. if (board->flags & FL_NOIRQ)
  1480. return 0;
  1481. else
  1482. return dev->irq;
  1483. }
  1484. /*
  1485. * This is the configuration table for all of the PCI serial boards
  1486. * which we support. It is directly indexed by the pci_board_num_t enum
  1487. * value, which is encoded in the pci_device_id PCI probe table's
  1488. * driver_data member.
  1489. *
  1490. * The makeup of these names are:
  1491. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1492. *
  1493. * bn = PCI BAR number
  1494. * bt = Index using PCI BARs
  1495. * n = number of serial ports
  1496. * baud = baud rate
  1497. * offsetinhex = offset for each sequential port (in hex)
  1498. *
  1499. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1500. *
  1501. * Please note: in theory if n = 1, _bt infix should make no difference.
  1502. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1503. */
  1504. enum pci_board_num_t {
  1505. pbn_default = 0,
  1506. pbn_b0_1_115200,
  1507. pbn_b0_2_115200,
  1508. pbn_b0_4_115200,
  1509. pbn_b0_5_115200,
  1510. pbn_b0_8_115200,
  1511. pbn_b0_1_921600,
  1512. pbn_b0_2_921600,
  1513. pbn_b0_4_921600,
  1514. pbn_b0_2_1130000,
  1515. pbn_b0_4_1152000,
  1516. pbn_b0_2_1843200,
  1517. pbn_b0_4_1843200,
  1518. pbn_b0_2_1843200_200,
  1519. pbn_b0_4_1843200_200,
  1520. pbn_b0_8_1843200_200,
  1521. pbn_b0_1_4000000,
  1522. pbn_b0_bt_1_115200,
  1523. pbn_b0_bt_2_115200,
  1524. pbn_b0_bt_4_115200,
  1525. pbn_b0_bt_8_115200,
  1526. pbn_b0_bt_1_460800,
  1527. pbn_b0_bt_2_460800,
  1528. pbn_b0_bt_4_460800,
  1529. pbn_b0_bt_1_921600,
  1530. pbn_b0_bt_2_921600,
  1531. pbn_b0_bt_4_921600,
  1532. pbn_b0_bt_8_921600,
  1533. pbn_b1_1_115200,
  1534. pbn_b1_2_115200,
  1535. pbn_b1_4_115200,
  1536. pbn_b1_8_115200,
  1537. pbn_b1_16_115200,
  1538. pbn_b1_1_921600,
  1539. pbn_b1_2_921600,
  1540. pbn_b1_4_921600,
  1541. pbn_b1_8_921600,
  1542. pbn_b1_2_1250000,
  1543. pbn_b1_bt_1_115200,
  1544. pbn_b1_bt_2_115200,
  1545. pbn_b1_bt_4_115200,
  1546. pbn_b1_bt_2_921600,
  1547. pbn_b1_1_1382400,
  1548. pbn_b1_2_1382400,
  1549. pbn_b1_4_1382400,
  1550. pbn_b1_8_1382400,
  1551. pbn_b2_1_115200,
  1552. pbn_b2_2_115200,
  1553. pbn_b2_4_115200,
  1554. pbn_b2_8_115200,
  1555. pbn_b2_1_460800,
  1556. pbn_b2_4_460800,
  1557. pbn_b2_8_460800,
  1558. pbn_b2_16_460800,
  1559. pbn_b2_1_921600,
  1560. pbn_b2_4_921600,
  1561. pbn_b2_8_921600,
  1562. pbn_b2_8_1152000,
  1563. pbn_b2_bt_1_115200,
  1564. pbn_b2_bt_2_115200,
  1565. pbn_b2_bt_4_115200,
  1566. pbn_b2_bt_2_921600,
  1567. pbn_b2_bt_4_921600,
  1568. pbn_b3_2_115200,
  1569. pbn_b3_4_115200,
  1570. pbn_b3_8_115200,
  1571. pbn_b4_bt_2_921600,
  1572. pbn_b4_bt_4_921600,
  1573. pbn_b4_bt_8_921600,
  1574. /*
  1575. * Board-specific versions.
  1576. */
  1577. pbn_panacom,
  1578. pbn_panacom2,
  1579. pbn_panacom4,
  1580. pbn_exsys_4055,
  1581. pbn_plx_romulus,
  1582. pbn_oxsemi,
  1583. pbn_oxsemi_1_4000000,
  1584. pbn_oxsemi_2_4000000,
  1585. pbn_oxsemi_4_4000000,
  1586. pbn_oxsemi_8_4000000,
  1587. pbn_intel_i960,
  1588. pbn_sgi_ioc3,
  1589. pbn_computone_4,
  1590. pbn_computone_6,
  1591. pbn_computone_8,
  1592. pbn_sbsxrsio,
  1593. pbn_exar_XR17C152,
  1594. pbn_exar_XR17C154,
  1595. pbn_exar_XR17C158,
  1596. pbn_exar_ibm_saturn,
  1597. pbn_pasemi_1682M,
  1598. pbn_ni8430_2,
  1599. pbn_ni8430_4,
  1600. pbn_ni8430_8,
  1601. pbn_ni8430_16,
  1602. pbn_ADDIDATA_PCIe_1_3906250,
  1603. pbn_ADDIDATA_PCIe_2_3906250,
  1604. pbn_ADDIDATA_PCIe_4_3906250,
  1605. pbn_ADDIDATA_PCIe_8_3906250,
  1606. pbn_ce4100_1_115200,
  1607. pbn_omegapci,
  1608. pbn_NETMOS9900_2s_115200,
  1609. };
  1610. /*
  1611. * uart_offset - the space between channels
  1612. * reg_shift - describes how the UART registers are mapped
  1613. * to PCI memory by the card.
  1614. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1615. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1616. * in include/linux/serial_reg.h,
  1617. * see first lines of serial_in() and serial_out() in 8250.c
  1618. */
  1619. static struct pciserial_board pci_boards[] __devinitdata = {
  1620. [pbn_default] = {
  1621. .flags = FL_BASE0,
  1622. .num_ports = 1,
  1623. .base_baud = 115200,
  1624. .uart_offset = 8,
  1625. },
  1626. [pbn_b0_1_115200] = {
  1627. .flags = FL_BASE0,
  1628. .num_ports = 1,
  1629. .base_baud = 115200,
  1630. .uart_offset = 8,
  1631. },
  1632. [pbn_b0_2_115200] = {
  1633. .flags = FL_BASE0,
  1634. .num_ports = 2,
  1635. .base_baud = 115200,
  1636. .uart_offset = 8,
  1637. },
  1638. [pbn_b0_4_115200] = {
  1639. .flags = FL_BASE0,
  1640. .num_ports = 4,
  1641. .base_baud = 115200,
  1642. .uart_offset = 8,
  1643. },
  1644. [pbn_b0_5_115200] = {
  1645. .flags = FL_BASE0,
  1646. .num_ports = 5,
  1647. .base_baud = 115200,
  1648. .uart_offset = 8,
  1649. },
  1650. [pbn_b0_8_115200] = {
  1651. .flags = FL_BASE0,
  1652. .num_ports = 8,
  1653. .base_baud = 115200,
  1654. .uart_offset = 8,
  1655. },
  1656. [pbn_b0_1_921600] = {
  1657. .flags = FL_BASE0,
  1658. .num_ports = 1,
  1659. .base_baud = 921600,
  1660. .uart_offset = 8,
  1661. },
  1662. [pbn_b0_2_921600] = {
  1663. .flags = FL_BASE0,
  1664. .num_ports = 2,
  1665. .base_baud = 921600,
  1666. .uart_offset = 8,
  1667. },
  1668. [pbn_b0_4_921600] = {
  1669. .flags = FL_BASE0,
  1670. .num_ports = 4,
  1671. .base_baud = 921600,
  1672. .uart_offset = 8,
  1673. },
  1674. [pbn_b0_2_1130000] = {
  1675. .flags = FL_BASE0,
  1676. .num_ports = 2,
  1677. .base_baud = 1130000,
  1678. .uart_offset = 8,
  1679. },
  1680. [pbn_b0_4_1152000] = {
  1681. .flags = FL_BASE0,
  1682. .num_ports = 4,
  1683. .base_baud = 1152000,
  1684. .uart_offset = 8,
  1685. },
  1686. [pbn_b0_2_1843200] = {
  1687. .flags = FL_BASE0,
  1688. .num_ports = 2,
  1689. .base_baud = 1843200,
  1690. .uart_offset = 8,
  1691. },
  1692. [pbn_b0_4_1843200] = {
  1693. .flags = FL_BASE0,
  1694. .num_ports = 4,
  1695. .base_baud = 1843200,
  1696. .uart_offset = 8,
  1697. },
  1698. [pbn_b0_2_1843200_200] = {
  1699. .flags = FL_BASE0,
  1700. .num_ports = 2,
  1701. .base_baud = 1843200,
  1702. .uart_offset = 0x200,
  1703. },
  1704. [pbn_b0_4_1843200_200] = {
  1705. .flags = FL_BASE0,
  1706. .num_ports = 4,
  1707. .base_baud = 1843200,
  1708. .uart_offset = 0x200,
  1709. },
  1710. [pbn_b0_8_1843200_200] = {
  1711. .flags = FL_BASE0,
  1712. .num_ports = 8,
  1713. .base_baud = 1843200,
  1714. .uart_offset = 0x200,
  1715. },
  1716. [pbn_b0_1_4000000] = {
  1717. .flags = FL_BASE0,
  1718. .num_ports = 1,
  1719. .base_baud = 4000000,
  1720. .uart_offset = 8,
  1721. },
  1722. [pbn_b0_bt_1_115200] = {
  1723. .flags = FL_BASE0|FL_BASE_BARS,
  1724. .num_ports = 1,
  1725. .base_baud = 115200,
  1726. .uart_offset = 8,
  1727. },
  1728. [pbn_b0_bt_2_115200] = {
  1729. .flags = FL_BASE0|FL_BASE_BARS,
  1730. .num_ports = 2,
  1731. .base_baud = 115200,
  1732. .uart_offset = 8,
  1733. },
  1734. [pbn_b0_bt_4_115200] = {
  1735. .flags = FL_BASE0|FL_BASE_BARS,
  1736. .num_ports = 4,
  1737. .base_baud = 115200,
  1738. .uart_offset = 8,
  1739. },
  1740. [pbn_b0_bt_8_115200] = {
  1741. .flags = FL_BASE0|FL_BASE_BARS,
  1742. .num_ports = 8,
  1743. .base_baud = 115200,
  1744. .uart_offset = 8,
  1745. },
  1746. [pbn_b0_bt_1_460800] = {
  1747. .flags = FL_BASE0|FL_BASE_BARS,
  1748. .num_ports = 1,
  1749. .base_baud = 460800,
  1750. .uart_offset = 8,
  1751. },
  1752. [pbn_b0_bt_2_460800] = {
  1753. .flags = FL_BASE0|FL_BASE_BARS,
  1754. .num_ports = 2,
  1755. .base_baud = 460800,
  1756. .uart_offset = 8,
  1757. },
  1758. [pbn_b0_bt_4_460800] = {
  1759. .flags = FL_BASE0|FL_BASE_BARS,
  1760. .num_ports = 4,
  1761. .base_baud = 460800,
  1762. .uart_offset = 8,
  1763. },
  1764. [pbn_b0_bt_1_921600] = {
  1765. .flags = FL_BASE0|FL_BASE_BARS,
  1766. .num_ports = 1,
  1767. .base_baud = 921600,
  1768. .uart_offset = 8,
  1769. },
  1770. [pbn_b0_bt_2_921600] = {
  1771. .flags = FL_BASE0|FL_BASE_BARS,
  1772. .num_ports = 2,
  1773. .base_baud = 921600,
  1774. .uart_offset = 8,
  1775. },
  1776. [pbn_b0_bt_4_921600] = {
  1777. .flags = FL_BASE0|FL_BASE_BARS,
  1778. .num_ports = 4,
  1779. .base_baud = 921600,
  1780. .uart_offset = 8,
  1781. },
  1782. [pbn_b0_bt_8_921600] = {
  1783. .flags = FL_BASE0|FL_BASE_BARS,
  1784. .num_ports = 8,
  1785. .base_baud = 921600,
  1786. .uart_offset = 8,
  1787. },
  1788. [pbn_b1_1_115200] = {
  1789. .flags = FL_BASE1,
  1790. .num_ports = 1,
  1791. .base_baud = 115200,
  1792. .uart_offset = 8,
  1793. },
  1794. [pbn_b1_2_115200] = {
  1795. .flags = FL_BASE1,
  1796. .num_ports = 2,
  1797. .base_baud = 115200,
  1798. .uart_offset = 8,
  1799. },
  1800. [pbn_b1_4_115200] = {
  1801. .flags = FL_BASE1,
  1802. .num_ports = 4,
  1803. .base_baud = 115200,
  1804. .uart_offset = 8,
  1805. },
  1806. [pbn_b1_8_115200] = {
  1807. .flags = FL_BASE1,
  1808. .num_ports = 8,
  1809. .base_baud = 115200,
  1810. .uart_offset = 8,
  1811. },
  1812. [pbn_b1_16_115200] = {
  1813. .flags = FL_BASE1,
  1814. .num_ports = 16,
  1815. .base_baud = 115200,
  1816. .uart_offset = 8,
  1817. },
  1818. [pbn_b1_1_921600] = {
  1819. .flags = FL_BASE1,
  1820. .num_ports = 1,
  1821. .base_baud = 921600,
  1822. .uart_offset = 8,
  1823. },
  1824. [pbn_b1_2_921600] = {
  1825. .flags = FL_BASE1,
  1826. .num_ports = 2,
  1827. .base_baud = 921600,
  1828. .uart_offset = 8,
  1829. },
  1830. [pbn_b1_4_921600] = {
  1831. .flags = FL_BASE1,
  1832. .num_ports = 4,
  1833. .base_baud = 921600,
  1834. .uart_offset = 8,
  1835. },
  1836. [pbn_b1_8_921600] = {
  1837. .flags = FL_BASE1,
  1838. .num_ports = 8,
  1839. .base_baud = 921600,
  1840. .uart_offset = 8,
  1841. },
  1842. [pbn_b1_2_1250000] = {
  1843. .flags = FL_BASE1,
  1844. .num_ports = 2,
  1845. .base_baud = 1250000,
  1846. .uart_offset = 8,
  1847. },
  1848. [pbn_b1_bt_1_115200] = {
  1849. .flags = FL_BASE1|FL_BASE_BARS,
  1850. .num_ports = 1,
  1851. .base_baud = 115200,
  1852. .uart_offset = 8,
  1853. },
  1854. [pbn_b1_bt_2_115200] = {
  1855. .flags = FL_BASE1|FL_BASE_BARS,
  1856. .num_ports = 2,
  1857. .base_baud = 115200,
  1858. .uart_offset = 8,
  1859. },
  1860. [pbn_b1_bt_4_115200] = {
  1861. .flags = FL_BASE1|FL_BASE_BARS,
  1862. .num_ports = 4,
  1863. .base_baud = 115200,
  1864. .uart_offset = 8,
  1865. },
  1866. [pbn_b1_bt_2_921600] = {
  1867. .flags = FL_BASE1|FL_BASE_BARS,
  1868. .num_ports = 2,
  1869. .base_baud = 921600,
  1870. .uart_offset = 8,
  1871. },
  1872. [pbn_b1_1_1382400] = {
  1873. .flags = FL_BASE1,
  1874. .num_ports = 1,
  1875. .base_baud = 1382400,
  1876. .uart_offset = 8,
  1877. },
  1878. [pbn_b1_2_1382400] = {
  1879. .flags = FL_BASE1,
  1880. .num_ports = 2,
  1881. .base_baud = 1382400,
  1882. .uart_offset = 8,
  1883. },
  1884. [pbn_b1_4_1382400] = {
  1885. .flags = FL_BASE1,
  1886. .num_ports = 4,
  1887. .base_baud = 1382400,
  1888. .uart_offset = 8,
  1889. },
  1890. [pbn_b1_8_1382400] = {
  1891. .flags = FL_BASE1,
  1892. .num_ports = 8,
  1893. .base_baud = 1382400,
  1894. .uart_offset = 8,
  1895. },
  1896. [pbn_b2_1_115200] = {
  1897. .flags = FL_BASE2,
  1898. .num_ports = 1,
  1899. .base_baud = 115200,
  1900. .uart_offset = 8,
  1901. },
  1902. [pbn_b2_2_115200] = {
  1903. .flags = FL_BASE2,
  1904. .num_ports = 2,
  1905. .base_baud = 115200,
  1906. .uart_offset = 8,
  1907. },
  1908. [pbn_b2_4_115200] = {
  1909. .flags = FL_BASE2,
  1910. .num_ports = 4,
  1911. .base_baud = 115200,
  1912. .uart_offset = 8,
  1913. },
  1914. [pbn_b2_8_115200] = {
  1915. .flags = FL_BASE2,
  1916. .num_ports = 8,
  1917. .base_baud = 115200,
  1918. .uart_offset = 8,
  1919. },
  1920. [pbn_b2_1_460800] = {
  1921. .flags = FL_BASE2,
  1922. .num_ports = 1,
  1923. .base_baud = 460800,
  1924. .uart_offset = 8,
  1925. },
  1926. [pbn_b2_4_460800] = {
  1927. .flags = FL_BASE2,
  1928. .num_ports = 4,
  1929. .base_baud = 460800,
  1930. .uart_offset = 8,
  1931. },
  1932. [pbn_b2_8_460800] = {
  1933. .flags = FL_BASE2,
  1934. .num_ports = 8,
  1935. .base_baud = 460800,
  1936. .uart_offset = 8,
  1937. },
  1938. [pbn_b2_16_460800] = {
  1939. .flags = FL_BASE2,
  1940. .num_ports = 16,
  1941. .base_baud = 460800,
  1942. .uart_offset = 8,
  1943. },
  1944. [pbn_b2_1_921600] = {
  1945. .flags = FL_BASE2,
  1946. .num_ports = 1,
  1947. .base_baud = 921600,
  1948. .uart_offset = 8,
  1949. },
  1950. [pbn_b2_4_921600] = {
  1951. .flags = FL_BASE2,
  1952. .num_ports = 4,
  1953. .base_baud = 921600,
  1954. .uart_offset = 8,
  1955. },
  1956. [pbn_b2_8_921600] = {
  1957. .flags = FL_BASE2,
  1958. .num_ports = 8,
  1959. .base_baud = 921600,
  1960. .uart_offset = 8,
  1961. },
  1962. [pbn_b2_8_1152000] = {
  1963. .flags = FL_BASE2,
  1964. .num_ports = 8,
  1965. .base_baud = 1152000,
  1966. .uart_offset = 8,
  1967. },
  1968. [pbn_b2_bt_1_115200] = {
  1969. .flags = FL_BASE2|FL_BASE_BARS,
  1970. .num_ports = 1,
  1971. .base_baud = 115200,
  1972. .uart_offset = 8,
  1973. },
  1974. [pbn_b2_bt_2_115200] = {
  1975. .flags = FL_BASE2|FL_BASE_BARS,
  1976. .num_ports = 2,
  1977. .base_baud = 115200,
  1978. .uart_offset = 8,
  1979. },
  1980. [pbn_b2_bt_4_115200] = {
  1981. .flags = FL_BASE2|FL_BASE_BARS,
  1982. .num_ports = 4,
  1983. .base_baud = 115200,
  1984. .uart_offset = 8,
  1985. },
  1986. [pbn_b2_bt_2_921600] = {
  1987. .flags = FL_BASE2|FL_BASE_BARS,
  1988. .num_ports = 2,
  1989. .base_baud = 921600,
  1990. .uart_offset = 8,
  1991. },
  1992. [pbn_b2_bt_4_921600] = {
  1993. .flags = FL_BASE2|FL_BASE_BARS,
  1994. .num_ports = 4,
  1995. .base_baud = 921600,
  1996. .uart_offset = 8,
  1997. },
  1998. [pbn_b3_2_115200] = {
  1999. .flags = FL_BASE3,
  2000. .num_ports = 2,
  2001. .base_baud = 115200,
  2002. .uart_offset = 8,
  2003. },
  2004. [pbn_b3_4_115200] = {
  2005. .flags = FL_BASE3,
  2006. .num_ports = 4,
  2007. .base_baud = 115200,
  2008. .uart_offset = 8,
  2009. },
  2010. [pbn_b3_8_115200] = {
  2011. .flags = FL_BASE3,
  2012. .num_ports = 8,
  2013. .base_baud = 115200,
  2014. .uart_offset = 8,
  2015. },
  2016. [pbn_b4_bt_2_921600] = {
  2017. .flags = FL_BASE4,
  2018. .num_ports = 2,
  2019. .base_baud = 921600,
  2020. .uart_offset = 8,
  2021. },
  2022. [pbn_b4_bt_4_921600] = {
  2023. .flags = FL_BASE4,
  2024. .num_ports = 4,
  2025. .base_baud = 921600,
  2026. .uart_offset = 8,
  2027. },
  2028. [pbn_b4_bt_8_921600] = {
  2029. .flags = FL_BASE4,
  2030. .num_ports = 8,
  2031. .base_baud = 921600,
  2032. .uart_offset = 8,
  2033. },
  2034. /*
  2035. * Entries following this are board-specific.
  2036. */
  2037. /*
  2038. * Panacom - IOMEM
  2039. */
  2040. [pbn_panacom] = {
  2041. .flags = FL_BASE2,
  2042. .num_ports = 2,
  2043. .base_baud = 921600,
  2044. .uart_offset = 0x400,
  2045. .reg_shift = 7,
  2046. },
  2047. [pbn_panacom2] = {
  2048. .flags = FL_BASE2|FL_BASE_BARS,
  2049. .num_ports = 2,
  2050. .base_baud = 921600,
  2051. .uart_offset = 0x400,
  2052. .reg_shift = 7,
  2053. },
  2054. [pbn_panacom4] = {
  2055. .flags = FL_BASE2|FL_BASE_BARS,
  2056. .num_ports = 4,
  2057. .base_baud = 921600,
  2058. .uart_offset = 0x400,
  2059. .reg_shift = 7,
  2060. },
  2061. [pbn_exsys_4055] = {
  2062. .flags = FL_BASE2,
  2063. .num_ports = 4,
  2064. .base_baud = 115200,
  2065. .uart_offset = 8,
  2066. },
  2067. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2068. [pbn_plx_romulus] = {
  2069. .flags = FL_BASE2,
  2070. .num_ports = 4,
  2071. .base_baud = 921600,
  2072. .uart_offset = 8 << 2,
  2073. .reg_shift = 2,
  2074. .first_offset = 0x03,
  2075. },
  2076. /*
  2077. * This board uses the size of PCI Base region 0 to
  2078. * signal now many ports are available
  2079. */
  2080. [pbn_oxsemi] = {
  2081. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2082. .num_ports = 32,
  2083. .base_baud = 115200,
  2084. .uart_offset = 8,
  2085. },
  2086. [pbn_oxsemi_1_4000000] = {
  2087. .flags = FL_BASE0,
  2088. .num_ports = 1,
  2089. .base_baud = 4000000,
  2090. .uart_offset = 0x200,
  2091. .first_offset = 0x1000,
  2092. },
  2093. [pbn_oxsemi_2_4000000] = {
  2094. .flags = FL_BASE0,
  2095. .num_ports = 2,
  2096. .base_baud = 4000000,
  2097. .uart_offset = 0x200,
  2098. .first_offset = 0x1000,
  2099. },
  2100. [pbn_oxsemi_4_4000000] = {
  2101. .flags = FL_BASE0,
  2102. .num_ports = 4,
  2103. .base_baud = 4000000,
  2104. .uart_offset = 0x200,
  2105. .first_offset = 0x1000,
  2106. },
  2107. [pbn_oxsemi_8_4000000] = {
  2108. .flags = FL_BASE0,
  2109. .num_ports = 8,
  2110. .base_baud = 4000000,
  2111. .uart_offset = 0x200,
  2112. .first_offset = 0x1000,
  2113. },
  2114. /*
  2115. * EKF addition for i960 Boards form EKF with serial port.
  2116. * Max 256 ports.
  2117. */
  2118. [pbn_intel_i960] = {
  2119. .flags = FL_BASE0,
  2120. .num_ports = 32,
  2121. .base_baud = 921600,
  2122. .uart_offset = 8 << 2,
  2123. .reg_shift = 2,
  2124. .first_offset = 0x10000,
  2125. },
  2126. [pbn_sgi_ioc3] = {
  2127. .flags = FL_BASE0|FL_NOIRQ,
  2128. .num_ports = 1,
  2129. .base_baud = 458333,
  2130. .uart_offset = 8,
  2131. .reg_shift = 0,
  2132. .first_offset = 0x20178,
  2133. },
  2134. /*
  2135. * Computone - uses IOMEM.
  2136. */
  2137. [pbn_computone_4] = {
  2138. .flags = FL_BASE0,
  2139. .num_ports = 4,
  2140. .base_baud = 921600,
  2141. .uart_offset = 0x40,
  2142. .reg_shift = 2,
  2143. .first_offset = 0x200,
  2144. },
  2145. [pbn_computone_6] = {
  2146. .flags = FL_BASE0,
  2147. .num_ports = 6,
  2148. .base_baud = 921600,
  2149. .uart_offset = 0x40,
  2150. .reg_shift = 2,
  2151. .first_offset = 0x200,
  2152. },
  2153. [pbn_computone_8] = {
  2154. .flags = FL_BASE0,
  2155. .num_ports = 8,
  2156. .base_baud = 921600,
  2157. .uart_offset = 0x40,
  2158. .reg_shift = 2,
  2159. .first_offset = 0x200,
  2160. },
  2161. [pbn_sbsxrsio] = {
  2162. .flags = FL_BASE0,
  2163. .num_ports = 8,
  2164. .base_baud = 460800,
  2165. .uart_offset = 256,
  2166. .reg_shift = 4,
  2167. },
  2168. /*
  2169. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2170. * Only basic 16550A support.
  2171. * XR17C15[24] are not tested, but they should work.
  2172. */
  2173. [pbn_exar_XR17C152] = {
  2174. .flags = FL_BASE0,
  2175. .num_ports = 2,
  2176. .base_baud = 921600,
  2177. .uart_offset = 0x200,
  2178. },
  2179. [pbn_exar_XR17C154] = {
  2180. .flags = FL_BASE0,
  2181. .num_ports = 4,
  2182. .base_baud = 921600,
  2183. .uart_offset = 0x200,
  2184. },
  2185. [pbn_exar_XR17C158] = {
  2186. .flags = FL_BASE0,
  2187. .num_ports = 8,
  2188. .base_baud = 921600,
  2189. .uart_offset = 0x200,
  2190. },
  2191. [pbn_exar_ibm_saturn] = {
  2192. .flags = FL_BASE0,
  2193. .num_ports = 1,
  2194. .base_baud = 921600,
  2195. .uart_offset = 0x200,
  2196. },
  2197. /*
  2198. * PA Semi PWRficient PA6T-1682M on-chip UART
  2199. */
  2200. [pbn_pasemi_1682M] = {
  2201. .flags = FL_BASE0,
  2202. .num_ports = 1,
  2203. .base_baud = 8333333,
  2204. },
  2205. /*
  2206. * National Instruments 843x
  2207. */
  2208. [pbn_ni8430_16] = {
  2209. .flags = FL_BASE0,
  2210. .num_ports = 16,
  2211. .base_baud = 3686400,
  2212. .uart_offset = 0x10,
  2213. .first_offset = 0x800,
  2214. },
  2215. [pbn_ni8430_8] = {
  2216. .flags = FL_BASE0,
  2217. .num_ports = 8,
  2218. .base_baud = 3686400,
  2219. .uart_offset = 0x10,
  2220. .first_offset = 0x800,
  2221. },
  2222. [pbn_ni8430_4] = {
  2223. .flags = FL_BASE0,
  2224. .num_ports = 4,
  2225. .base_baud = 3686400,
  2226. .uart_offset = 0x10,
  2227. .first_offset = 0x800,
  2228. },
  2229. [pbn_ni8430_2] = {
  2230. .flags = FL_BASE0,
  2231. .num_ports = 2,
  2232. .base_baud = 3686400,
  2233. .uart_offset = 0x10,
  2234. .first_offset = 0x800,
  2235. },
  2236. /*
  2237. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2238. */
  2239. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2240. .flags = FL_BASE0,
  2241. .num_ports = 1,
  2242. .base_baud = 3906250,
  2243. .uart_offset = 0x200,
  2244. .first_offset = 0x1000,
  2245. },
  2246. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2247. .flags = FL_BASE0,
  2248. .num_ports = 2,
  2249. .base_baud = 3906250,
  2250. .uart_offset = 0x200,
  2251. .first_offset = 0x1000,
  2252. },
  2253. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2254. .flags = FL_BASE0,
  2255. .num_ports = 4,
  2256. .base_baud = 3906250,
  2257. .uart_offset = 0x200,
  2258. .first_offset = 0x1000,
  2259. },
  2260. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2261. .flags = FL_BASE0,
  2262. .num_ports = 8,
  2263. .base_baud = 3906250,
  2264. .uart_offset = 0x200,
  2265. .first_offset = 0x1000,
  2266. },
  2267. [pbn_ce4100_1_115200] = {
  2268. .flags = FL_BASE0,
  2269. .num_ports = 1,
  2270. .base_baud = 921600,
  2271. .reg_shift = 2,
  2272. },
  2273. [pbn_omegapci] = {
  2274. .flags = FL_BASE0,
  2275. .num_ports = 8,
  2276. .base_baud = 115200,
  2277. .uart_offset = 0x200,
  2278. },
  2279. [pbn_NETMOS9900_2s_115200] = {
  2280. .flags = FL_BASE0,
  2281. .num_ports = 2,
  2282. .base_baud = 115200,
  2283. },
  2284. };
  2285. static const struct pci_device_id softmodem_blacklist[] = {
  2286. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2287. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2288. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2289. };
  2290. /*
  2291. * Given a complete unknown PCI device, try to use some heuristics to
  2292. * guess what the configuration might be, based on the pitiful PCI
  2293. * serial specs. Returns 0 on success, 1 on failure.
  2294. */
  2295. static int __devinit
  2296. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2297. {
  2298. const struct pci_device_id *blacklist;
  2299. int num_iomem, num_port, first_port = -1, i;
  2300. /*
  2301. * If it is not a communications device or the programming
  2302. * interface is greater than 6, give up.
  2303. *
  2304. * (Should we try to make guesses for multiport serial devices
  2305. * later?)
  2306. */
  2307. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2308. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2309. (dev->class & 0xff) > 6)
  2310. return -ENODEV;
  2311. /*
  2312. * Do not access blacklisted devices that are known not to
  2313. * feature serial ports.
  2314. */
  2315. for (blacklist = softmodem_blacklist;
  2316. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2317. blacklist++) {
  2318. if (dev->vendor == blacklist->vendor &&
  2319. dev->device == blacklist->device)
  2320. return -ENODEV;
  2321. }
  2322. num_iomem = num_port = 0;
  2323. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2324. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2325. num_port++;
  2326. if (first_port == -1)
  2327. first_port = i;
  2328. }
  2329. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2330. num_iomem++;
  2331. }
  2332. /*
  2333. * If there is 1 or 0 iomem regions, and exactly one port,
  2334. * use it. We guess the number of ports based on the IO
  2335. * region size.
  2336. */
  2337. if (num_iomem <= 1 && num_port == 1) {
  2338. board->flags = first_port;
  2339. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2340. return 0;
  2341. }
  2342. /*
  2343. * Now guess if we've got a board which indexes by BARs.
  2344. * Each IO BAR should be 8 bytes, and they should follow
  2345. * consecutively.
  2346. */
  2347. first_port = -1;
  2348. num_port = 0;
  2349. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2350. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2351. pci_resource_len(dev, i) == 8 &&
  2352. (first_port == -1 || (first_port + num_port) == i)) {
  2353. num_port++;
  2354. if (first_port == -1)
  2355. first_port = i;
  2356. }
  2357. }
  2358. if (num_port > 1) {
  2359. board->flags = first_port | FL_BASE_BARS;
  2360. board->num_ports = num_port;
  2361. return 0;
  2362. }
  2363. return -ENODEV;
  2364. }
  2365. static inline int
  2366. serial_pci_matches(const struct pciserial_board *board,
  2367. const struct pciserial_board *guessed)
  2368. {
  2369. return
  2370. board->num_ports == guessed->num_ports &&
  2371. board->base_baud == guessed->base_baud &&
  2372. board->uart_offset == guessed->uart_offset &&
  2373. board->reg_shift == guessed->reg_shift &&
  2374. board->first_offset == guessed->first_offset;
  2375. }
  2376. struct serial_private *
  2377. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2378. {
  2379. struct uart_port serial_port;
  2380. struct serial_private *priv;
  2381. struct pci_serial_quirk *quirk;
  2382. int rc, nr_ports, i;
  2383. nr_ports = board->num_ports;
  2384. /*
  2385. * Find an init and setup quirks.
  2386. */
  2387. quirk = find_quirk(dev);
  2388. /*
  2389. * Run the new-style initialization function.
  2390. * The initialization function returns:
  2391. * <0 - error
  2392. * 0 - use board->num_ports
  2393. * >0 - number of ports
  2394. */
  2395. if (quirk->init) {
  2396. rc = quirk->init(dev);
  2397. if (rc < 0) {
  2398. priv = ERR_PTR(rc);
  2399. goto err_out;
  2400. }
  2401. if (rc)
  2402. nr_ports = rc;
  2403. }
  2404. priv = kzalloc(sizeof(struct serial_private) +
  2405. sizeof(unsigned int) * nr_ports,
  2406. GFP_KERNEL);
  2407. if (!priv) {
  2408. priv = ERR_PTR(-ENOMEM);
  2409. goto err_deinit;
  2410. }
  2411. priv->dev = dev;
  2412. priv->quirk = quirk;
  2413. memset(&serial_port, 0, sizeof(struct uart_port));
  2414. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2415. serial_port.uartclk = board->base_baud * 16;
  2416. serial_port.irq = get_pci_irq(dev, board);
  2417. serial_port.dev = &dev->dev;
  2418. for (i = 0; i < nr_ports; i++) {
  2419. if (quirk->setup(priv, board, &serial_port, i))
  2420. break;
  2421. #ifdef SERIAL_DEBUG_PCI
  2422. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2423. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2424. #endif
  2425. priv->line[i] = serial8250_register_port(&serial_port);
  2426. if (priv->line[i] < 0) {
  2427. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2428. break;
  2429. }
  2430. }
  2431. priv->nr = i;
  2432. return priv;
  2433. err_deinit:
  2434. if (quirk->exit)
  2435. quirk->exit(dev);
  2436. err_out:
  2437. return priv;
  2438. }
  2439. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2440. void pciserial_remove_ports(struct serial_private *priv)
  2441. {
  2442. struct pci_serial_quirk *quirk;
  2443. int i;
  2444. for (i = 0; i < priv->nr; i++)
  2445. serial8250_unregister_port(priv->line[i]);
  2446. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2447. if (priv->remapped_bar[i])
  2448. iounmap(priv->remapped_bar[i]);
  2449. priv->remapped_bar[i] = NULL;
  2450. }
  2451. /*
  2452. * Find the exit quirks.
  2453. */
  2454. quirk = find_quirk(priv->dev);
  2455. if (quirk->exit)
  2456. quirk->exit(priv->dev);
  2457. kfree(priv);
  2458. }
  2459. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2460. void pciserial_suspend_ports(struct serial_private *priv)
  2461. {
  2462. int i;
  2463. for (i = 0; i < priv->nr; i++)
  2464. if (priv->line[i] >= 0)
  2465. serial8250_suspend_port(priv->line[i]);
  2466. }
  2467. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2468. void pciserial_resume_ports(struct serial_private *priv)
  2469. {
  2470. int i;
  2471. /*
  2472. * Ensure that the board is correctly configured.
  2473. */
  2474. if (priv->quirk->init)
  2475. priv->quirk->init(priv->dev);
  2476. for (i = 0; i < priv->nr; i++)
  2477. if (priv->line[i] >= 0)
  2478. serial8250_resume_port(priv->line[i]);
  2479. }
  2480. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2481. /*
  2482. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2483. * to the arrangement of serial ports on a PCI card.
  2484. */
  2485. static int __devinit
  2486. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2487. {
  2488. struct pci_serial_quirk *quirk;
  2489. struct serial_private *priv;
  2490. const struct pciserial_board *board;
  2491. struct pciserial_board tmp;
  2492. int rc;
  2493. quirk = find_quirk(dev);
  2494. if (quirk->probe) {
  2495. rc = quirk->probe(dev);
  2496. if (rc)
  2497. return rc;
  2498. }
  2499. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2500. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2501. ent->driver_data);
  2502. return -EINVAL;
  2503. }
  2504. board = &pci_boards[ent->driver_data];
  2505. rc = pci_enable_device(dev);
  2506. pci_save_state(dev);
  2507. if (rc)
  2508. return rc;
  2509. if (ent->driver_data == pbn_default) {
  2510. /*
  2511. * Use a copy of the pci_board entry for this;
  2512. * avoid changing entries in the table.
  2513. */
  2514. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2515. board = &tmp;
  2516. /*
  2517. * We matched one of our class entries. Try to
  2518. * determine the parameters of this board.
  2519. */
  2520. rc = serial_pci_guess_board(dev, &tmp);
  2521. if (rc)
  2522. goto disable;
  2523. } else {
  2524. /*
  2525. * We matched an explicit entry. If we are able to
  2526. * detect this boards settings with our heuristic,
  2527. * then we no longer need this entry.
  2528. */
  2529. memcpy(&tmp, &pci_boards[pbn_default],
  2530. sizeof(struct pciserial_board));
  2531. rc = serial_pci_guess_board(dev, &tmp);
  2532. if (rc == 0 && serial_pci_matches(board, &tmp))
  2533. moan_device("Redundant entry in serial pci_table.",
  2534. dev);
  2535. }
  2536. priv = pciserial_init_ports(dev, board);
  2537. if (!IS_ERR(priv)) {
  2538. pci_set_drvdata(dev, priv);
  2539. return 0;
  2540. }
  2541. rc = PTR_ERR(priv);
  2542. disable:
  2543. pci_disable_device(dev);
  2544. return rc;
  2545. }
  2546. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2547. {
  2548. struct serial_private *priv = pci_get_drvdata(dev);
  2549. pci_set_drvdata(dev, NULL);
  2550. pciserial_remove_ports(priv);
  2551. pci_disable_device(dev);
  2552. }
  2553. #ifdef CONFIG_PM
  2554. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2555. {
  2556. struct serial_private *priv = pci_get_drvdata(dev);
  2557. if (priv)
  2558. pciserial_suspend_ports(priv);
  2559. pci_save_state(dev);
  2560. pci_set_power_state(dev, pci_choose_state(dev, state));
  2561. return 0;
  2562. }
  2563. static int pciserial_resume_one(struct pci_dev *dev)
  2564. {
  2565. int err;
  2566. struct serial_private *priv = pci_get_drvdata(dev);
  2567. pci_set_power_state(dev, PCI_D0);
  2568. pci_restore_state(dev);
  2569. if (priv) {
  2570. /*
  2571. * The device may have been disabled. Re-enable it.
  2572. */
  2573. err = pci_enable_device(dev);
  2574. /* FIXME: We cannot simply error out here */
  2575. if (err)
  2576. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2577. pciserial_resume_ports(priv);
  2578. }
  2579. return 0;
  2580. }
  2581. #endif
  2582. static struct pci_device_id serial_pci_tbl[] = {
  2583. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2584. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2585. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2586. pbn_b2_8_921600 },
  2587. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2588. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2589. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2590. pbn_b1_8_1382400 },
  2591. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2592. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2593. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2594. pbn_b1_4_1382400 },
  2595. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2596. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2597. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2598. pbn_b1_2_1382400 },
  2599. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2600. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2601. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2602. pbn_b1_8_1382400 },
  2603. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2604. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2605. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2606. pbn_b1_4_1382400 },
  2607. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2608. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2609. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2610. pbn_b1_2_1382400 },
  2611. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2612. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2613. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2614. pbn_b1_8_921600 },
  2615. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2616. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2617. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2618. pbn_b1_8_921600 },
  2619. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2620. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2621. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2622. pbn_b1_4_921600 },
  2623. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2624. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2625. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2626. pbn_b1_4_921600 },
  2627. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2628. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2629. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2630. pbn_b1_2_921600 },
  2631. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2632. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2633. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2634. pbn_b1_8_921600 },
  2635. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2636. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2637. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2638. pbn_b1_8_921600 },
  2639. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2640. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2641. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2642. pbn_b1_4_921600 },
  2643. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2644. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2645. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2646. pbn_b1_2_1250000 },
  2647. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2648. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2649. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2650. pbn_b0_2_1843200 },
  2651. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2652. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2653. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2654. pbn_b0_4_1843200 },
  2655. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2656. PCI_VENDOR_ID_AFAVLAB,
  2657. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2658. pbn_b0_4_1152000 },
  2659. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2660. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2661. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2662. pbn_b0_2_1843200_200 },
  2663. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2664. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2665. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2666. pbn_b0_4_1843200_200 },
  2667. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2668. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2669. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2670. pbn_b0_8_1843200_200 },
  2671. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2672. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2673. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2674. pbn_b0_2_1843200_200 },
  2675. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2676. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2677. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2678. pbn_b0_4_1843200_200 },
  2679. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2680. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2681. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2682. pbn_b0_8_1843200_200 },
  2683. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2684. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2685. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2686. pbn_b0_2_1843200_200 },
  2687. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2688. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2689. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2690. pbn_b0_4_1843200_200 },
  2691. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2692. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2693. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2694. pbn_b0_8_1843200_200 },
  2695. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2696. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2697. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2698. pbn_b0_2_1843200_200 },
  2699. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2700. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2701. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2702. pbn_b0_4_1843200_200 },
  2703. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2704. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2705. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2706. pbn_b0_8_1843200_200 },
  2707. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2708. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2709. 0, 0, pbn_exar_ibm_saturn },
  2710. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2711. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2712. pbn_b2_bt_1_115200 },
  2713. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2714. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2715. pbn_b2_bt_2_115200 },
  2716. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2717. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2718. pbn_b2_bt_4_115200 },
  2719. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2720. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2721. pbn_b2_bt_2_115200 },
  2722. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2723. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2724. pbn_b2_bt_4_115200 },
  2725. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2726. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2727. pbn_b2_8_115200 },
  2728. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2729. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2730. pbn_b2_8_460800 },
  2731. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2732. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2733. pbn_b2_8_115200 },
  2734. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2735. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2736. pbn_b2_bt_2_115200 },
  2737. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2738. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2739. pbn_b2_bt_2_921600 },
  2740. /*
  2741. * VScom SPCOM800, from sl@s.pl
  2742. */
  2743. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2744. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2745. pbn_b2_8_921600 },
  2746. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2747. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2748. pbn_b2_4_921600 },
  2749. /* Unknown card - subdevice 0x1584 */
  2750. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2751. PCI_VENDOR_ID_PLX,
  2752. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2753. pbn_b0_4_115200 },
  2754. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2755. PCI_SUBVENDOR_ID_KEYSPAN,
  2756. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2757. pbn_panacom },
  2758. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2759. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2760. pbn_panacom4 },
  2761. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2762. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2763. pbn_panacom2 },
  2764. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2765. PCI_VENDOR_ID_ESDGMBH,
  2766. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2767. pbn_b2_4_115200 },
  2768. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2769. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2770. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2771. pbn_b2_4_460800 },
  2772. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2773. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2774. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2775. pbn_b2_8_460800 },
  2776. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2777. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2778. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2779. pbn_b2_16_460800 },
  2780. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2781. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2782. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2783. pbn_b2_16_460800 },
  2784. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2785. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2786. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2787. pbn_b2_4_460800 },
  2788. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2789. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2790. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2791. pbn_b2_8_460800 },
  2792. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2793. PCI_SUBVENDOR_ID_EXSYS,
  2794. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2795. pbn_exsys_4055 },
  2796. /*
  2797. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2798. * (Exoray@isys.ca)
  2799. */
  2800. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2801. 0x10b5, 0x106a, 0, 0,
  2802. pbn_plx_romulus },
  2803. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2805. pbn_b1_4_115200 },
  2806. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2807. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2808. pbn_b1_2_115200 },
  2809. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2810. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2811. pbn_b1_8_115200 },
  2812. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2813. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2814. pbn_b1_8_115200 },
  2815. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2816. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2817. 0, 0,
  2818. pbn_b0_4_921600 },
  2819. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2820. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2821. 0, 0,
  2822. pbn_b0_4_1152000 },
  2823. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  2824. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2825. pbn_b0_bt_2_921600 },
  2826. /*
  2827. * The below card is a little controversial since it is the
  2828. * subject of a PCI vendor/device ID clash. (See
  2829. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2830. * For now just used the hex ID 0x950a.
  2831. */
  2832. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2833. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2834. pbn_b0_2_115200 },
  2835. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2836. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2837. pbn_b0_2_1130000 },
  2838. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2839. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2840. pbn_b0_1_921600 },
  2841. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2843. pbn_b0_4_115200 },
  2844. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2846. pbn_b0_bt_2_921600 },
  2847. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  2848. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  2849. pbn_b2_8_1152000 },
  2850. /*
  2851. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2852. */
  2853. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2855. pbn_b0_1_4000000 },
  2856. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2858. pbn_b0_1_4000000 },
  2859. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2861. pbn_oxsemi_1_4000000 },
  2862. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2864. pbn_oxsemi_1_4000000 },
  2865. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2867. pbn_b0_1_4000000 },
  2868. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2869. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2870. pbn_b0_1_4000000 },
  2871. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2873. pbn_oxsemi_1_4000000 },
  2874. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2876. pbn_oxsemi_1_4000000 },
  2877. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2879. pbn_b0_1_4000000 },
  2880. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2881. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2882. pbn_b0_1_4000000 },
  2883. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2885. pbn_b0_1_4000000 },
  2886. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2888. pbn_b0_1_4000000 },
  2889. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2891. pbn_oxsemi_2_4000000 },
  2892. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2893. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2894. pbn_oxsemi_2_4000000 },
  2895. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2897. pbn_oxsemi_4_4000000 },
  2898. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2899. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2900. pbn_oxsemi_4_4000000 },
  2901. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2902. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2903. pbn_oxsemi_8_4000000 },
  2904. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2905. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2906. pbn_oxsemi_8_4000000 },
  2907. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2908. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2909. pbn_oxsemi_1_4000000 },
  2910. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2911. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2912. pbn_oxsemi_1_4000000 },
  2913. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2914. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2915. pbn_oxsemi_1_4000000 },
  2916. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2918. pbn_oxsemi_1_4000000 },
  2919. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2921. pbn_oxsemi_1_4000000 },
  2922. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2924. pbn_oxsemi_1_4000000 },
  2925. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2927. pbn_oxsemi_1_4000000 },
  2928. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2929. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2930. pbn_oxsemi_1_4000000 },
  2931. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2933. pbn_oxsemi_1_4000000 },
  2934. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2936. pbn_oxsemi_1_4000000 },
  2937. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2939. pbn_oxsemi_1_4000000 },
  2940. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2941. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2942. pbn_oxsemi_1_4000000 },
  2943. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2944. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2945. pbn_oxsemi_1_4000000 },
  2946. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2947. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2948. pbn_oxsemi_1_4000000 },
  2949. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2950. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2951. pbn_oxsemi_1_4000000 },
  2952. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2953. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2954. pbn_oxsemi_1_4000000 },
  2955. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2956. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2957. pbn_oxsemi_1_4000000 },
  2958. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2960. pbn_oxsemi_1_4000000 },
  2961. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2962. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2963. pbn_oxsemi_1_4000000 },
  2964. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2965. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2966. pbn_oxsemi_1_4000000 },
  2967. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2968. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2969. pbn_oxsemi_1_4000000 },
  2970. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2971. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2972. pbn_oxsemi_1_4000000 },
  2973. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2974. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2975. pbn_oxsemi_1_4000000 },
  2976. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2977. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2978. pbn_oxsemi_1_4000000 },
  2979. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2980. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2981. pbn_oxsemi_1_4000000 },
  2982. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2983. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2984. pbn_oxsemi_1_4000000 },
  2985. /*
  2986. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2987. */
  2988. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2989. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2990. pbn_oxsemi_1_4000000 },
  2991. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2992. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2993. pbn_oxsemi_2_4000000 },
  2994. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2995. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2996. pbn_oxsemi_4_4000000 },
  2997. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2998. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2999. pbn_oxsemi_8_4000000 },
  3000. /*
  3001. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3002. */
  3003. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3004. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3005. pbn_oxsemi_2_4000000 },
  3006. /*
  3007. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3008. * from skokodyn@yahoo.com
  3009. */
  3010. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3011. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3012. pbn_sbsxrsio },
  3013. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3014. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3015. pbn_sbsxrsio },
  3016. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3017. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3018. pbn_sbsxrsio },
  3019. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3020. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3021. pbn_sbsxrsio },
  3022. /*
  3023. * Digitan DS560-558, from jimd@esoft.com
  3024. */
  3025. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3026. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3027. pbn_b1_1_115200 },
  3028. /*
  3029. * Titan Electronic cards
  3030. * The 400L and 800L have a custom setup quirk.
  3031. */
  3032. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3033. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3034. pbn_b0_1_921600 },
  3035. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3036. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3037. pbn_b0_2_921600 },
  3038. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3039. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3040. pbn_b0_4_921600 },
  3041. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3042. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3043. pbn_b0_4_921600 },
  3044. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3045. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3046. pbn_b1_1_921600 },
  3047. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3048. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3049. pbn_b1_bt_2_921600 },
  3050. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3051. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3052. pbn_b0_bt_4_921600 },
  3053. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3054. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3055. pbn_b0_bt_8_921600 },
  3056. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3057. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3058. pbn_b4_bt_2_921600 },
  3059. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3060. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3061. pbn_b4_bt_4_921600 },
  3062. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3063. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3064. pbn_b4_bt_8_921600 },
  3065. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3066. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3067. pbn_b0_4_921600 },
  3068. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3069. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3070. pbn_b0_4_921600 },
  3071. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3072. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3073. pbn_b0_4_921600 },
  3074. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3075. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3076. pbn_oxsemi_1_4000000 },
  3077. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3078. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3079. pbn_oxsemi_2_4000000 },
  3080. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3081. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3082. pbn_oxsemi_4_4000000 },
  3083. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3084. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3085. pbn_oxsemi_8_4000000 },
  3086. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3087. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3088. pbn_oxsemi_2_4000000 },
  3089. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3090. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3091. pbn_oxsemi_2_4000000 },
  3092. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3093. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3094. pbn_b2_1_460800 },
  3095. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3096. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3097. pbn_b2_1_460800 },
  3098. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3099. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3100. pbn_b2_1_460800 },
  3101. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3102. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3103. pbn_b2_bt_2_921600 },
  3104. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3105. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3106. pbn_b2_bt_2_921600 },
  3107. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3108. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3109. pbn_b2_bt_2_921600 },
  3110. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3111. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3112. pbn_b2_bt_4_921600 },
  3113. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3114. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3115. pbn_b2_bt_4_921600 },
  3116. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3117. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3118. pbn_b2_bt_4_921600 },
  3119. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3120. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3121. pbn_b0_1_921600 },
  3122. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3123. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3124. pbn_b0_1_921600 },
  3125. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3126. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3127. pbn_b0_1_921600 },
  3128. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3129. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3130. pbn_b0_bt_2_921600 },
  3131. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3132. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3133. pbn_b0_bt_2_921600 },
  3134. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3135. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3136. pbn_b0_bt_2_921600 },
  3137. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3138. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3139. pbn_b0_bt_4_921600 },
  3140. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3141. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3142. pbn_b0_bt_4_921600 },
  3143. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3144. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3145. pbn_b0_bt_4_921600 },
  3146. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3147. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3148. pbn_b0_bt_8_921600 },
  3149. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3150. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3151. pbn_b0_bt_8_921600 },
  3152. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3153. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3154. pbn_b0_bt_8_921600 },
  3155. /*
  3156. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3157. */
  3158. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3159. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3160. 0, 0, pbn_computone_4 },
  3161. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3162. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3163. 0, 0, pbn_computone_8 },
  3164. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3165. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3166. 0, 0, pbn_computone_6 },
  3167. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3168. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3169. pbn_oxsemi },
  3170. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3171. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3172. pbn_b0_bt_1_921600 },
  3173. /*
  3174. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3175. */
  3176. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3177. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3178. pbn_b0_bt_8_115200 },
  3179. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3180. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3181. pbn_b0_bt_8_115200 },
  3182. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3183. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3184. pbn_b0_bt_2_115200 },
  3185. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3186. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3187. pbn_b0_bt_2_115200 },
  3188. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3189. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3190. pbn_b0_bt_2_115200 },
  3191. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3192. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3193. pbn_b0_bt_2_115200 },
  3194. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3195. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3196. pbn_b0_bt_2_115200 },
  3197. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3198. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3199. pbn_b0_bt_4_460800 },
  3200. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3201. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3202. pbn_b0_bt_4_460800 },
  3203. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3204. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3205. pbn_b0_bt_2_460800 },
  3206. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3207. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3208. pbn_b0_bt_2_460800 },
  3209. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3210. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3211. pbn_b0_bt_2_460800 },
  3212. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3213. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3214. pbn_b0_bt_1_115200 },
  3215. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3216. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3217. pbn_b0_bt_1_460800 },
  3218. /*
  3219. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3220. * Cards are identified by their subsystem vendor IDs, which
  3221. * (in hex) match the model number.
  3222. *
  3223. * Note that JC140x are RS422/485 cards which require ox950
  3224. * ACR = 0x10, and as such are not currently fully supported.
  3225. */
  3226. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3227. 0x1204, 0x0004, 0, 0,
  3228. pbn_b0_4_921600 },
  3229. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3230. 0x1208, 0x0004, 0, 0,
  3231. pbn_b0_4_921600 },
  3232. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3233. 0x1402, 0x0002, 0, 0,
  3234. pbn_b0_2_921600 }, */
  3235. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3236. 0x1404, 0x0004, 0, 0,
  3237. pbn_b0_4_921600 }, */
  3238. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3239. 0x1208, 0x0004, 0, 0,
  3240. pbn_b0_4_921600 },
  3241. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3242. 0x1204, 0x0004, 0, 0,
  3243. pbn_b0_4_921600 },
  3244. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3245. 0x1208, 0x0004, 0, 0,
  3246. pbn_b0_4_921600 },
  3247. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3248. 0x1208, 0x0004, 0, 0,
  3249. pbn_b0_4_921600 },
  3250. /*
  3251. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3252. */
  3253. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3254. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3255. pbn_b1_1_1382400 },
  3256. /*
  3257. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3258. */
  3259. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3260. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3261. pbn_b1_1_1382400 },
  3262. /*
  3263. * RAStel 2 port modem, gerg@moreton.com.au
  3264. */
  3265. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3266. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3267. pbn_b2_bt_2_115200 },
  3268. /*
  3269. * EKF addition for i960 Boards form EKF with serial port
  3270. */
  3271. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3272. 0xE4BF, PCI_ANY_ID, 0, 0,
  3273. pbn_intel_i960 },
  3274. /*
  3275. * Xircom Cardbus/Ethernet combos
  3276. */
  3277. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3278. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3279. pbn_b0_1_115200 },
  3280. /*
  3281. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3282. */
  3283. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3284. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3285. pbn_b0_1_115200 },
  3286. /*
  3287. * Untested PCI modems, sent in from various folks...
  3288. */
  3289. /*
  3290. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3291. */
  3292. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3293. 0x1048, 0x1500, 0, 0,
  3294. pbn_b1_1_115200 },
  3295. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3296. 0xFF00, 0, 0, 0,
  3297. pbn_sgi_ioc3 },
  3298. /*
  3299. * HP Diva card
  3300. */
  3301. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3302. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3303. pbn_b1_1_115200 },
  3304. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3305. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3306. pbn_b0_5_115200 },
  3307. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3308. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3309. pbn_b2_1_115200 },
  3310. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3311. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3312. pbn_b3_2_115200 },
  3313. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3314. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3315. pbn_b3_4_115200 },
  3316. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3317. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3318. pbn_b3_8_115200 },
  3319. /*
  3320. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3321. */
  3322. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3323. PCI_ANY_ID, PCI_ANY_ID,
  3324. 0,
  3325. 0, pbn_exar_XR17C152 },
  3326. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3327. PCI_ANY_ID, PCI_ANY_ID,
  3328. 0,
  3329. 0, pbn_exar_XR17C154 },
  3330. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3331. PCI_ANY_ID, PCI_ANY_ID,
  3332. 0,
  3333. 0, pbn_exar_XR17C158 },
  3334. /*
  3335. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3336. */
  3337. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3338. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3339. pbn_b0_1_115200 },
  3340. /*
  3341. * ITE
  3342. */
  3343. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3344. PCI_ANY_ID, PCI_ANY_ID,
  3345. 0, 0,
  3346. pbn_b1_bt_1_115200 },
  3347. /*
  3348. * IntaShield IS-200
  3349. */
  3350. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3351. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3352. pbn_b2_2_115200 },
  3353. /*
  3354. * IntaShield IS-400
  3355. */
  3356. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3357. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3358. pbn_b2_4_115200 },
  3359. /*
  3360. * Perle PCI-RAS cards
  3361. */
  3362. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3363. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3364. 0, 0, pbn_b2_4_921600 },
  3365. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3366. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3367. 0, 0, pbn_b2_8_921600 },
  3368. /*
  3369. * Mainpine series cards: Fairly standard layout but fools
  3370. * parts of the autodetect in some cases and uses otherwise
  3371. * unmatched communications subclasses in the PCI Express case
  3372. */
  3373. { /* RockForceDUO */
  3374. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3375. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3376. 0, 0, pbn_b0_2_115200 },
  3377. { /* RockForceQUATRO */
  3378. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3379. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3380. 0, 0, pbn_b0_4_115200 },
  3381. { /* RockForceDUO+ */
  3382. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3383. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3384. 0, 0, pbn_b0_2_115200 },
  3385. { /* RockForceQUATRO+ */
  3386. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3387. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3388. 0, 0, pbn_b0_4_115200 },
  3389. { /* RockForce+ */
  3390. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3391. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3392. 0, 0, pbn_b0_2_115200 },
  3393. { /* RockForce+ */
  3394. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3395. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3396. 0, 0, pbn_b0_4_115200 },
  3397. { /* RockForceOCTO+ */
  3398. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3399. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3400. 0, 0, pbn_b0_8_115200 },
  3401. { /* RockForceDUO+ */
  3402. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3403. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3404. 0, 0, pbn_b0_2_115200 },
  3405. { /* RockForceQUARTRO+ */
  3406. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3407. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3408. 0, 0, pbn_b0_4_115200 },
  3409. { /* RockForceOCTO+ */
  3410. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3411. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3412. 0, 0, pbn_b0_8_115200 },
  3413. { /* RockForceD1 */
  3414. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3415. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3416. 0, 0, pbn_b0_1_115200 },
  3417. { /* RockForceF1 */
  3418. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3419. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3420. 0, 0, pbn_b0_1_115200 },
  3421. { /* RockForceD2 */
  3422. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3423. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3424. 0, 0, pbn_b0_2_115200 },
  3425. { /* RockForceF2 */
  3426. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3427. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3428. 0, 0, pbn_b0_2_115200 },
  3429. { /* RockForceD4 */
  3430. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3431. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3432. 0, 0, pbn_b0_4_115200 },
  3433. { /* RockForceF4 */
  3434. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3435. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3436. 0, 0, pbn_b0_4_115200 },
  3437. { /* RockForceD8 */
  3438. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3439. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3440. 0, 0, pbn_b0_8_115200 },
  3441. { /* RockForceF8 */
  3442. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3443. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3444. 0, 0, pbn_b0_8_115200 },
  3445. { /* IQ Express D1 */
  3446. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3447. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3448. 0, 0, pbn_b0_1_115200 },
  3449. { /* IQ Express F1 */
  3450. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3451. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3452. 0, 0, pbn_b0_1_115200 },
  3453. { /* IQ Express D2 */
  3454. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3455. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3456. 0, 0, pbn_b0_2_115200 },
  3457. { /* IQ Express F2 */
  3458. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3459. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3460. 0, 0, pbn_b0_2_115200 },
  3461. { /* IQ Express D4 */
  3462. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3463. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3464. 0, 0, pbn_b0_4_115200 },
  3465. { /* IQ Express F4 */
  3466. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3467. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3468. 0, 0, pbn_b0_4_115200 },
  3469. { /* IQ Express D8 */
  3470. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3471. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3472. 0, 0, pbn_b0_8_115200 },
  3473. { /* IQ Express F8 */
  3474. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3475. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3476. 0, 0, pbn_b0_8_115200 },
  3477. /*
  3478. * PA Semi PA6T-1682M on-chip UART
  3479. */
  3480. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3481. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3482. pbn_pasemi_1682M },
  3483. /*
  3484. * National Instruments
  3485. */
  3486. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3487. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3488. pbn_b1_16_115200 },
  3489. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3490. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3491. pbn_b1_8_115200 },
  3492. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3493. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3494. pbn_b1_bt_4_115200 },
  3495. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3496. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3497. pbn_b1_bt_2_115200 },
  3498. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3499. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3500. pbn_b1_bt_4_115200 },
  3501. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3502. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3503. pbn_b1_bt_2_115200 },
  3504. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3505. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3506. pbn_b1_16_115200 },
  3507. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3508. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3509. pbn_b1_8_115200 },
  3510. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3511. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3512. pbn_b1_bt_4_115200 },
  3513. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3514. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3515. pbn_b1_bt_2_115200 },
  3516. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3517. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3518. pbn_b1_bt_4_115200 },
  3519. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3520. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3521. pbn_b1_bt_2_115200 },
  3522. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3523. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3524. pbn_ni8430_2 },
  3525. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3526. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3527. pbn_ni8430_2 },
  3528. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3529. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3530. pbn_ni8430_4 },
  3531. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3532. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3533. pbn_ni8430_4 },
  3534. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3535. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3536. pbn_ni8430_8 },
  3537. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3538. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3539. pbn_ni8430_8 },
  3540. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3541. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3542. pbn_ni8430_16 },
  3543. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3544. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3545. pbn_ni8430_16 },
  3546. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3547. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3548. pbn_ni8430_2 },
  3549. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3550. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3551. pbn_ni8430_2 },
  3552. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3553. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3554. pbn_ni8430_4 },
  3555. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3556. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3557. pbn_ni8430_4 },
  3558. /*
  3559. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3560. */
  3561. { PCI_VENDOR_ID_ADDIDATA,
  3562. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3563. PCI_ANY_ID,
  3564. PCI_ANY_ID,
  3565. 0,
  3566. 0,
  3567. pbn_b0_4_115200 },
  3568. { PCI_VENDOR_ID_ADDIDATA,
  3569. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3570. PCI_ANY_ID,
  3571. PCI_ANY_ID,
  3572. 0,
  3573. 0,
  3574. pbn_b0_2_115200 },
  3575. { PCI_VENDOR_ID_ADDIDATA,
  3576. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3577. PCI_ANY_ID,
  3578. PCI_ANY_ID,
  3579. 0,
  3580. 0,
  3581. pbn_b0_1_115200 },
  3582. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3583. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3584. PCI_ANY_ID,
  3585. PCI_ANY_ID,
  3586. 0,
  3587. 0,
  3588. pbn_b1_8_115200 },
  3589. { PCI_VENDOR_ID_ADDIDATA,
  3590. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3591. PCI_ANY_ID,
  3592. PCI_ANY_ID,
  3593. 0,
  3594. 0,
  3595. pbn_b0_4_115200 },
  3596. { PCI_VENDOR_ID_ADDIDATA,
  3597. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3598. PCI_ANY_ID,
  3599. PCI_ANY_ID,
  3600. 0,
  3601. 0,
  3602. pbn_b0_2_115200 },
  3603. { PCI_VENDOR_ID_ADDIDATA,
  3604. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3605. PCI_ANY_ID,
  3606. PCI_ANY_ID,
  3607. 0,
  3608. 0,
  3609. pbn_b0_1_115200 },
  3610. { PCI_VENDOR_ID_ADDIDATA,
  3611. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3612. PCI_ANY_ID,
  3613. PCI_ANY_ID,
  3614. 0,
  3615. 0,
  3616. pbn_b0_4_115200 },
  3617. { PCI_VENDOR_ID_ADDIDATA,
  3618. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3619. PCI_ANY_ID,
  3620. PCI_ANY_ID,
  3621. 0,
  3622. 0,
  3623. pbn_b0_2_115200 },
  3624. { PCI_VENDOR_ID_ADDIDATA,
  3625. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3626. PCI_ANY_ID,
  3627. PCI_ANY_ID,
  3628. 0,
  3629. 0,
  3630. pbn_b0_1_115200 },
  3631. { PCI_VENDOR_ID_ADDIDATA,
  3632. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3633. PCI_ANY_ID,
  3634. PCI_ANY_ID,
  3635. 0,
  3636. 0,
  3637. pbn_b0_8_115200 },
  3638. { PCI_VENDOR_ID_ADDIDATA,
  3639. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3640. PCI_ANY_ID,
  3641. PCI_ANY_ID,
  3642. 0,
  3643. 0,
  3644. pbn_ADDIDATA_PCIe_4_3906250 },
  3645. { PCI_VENDOR_ID_ADDIDATA,
  3646. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3647. PCI_ANY_ID,
  3648. PCI_ANY_ID,
  3649. 0,
  3650. 0,
  3651. pbn_ADDIDATA_PCIe_2_3906250 },
  3652. { PCI_VENDOR_ID_ADDIDATA,
  3653. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3654. PCI_ANY_ID,
  3655. PCI_ANY_ID,
  3656. 0,
  3657. 0,
  3658. pbn_ADDIDATA_PCIe_1_3906250 },
  3659. { PCI_VENDOR_ID_ADDIDATA,
  3660. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3661. PCI_ANY_ID,
  3662. PCI_ANY_ID,
  3663. 0,
  3664. 0,
  3665. pbn_ADDIDATA_PCIe_8_3906250 },
  3666. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3667. PCI_VENDOR_ID_IBM, 0x0299,
  3668. 0, 0, pbn_b0_bt_2_115200 },
  3669. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3670. 0xA000, 0x1000,
  3671. 0, 0, pbn_b0_1_115200 },
  3672. /* the 9901 is a rebranded 9912 */
  3673. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  3674. 0xA000, 0x1000,
  3675. 0, 0, pbn_b0_1_115200 },
  3676. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  3677. 0xA000, 0x1000,
  3678. 0, 0, pbn_b0_1_115200 },
  3679. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  3680. 0xA000, 0x1000,
  3681. 0, 0, pbn_b0_1_115200 },
  3682. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3683. 0xA000, 0x1000,
  3684. 0, 0, pbn_b0_1_115200 },
  3685. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3686. 0xA000, 0x3002,
  3687. 0, 0, pbn_NETMOS9900_2s_115200 },
  3688. /*
  3689. * Best Connectivity PCI Multi I/O cards
  3690. */
  3691. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3692. 0xA000, 0x1000,
  3693. 0, 0, pbn_b0_1_115200 },
  3694. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3695. 0xA000, 0x3004,
  3696. 0, 0, pbn_b0_bt_4_115200 },
  3697. /* Intel CE4100 */
  3698. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  3699. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3700. pbn_ce4100_1_115200 },
  3701. /*
  3702. * Cronyx Omega PCI
  3703. */
  3704. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  3705. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3706. pbn_omegapci },
  3707. /*
  3708. * These entries match devices with class COMMUNICATION_SERIAL,
  3709. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3710. */
  3711. { PCI_ANY_ID, PCI_ANY_ID,
  3712. PCI_ANY_ID, PCI_ANY_ID,
  3713. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3714. 0xffff00, pbn_default },
  3715. { PCI_ANY_ID, PCI_ANY_ID,
  3716. PCI_ANY_ID, PCI_ANY_ID,
  3717. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3718. 0xffff00, pbn_default },
  3719. { PCI_ANY_ID, PCI_ANY_ID,
  3720. PCI_ANY_ID, PCI_ANY_ID,
  3721. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3722. 0xffff00, pbn_default },
  3723. { 0, }
  3724. };
  3725. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  3726. pci_channel_state_t state)
  3727. {
  3728. struct serial_private *priv = pci_get_drvdata(dev);
  3729. if (state == pci_channel_io_perm_failure)
  3730. return PCI_ERS_RESULT_DISCONNECT;
  3731. if (priv)
  3732. pciserial_suspend_ports(priv);
  3733. pci_disable_device(dev);
  3734. return PCI_ERS_RESULT_NEED_RESET;
  3735. }
  3736. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  3737. {
  3738. int rc;
  3739. rc = pci_enable_device(dev);
  3740. if (rc)
  3741. return PCI_ERS_RESULT_DISCONNECT;
  3742. pci_restore_state(dev);
  3743. pci_save_state(dev);
  3744. return PCI_ERS_RESULT_RECOVERED;
  3745. }
  3746. static void serial8250_io_resume(struct pci_dev *dev)
  3747. {
  3748. struct serial_private *priv = pci_get_drvdata(dev);
  3749. if (priv)
  3750. pciserial_resume_ports(priv);
  3751. }
  3752. static struct pci_error_handlers serial8250_err_handler = {
  3753. .error_detected = serial8250_io_error_detected,
  3754. .slot_reset = serial8250_io_slot_reset,
  3755. .resume = serial8250_io_resume,
  3756. };
  3757. static struct pci_driver serial_pci_driver = {
  3758. .name = "serial",
  3759. .probe = pciserial_init_one,
  3760. .remove = __devexit_p(pciserial_remove_one),
  3761. #ifdef CONFIG_PM
  3762. .suspend = pciserial_suspend_one,
  3763. .resume = pciserial_resume_one,
  3764. #endif
  3765. .id_table = serial_pci_tbl,
  3766. .err_handler = &serial8250_err_handler,
  3767. };
  3768. static int __init serial8250_pci_init(void)
  3769. {
  3770. return pci_register_driver(&serial_pci_driver);
  3771. }
  3772. static void __exit serial8250_pci_exit(void)
  3773. {
  3774. pci_unregister_driver(&serial_pci_driver);
  3775. }
  3776. module_init(serial8250_pci_init);
  3777. module_exit(serial8250_pci_exit);
  3778. MODULE_LICENSE("GPL");
  3779. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3780. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);