main.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465
  1. /*
  2. * Sonics Silicon Backplane
  3. * Subsystem core
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "ssb_private.h"
  11. #include <linux/delay.h>
  12. #include <linux/io.h>
  13. #include <linux/ssb/ssb.h>
  14. #include <linux/ssb/ssb_regs.h>
  15. #include <linux/ssb/ssb_driver_gige.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/pci.h>
  18. #include <linux/mmc/sdio_func.h>
  19. #include <linux/slab.h>
  20. #include <pcmcia/cistpl.h>
  21. #include <pcmcia/ds.h>
  22. MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
  23. MODULE_LICENSE("GPL");
  24. /* Temporary list of yet-to-be-attached buses */
  25. static LIST_HEAD(attach_queue);
  26. /* List if running buses */
  27. static LIST_HEAD(buses);
  28. /* Software ID counter */
  29. static unsigned int next_busnumber;
  30. /* buses_mutes locks the two buslists and the next_busnumber.
  31. * Don't lock this directly, but use ssb_buses_[un]lock() below. */
  32. static DEFINE_MUTEX(buses_mutex);
  33. /* There are differences in the codeflow, if the bus is
  34. * initialized from early boot, as various needed services
  35. * are not available early. This is a mechanism to delay
  36. * these initializations to after early boot has finished.
  37. * It's also used to avoid mutex locking, as that's not
  38. * available and needed early. */
  39. static bool ssb_is_early_boot = 1;
  40. static void ssb_buses_lock(void);
  41. static void ssb_buses_unlock(void);
  42. #ifdef CONFIG_SSB_PCIHOST
  43. struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
  44. {
  45. struct ssb_bus *bus;
  46. ssb_buses_lock();
  47. list_for_each_entry(bus, &buses, list) {
  48. if (bus->bustype == SSB_BUSTYPE_PCI &&
  49. bus->host_pci == pdev)
  50. goto found;
  51. }
  52. bus = NULL;
  53. found:
  54. ssb_buses_unlock();
  55. return bus;
  56. }
  57. #endif /* CONFIG_SSB_PCIHOST */
  58. #ifdef CONFIG_SSB_PCMCIAHOST
  59. struct ssb_bus *ssb_pcmcia_dev_to_bus(struct pcmcia_device *pdev)
  60. {
  61. struct ssb_bus *bus;
  62. ssb_buses_lock();
  63. list_for_each_entry(bus, &buses, list) {
  64. if (bus->bustype == SSB_BUSTYPE_PCMCIA &&
  65. bus->host_pcmcia == pdev)
  66. goto found;
  67. }
  68. bus = NULL;
  69. found:
  70. ssb_buses_unlock();
  71. return bus;
  72. }
  73. #endif /* CONFIG_SSB_PCMCIAHOST */
  74. #ifdef CONFIG_SSB_SDIOHOST
  75. struct ssb_bus *ssb_sdio_func_to_bus(struct sdio_func *func)
  76. {
  77. struct ssb_bus *bus;
  78. ssb_buses_lock();
  79. list_for_each_entry(bus, &buses, list) {
  80. if (bus->bustype == SSB_BUSTYPE_SDIO &&
  81. bus->host_sdio == func)
  82. goto found;
  83. }
  84. bus = NULL;
  85. found:
  86. ssb_buses_unlock();
  87. return bus;
  88. }
  89. #endif /* CONFIG_SSB_SDIOHOST */
  90. int ssb_for_each_bus_call(unsigned long data,
  91. int (*func)(struct ssb_bus *bus, unsigned long data))
  92. {
  93. struct ssb_bus *bus;
  94. int res;
  95. ssb_buses_lock();
  96. list_for_each_entry(bus, &buses, list) {
  97. res = func(bus, data);
  98. if (res >= 0) {
  99. ssb_buses_unlock();
  100. return res;
  101. }
  102. }
  103. ssb_buses_unlock();
  104. return -ENODEV;
  105. }
  106. static struct ssb_device *ssb_device_get(struct ssb_device *dev)
  107. {
  108. if (dev)
  109. get_device(dev->dev);
  110. return dev;
  111. }
  112. static void ssb_device_put(struct ssb_device *dev)
  113. {
  114. if (dev)
  115. put_device(dev->dev);
  116. }
  117. static inline struct ssb_driver *ssb_driver_get(struct ssb_driver *drv)
  118. {
  119. if (drv)
  120. get_driver(&drv->drv);
  121. return drv;
  122. }
  123. static inline void ssb_driver_put(struct ssb_driver *drv)
  124. {
  125. if (drv)
  126. put_driver(&drv->drv);
  127. }
  128. static int ssb_device_resume(struct device *dev)
  129. {
  130. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  131. struct ssb_driver *ssb_drv;
  132. int err = 0;
  133. if (dev->driver) {
  134. ssb_drv = drv_to_ssb_drv(dev->driver);
  135. if (ssb_drv && ssb_drv->resume)
  136. err = ssb_drv->resume(ssb_dev);
  137. if (err)
  138. goto out;
  139. }
  140. out:
  141. return err;
  142. }
  143. static int ssb_device_suspend(struct device *dev, pm_message_t state)
  144. {
  145. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  146. struct ssb_driver *ssb_drv;
  147. int err = 0;
  148. if (dev->driver) {
  149. ssb_drv = drv_to_ssb_drv(dev->driver);
  150. if (ssb_drv && ssb_drv->suspend)
  151. err = ssb_drv->suspend(ssb_dev, state);
  152. if (err)
  153. goto out;
  154. }
  155. out:
  156. return err;
  157. }
  158. int ssb_bus_resume(struct ssb_bus *bus)
  159. {
  160. int err;
  161. /* Reset HW state information in memory, so that HW is
  162. * completely reinitialized. */
  163. bus->mapped_device = NULL;
  164. #ifdef CONFIG_SSB_DRIVER_PCICORE
  165. bus->pcicore.setup_done = 0;
  166. #endif
  167. err = ssb_bus_powerup(bus, 0);
  168. if (err)
  169. return err;
  170. err = ssb_pcmcia_hardware_setup(bus);
  171. if (err) {
  172. ssb_bus_may_powerdown(bus);
  173. return err;
  174. }
  175. ssb_chipco_resume(&bus->chipco);
  176. ssb_bus_may_powerdown(bus);
  177. return 0;
  178. }
  179. EXPORT_SYMBOL(ssb_bus_resume);
  180. int ssb_bus_suspend(struct ssb_bus *bus)
  181. {
  182. ssb_chipco_suspend(&bus->chipco);
  183. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  184. return 0;
  185. }
  186. EXPORT_SYMBOL(ssb_bus_suspend);
  187. #ifdef CONFIG_SSB_SPROM
  188. /** ssb_devices_freeze - Freeze all devices on the bus.
  189. *
  190. * After freezing no device driver will be handling a device
  191. * on this bus anymore. ssb_devices_thaw() must be called after
  192. * a successful freeze to reactivate the devices.
  193. *
  194. * @bus: The bus.
  195. * @ctx: Context structure. Pass this to ssb_devices_thaw().
  196. */
  197. int ssb_devices_freeze(struct ssb_bus *bus, struct ssb_freeze_context *ctx)
  198. {
  199. struct ssb_device *sdev;
  200. struct ssb_driver *sdrv;
  201. unsigned int i;
  202. memset(ctx, 0, sizeof(*ctx));
  203. ctx->bus = bus;
  204. SSB_WARN_ON(bus->nr_devices > ARRAY_SIZE(ctx->device_frozen));
  205. for (i = 0; i < bus->nr_devices; i++) {
  206. sdev = ssb_device_get(&bus->devices[i]);
  207. if (!sdev->dev || !sdev->dev->driver ||
  208. !device_is_registered(sdev->dev)) {
  209. ssb_device_put(sdev);
  210. continue;
  211. }
  212. sdrv = ssb_driver_get(drv_to_ssb_drv(sdev->dev->driver));
  213. if (!sdrv || SSB_WARN_ON(!sdrv->remove)) {
  214. ssb_device_put(sdev);
  215. continue;
  216. }
  217. sdrv->remove(sdev);
  218. ctx->device_frozen[i] = 1;
  219. }
  220. return 0;
  221. }
  222. /** ssb_devices_thaw - Unfreeze all devices on the bus.
  223. *
  224. * This will re-attach the device drivers and re-init the devices.
  225. *
  226. * @ctx: The context structure from ssb_devices_freeze()
  227. */
  228. int ssb_devices_thaw(struct ssb_freeze_context *ctx)
  229. {
  230. struct ssb_bus *bus = ctx->bus;
  231. struct ssb_device *sdev;
  232. struct ssb_driver *sdrv;
  233. unsigned int i;
  234. int err, result = 0;
  235. for (i = 0; i < bus->nr_devices; i++) {
  236. if (!ctx->device_frozen[i])
  237. continue;
  238. sdev = &bus->devices[i];
  239. if (SSB_WARN_ON(!sdev->dev || !sdev->dev->driver))
  240. continue;
  241. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  242. if (SSB_WARN_ON(!sdrv || !sdrv->probe))
  243. continue;
  244. err = sdrv->probe(sdev, &sdev->id);
  245. if (err) {
  246. ssb_printk(KERN_ERR PFX "Failed to thaw device %s\n",
  247. dev_name(sdev->dev));
  248. result = err;
  249. }
  250. ssb_driver_put(sdrv);
  251. ssb_device_put(sdev);
  252. }
  253. return result;
  254. }
  255. #endif /* CONFIG_SSB_SPROM */
  256. static void ssb_device_shutdown(struct device *dev)
  257. {
  258. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  259. struct ssb_driver *ssb_drv;
  260. if (!dev->driver)
  261. return;
  262. ssb_drv = drv_to_ssb_drv(dev->driver);
  263. if (ssb_drv && ssb_drv->shutdown)
  264. ssb_drv->shutdown(ssb_dev);
  265. }
  266. static int ssb_device_remove(struct device *dev)
  267. {
  268. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  269. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  270. if (ssb_drv && ssb_drv->remove)
  271. ssb_drv->remove(ssb_dev);
  272. ssb_device_put(ssb_dev);
  273. return 0;
  274. }
  275. static int ssb_device_probe(struct device *dev)
  276. {
  277. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  278. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  279. int err = 0;
  280. ssb_device_get(ssb_dev);
  281. if (ssb_drv && ssb_drv->probe)
  282. err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
  283. if (err)
  284. ssb_device_put(ssb_dev);
  285. return err;
  286. }
  287. static int ssb_match_devid(const struct ssb_device_id *tabid,
  288. const struct ssb_device_id *devid)
  289. {
  290. if ((tabid->vendor != devid->vendor) &&
  291. tabid->vendor != SSB_ANY_VENDOR)
  292. return 0;
  293. if ((tabid->coreid != devid->coreid) &&
  294. tabid->coreid != SSB_ANY_ID)
  295. return 0;
  296. if ((tabid->revision != devid->revision) &&
  297. tabid->revision != SSB_ANY_REV)
  298. return 0;
  299. return 1;
  300. }
  301. static int ssb_bus_match(struct device *dev, struct device_driver *drv)
  302. {
  303. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  304. struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
  305. const struct ssb_device_id *id;
  306. for (id = ssb_drv->id_table;
  307. id->vendor || id->coreid || id->revision;
  308. id++) {
  309. if (ssb_match_devid(id, &ssb_dev->id))
  310. return 1; /* found */
  311. }
  312. return 0;
  313. }
  314. static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
  315. {
  316. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  317. if (!dev)
  318. return -ENODEV;
  319. return add_uevent_var(env,
  320. "MODALIAS=ssb:v%04Xid%04Xrev%02X",
  321. ssb_dev->id.vendor, ssb_dev->id.coreid,
  322. ssb_dev->id.revision);
  323. }
  324. #define ssb_config_attr(attrib, field, format_string) \
  325. static ssize_t \
  326. attrib##_show(struct device *dev, struct device_attribute *attr, char *buf) \
  327. { \
  328. return sprintf(buf, format_string, dev_to_ssb_dev(dev)->field); \
  329. }
  330. ssb_config_attr(core_num, core_index, "%u\n")
  331. ssb_config_attr(coreid, id.coreid, "0x%04x\n")
  332. ssb_config_attr(vendor, id.vendor, "0x%04x\n")
  333. ssb_config_attr(revision, id.revision, "%u\n")
  334. ssb_config_attr(irq, irq, "%u\n")
  335. static ssize_t
  336. name_show(struct device *dev, struct device_attribute *attr, char *buf)
  337. {
  338. return sprintf(buf, "%s\n",
  339. ssb_core_name(dev_to_ssb_dev(dev)->id.coreid));
  340. }
  341. static struct device_attribute ssb_device_attrs[] = {
  342. __ATTR_RO(name),
  343. __ATTR_RO(core_num),
  344. __ATTR_RO(coreid),
  345. __ATTR_RO(vendor),
  346. __ATTR_RO(revision),
  347. __ATTR_RO(irq),
  348. __ATTR_NULL,
  349. };
  350. static struct bus_type ssb_bustype = {
  351. .name = "ssb",
  352. .match = ssb_bus_match,
  353. .probe = ssb_device_probe,
  354. .remove = ssb_device_remove,
  355. .shutdown = ssb_device_shutdown,
  356. .suspend = ssb_device_suspend,
  357. .resume = ssb_device_resume,
  358. .uevent = ssb_device_uevent,
  359. .dev_attrs = ssb_device_attrs,
  360. };
  361. static void ssb_buses_lock(void)
  362. {
  363. /* See the comment at the ssb_is_early_boot definition */
  364. if (!ssb_is_early_boot)
  365. mutex_lock(&buses_mutex);
  366. }
  367. static void ssb_buses_unlock(void)
  368. {
  369. /* See the comment at the ssb_is_early_boot definition */
  370. if (!ssb_is_early_boot)
  371. mutex_unlock(&buses_mutex);
  372. }
  373. static void ssb_devices_unregister(struct ssb_bus *bus)
  374. {
  375. struct ssb_device *sdev;
  376. int i;
  377. for (i = bus->nr_devices - 1; i >= 0; i--) {
  378. sdev = &(bus->devices[i]);
  379. if (sdev->dev)
  380. device_unregister(sdev->dev);
  381. }
  382. }
  383. void ssb_bus_unregister(struct ssb_bus *bus)
  384. {
  385. ssb_buses_lock();
  386. ssb_devices_unregister(bus);
  387. list_del(&bus->list);
  388. ssb_buses_unlock();
  389. ssb_pcmcia_exit(bus);
  390. ssb_pci_exit(bus);
  391. ssb_iounmap(bus);
  392. }
  393. EXPORT_SYMBOL(ssb_bus_unregister);
  394. static void ssb_release_dev(struct device *dev)
  395. {
  396. struct __ssb_dev_wrapper *devwrap;
  397. devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  398. kfree(devwrap);
  399. }
  400. static int ssb_devices_register(struct ssb_bus *bus)
  401. {
  402. struct ssb_device *sdev;
  403. struct device *dev;
  404. struct __ssb_dev_wrapper *devwrap;
  405. int i, err = 0;
  406. int dev_idx = 0;
  407. for (i = 0; i < bus->nr_devices; i++) {
  408. sdev = &(bus->devices[i]);
  409. /* We don't register SSB-system devices to the kernel,
  410. * as the drivers for them are built into SSB. */
  411. switch (sdev->id.coreid) {
  412. case SSB_DEV_CHIPCOMMON:
  413. case SSB_DEV_PCI:
  414. case SSB_DEV_PCIE:
  415. case SSB_DEV_PCMCIA:
  416. case SSB_DEV_MIPS:
  417. case SSB_DEV_MIPS_3302:
  418. case SSB_DEV_EXTIF:
  419. continue;
  420. }
  421. devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
  422. if (!devwrap) {
  423. ssb_printk(KERN_ERR PFX
  424. "Could not allocate device\n");
  425. err = -ENOMEM;
  426. goto error;
  427. }
  428. dev = &devwrap->dev;
  429. devwrap->sdev = sdev;
  430. dev->release = ssb_release_dev;
  431. dev->bus = &ssb_bustype;
  432. dev_set_name(dev, "ssb%u:%d", bus->busnumber, dev_idx);
  433. switch (bus->bustype) {
  434. case SSB_BUSTYPE_PCI:
  435. #ifdef CONFIG_SSB_PCIHOST
  436. sdev->irq = bus->host_pci->irq;
  437. dev->parent = &bus->host_pci->dev;
  438. sdev->dma_dev = dev->parent;
  439. #endif
  440. break;
  441. case SSB_BUSTYPE_PCMCIA:
  442. #ifdef CONFIG_SSB_PCMCIAHOST
  443. sdev->irq = bus->host_pcmcia->irq;
  444. dev->parent = &bus->host_pcmcia->dev;
  445. #endif
  446. break;
  447. case SSB_BUSTYPE_SDIO:
  448. #ifdef CONFIG_SSB_SDIOHOST
  449. dev->parent = &bus->host_sdio->dev;
  450. #endif
  451. break;
  452. case SSB_BUSTYPE_SSB:
  453. dev->dma_mask = &dev->coherent_dma_mask;
  454. sdev->dma_dev = dev;
  455. break;
  456. }
  457. sdev->dev = dev;
  458. err = device_register(dev);
  459. if (err) {
  460. ssb_printk(KERN_ERR PFX
  461. "Could not register %s\n",
  462. dev_name(dev));
  463. /* Set dev to NULL to not unregister
  464. * dev on error unwinding. */
  465. sdev->dev = NULL;
  466. kfree(devwrap);
  467. goto error;
  468. }
  469. dev_idx++;
  470. }
  471. return 0;
  472. error:
  473. /* Unwind the already registered devices. */
  474. ssb_devices_unregister(bus);
  475. return err;
  476. }
  477. /* Needs ssb_buses_lock() */
  478. static int __devinit ssb_attach_queued_buses(void)
  479. {
  480. struct ssb_bus *bus, *n;
  481. int err = 0;
  482. int drop_them_all = 0;
  483. list_for_each_entry_safe(bus, n, &attach_queue, list) {
  484. if (drop_them_all) {
  485. list_del(&bus->list);
  486. continue;
  487. }
  488. /* Can't init the PCIcore in ssb_bus_register(), as that
  489. * is too early in boot for embedded systems
  490. * (no udelay() available). So do it here in attach stage.
  491. */
  492. err = ssb_bus_powerup(bus, 0);
  493. if (err)
  494. goto error;
  495. ssb_pcicore_init(&bus->pcicore);
  496. ssb_bus_may_powerdown(bus);
  497. err = ssb_devices_register(bus);
  498. error:
  499. if (err) {
  500. drop_them_all = 1;
  501. list_del(&bus->list);
  502. continue;
  503. }
  504. list_move_tail(&bus->list, &buses);
  505. }
  506. return err;
  507. }
  508. static u8 ssb_ssb_read8(struct ssb_device *dev, u16 offset)
  509. {
  510. struct ssb_bus *bus = dev->bus;
  511. offset += dev->core_index * SSB_CORE_SIZE;
  512. return readb(bus->mmio + offset);
  513. }
  514. static u16 ssb_ssb_read16(struct ssb_device *dev, u16 offset)
  515. {
  516. struct ssb_bus *bus = dev->bus;
  517. offset += dev->core_index * SSB_CORE_SIZE;
  518. return readw(bus->mmio + offset);
  519. }
  520. static u32 ssb_ssb_read32(struct ssb_device *dev, u16 offset)
  521. {
  522. struct ssb_bus *bus = dev->bus;
  523. offset += dev->core_index * SSB_CORE_SIZE;
  524. return readl(bus->mmio + offset);
  525. }
  526. #ifdef CONFIG_SSB_BLOCKIO
  527. static void ssb_ssb_block_read(struct ssb_device *dev, void *buffer,
  528. size_t count, u16 offset, u8 reg_width)
  529. {
  530. struct ssb_bus *bus = dev->bus;
  531. void __iomem *addr;
  532. offset += dev->core_index * SSB_CORE_SIZE;
  533. addr = bus->mmio + offset;
  534. switch (reg_width) {
  535. case sizeof(u8): {
  536. u8 *buf = buffer;
  537. while (count) {
  538. *buf = __raw_readb(addr);
  539. buf++;
  540. count--;
  541. }
  542. break;
  543. }
  544. case sizeof(u16): {
  545. __le16 *buf = buffer;
  546. SSB_WARN_ON(count & 1);
  547. while (count) {
  548. *buf = (__force __le16)__raw_readw(addr);
  549. buf++;
  550. count -= 2;
  551. }
  552. break;
  553. }
  554. case sizeof(u32): {
  555. __le32 *buf = buffer;
  556. SSB_WARN_ON(count & 3);
  557. while (count) {
  558. *buf = (__force __le32)__raw_readl(addr);
  559. buf++;
  560. count -= 4;
  561. }
  562. break;
  563. }
  564. default:
  565. SSB_WARN_ON(1);
  566. }
  567. }
  568. #endif /* CONFIG_SSB_BLOCKIO */
  569. static void ssb_ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  570. {
  571. struct ssb_bus *bus = dev->bus;
  572. offset += dev->core_index * SSB_CORE_SIZE;
  573. writeb(value, bus->mmio + offset);
  574. }
  575. static void ssb_ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  576. {
  577. struct ssb_bus *bus = dev->bus;
  578. offset += dev->core_index * SSB_CORE_SIZE;
  579. writew(value, bus->mmio + offset);
  580. }
  581. static void ssb_ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  582. {
  583. struct ssb_bus *bus = dev->bus;
  584. offset += dev->core_index * SSB_CORE_SIZE;
  585. writel(value, bus->mmio + offset);
  586. }
  587. #ifdef CONFIG_SSB_BLOCKIO
  588. static void ssb_ssb_block_write(struct ssb_device *dev, const void *buffer,
  589. size_t count, u16 offset, u8 reg_width)
  590. {
  591. struct ssb_bus *bus = dev->bus;
  592. void __iomem *addr;
  593. offset += dev->core_index * SSB_CORE_SIZE;
  594. addr = bus->mmio + offset;
  595. switch (reg_width) {
  596. case sizeof(u8): {
  597. const u8 *buf = buffer;
  598. while (count) {
  599. __raw_writeb(*buf, addr);
  600. buf++;
  601. count--;
  602. }
  603. break;
  604. }
  605. case sizeof(u16): {
  606. const __le16 *buf = buffer;
  607. SSB_WARN_ON(count & 1);
  608. while (count) {
  609. __raw_writew((__force u16)(*buf), addr);
  610. buf++;
  611. count -= 2;
  612. }
  613. break;
  614. }
  615. case sizeof(u32): {
  616. const __le32 *buf = buffer;
  617. SSB_WARN_ON(count & 3);
  618. while (count) {
  619. __raw_writel((__force u32)(*buf), addr);
  620. buf++;
  621. count -= 4;
  622. }
  623. break;
  624. }
  625. default:
  626. SSB_WARN_ON(1);
  627. }
  628. }
  629. #endif /* CONFIG_SSB_BLOCKIO */
  630. /* Ops for the plain SSB bus without a host-device (no PCI or PCMCIA). */
  631. static const struct ssb_bus_ops ssb_ssb_ops = {
  632. .read8 = ssb_ssb_read8,
  633. .read16 = ssb_ssb_read16,
  634. .read32 = ssb_ssb_read32,
  635. .write8 = ssb_ssb_write8,
  636. .write16 = ssb_ssb_write16,
  637. .write32 = ssb_ssb_write32,
  638. #ifdef CONFIG_SSB_BLOCKIO
  639. .block_read = ssb_ssb_block_read,
  640. .block_write = ssb_ssb_block_write,
  641. #endif
  642. };
  643. static int ssb_fetch_invariants(struct ssb_bus *bus,
  644. ssb_invariants_func_t get_invariants)
  645. {
  646. struct ssb_init_invariants iv;
  647. int err;
  648. memset(&iv, 0, sizeof(iv));
  649. err = get_invariants(bus, &iv);
  650. if (err)
  651. goto out;
  652. memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
  653. memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
  654. bus->has_cardbus_slot = iv.has_cardbus_slot;
  655. out:
  656. return err;
  657. }
  658. static int __devinit ssb_bus_register(struct ssb_bus *bus,
  659. ssb_invariants_func_t get_invariants,
  660. unsigned long baseaddr)
  661. {
  662. int err;
  663. spin_lock_init(&bus->bar_lock);
  664. INIT_LIST_HEAD(&bus->list);
  665. #ifdef CONFIG_SSB_EMBEDDED
  666. spin_lock_init(&bus->gpio_lock);
  667. #endif
  668. /* Powerup the bus */
  669. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  670. if (err)
  671. goto out;
  672. /* Init SDIO-host device (if any), before the scan */
  673. err = ssb_sdio_init(bus);
  674. if (err)
  675. goto err_disable_xtal;
  676. ssb_buses_lock();
  677. bus->busnumber = next_busnumber;
  678. /* Scan for devices (cores) */
  679. err = ssb_bus_scan(bus, baseaddr);
  680. if (err)
  681. goto err_sdio_exit;
  682. /* Init PCI-host device (if any) */
  683. err = ssb_pci_init(bus);
  684. if (err)
  685. goto err_unmap;
  686. /* Init PCMCIA-host device (if any) */
  687. err = ssb_pcmcia_init(bus);
  688. if (err)
  689. goto err_pci_exit;
  690. /* Initialize basic system devices (if available) */
  691. err = ssb_bus_powerup(bus, 0);
  692. if (err)
  693. goto err_pcmcia_exit;
  694. ssb_chipcommon_init(&bus->chipco);
  695. ssb_mipscore_init(&bus->mipscore);
  696. err = ssb_fetch_invariants(bus, get_invariants);
  697. if (err) {
  698. ssb_bus_may_powerdown(bus);
  699. goto err_pcmcia_exit;
  700. }
  701. ssb_bus_may_powerdown(bus);
  702. /* Queue it for attach.
  703. * See the comment at the ssb_is_early_boot definition. */
  704. list_add_tail(&bus->list, &attach_queue);
  705. if (!ssb_is_early_boot) {
  706. /* This is not early boot, so we must attach the bus now */
  707. err = ssb_attach_queued_buses();
  708. if (err)
  709. goto err_dequeue;
  710. }
  711. next_busnumber++;
  712. ssb_buses_unlock();
  713. out:
  714. return err;
  715. err_dequeue:
  716. list_del(&bus->list);
  717. err_pcmcia_exit:
  718. ssb_pcmcia_exit(bus);
  719. err_pci_exit:
  720. ssb_pci_exit(bus);
  721. err_unmap:
  722. ssb_iounmap(bus);
  723. err_sdio_exit:
  724. ssb_sdio_exit(bus);
  725. err_disable_xtal:
  726. ssb_buses_unlock();
  727. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  728. return err;
  729. }
  730. #ifdef CONFIG_SSB_PCIHOST
  731. int __devinit ssb_bus_pcibus_register(struct ssb_bus *bus,
  732. struct pci_dev *host_pci)
  733. {
  734. int err;
  735. bus->bustype = SSB_BUSTYPE_PCI;
  736. bus->host_pci = host_pci;
  737. bus->ops = &ssb_pci_ops;
  738. err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
  739. if (!err) {
  740. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  741. "PCI device %s\n", dev_name(&host_pci->dev));
  742. } else {
  743. ssb_printk(KERN_ERR PFX "Failed to register PCI version"
  744. " of SSB with error %d\n", err);
  745. }
  746. return err;
  747. }
  748. EXPORT_SYMBOL(ssb_bus_pcibus_register);
  749. #endif /* CONFIG_SSB_PCIHOST */
  750. #ifdef CONFIG_SSB_PCMCIAHOST
  751. int __devinit ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  752. struct pcmcia_device *pcmcia_dev,
  753. unsigned long baseaddr)
  754. {
  755. int err;
  756. bus->bustype = SSB_BUSTYPE_PCMCIA;
  757. bus->host_pcmcia = pcmcia_dev;
  758. bus->ops = &ssb_pcmcia_ops;
  759. err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
  760. if (!err) {
  761. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  762. "PCMCIA device %s\n", pcmcia_dev->devname);
  763. }
  764. return err;
  765. }
  766. EXPORT_SYMBOL(ssb_bus_pcmciabus_register);
  767. #endif /* CONFIG_SSB_PCMCIAHOST */
  768. #ifdef CONFIG_SSB_SDIOHOST
  769. int __devinit ssb_bus_sdiobus_register(struct ssb_bus *bus,
  770. struct sdio_func *func,
  771. unsigned int quirks)
  772. {
  773. int err;
  774. bus->bustype = SSB_BUSTYPE_SDIO;
  775. bus->host_sdio = func;
  776. bus->ops = &ssb_sdio_ops;
  777. bus->quirks = quirks;
  778. err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
  779. if (!err) {
  780. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  781. "SDIO device %s\n", sdio_func_id(func));
  782. }
  783. return err;
  784. }
  785. EXPORT_SYMBOL(ssb_bus_sdiobus_register);
  786. #endif /* CONFIG_SSB_PCMCIAHOST */
  787. int __devinit ssb_bus_ssbbus_register(struct ssb_bus *bus,
  788. unsigned long baseaddr,
  789. ssb_invariants_func_t get_invariants)
  790. {
  791. int err;
  792. bus->bustype = SSB_BUSTYPE_SSB;
  793. bus->ops = &ssb_ssb_ops;
  794. err = ssb_bus_register(bus, get_invariants, baseaddr);
  795. if (!err) {
  796. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found at "
  797. "address 0x%08lX\n", baseaddr);
  798. }
  799. return err;
  800. }
  801. int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
  802. {
  803. drv->drv.name = drv->name;
  804. drv->drv.bus = &ssb_bustype;
  805. drv->drv.owner = owner;
  806. return driver_register(&drv->drv);
  807. }
  808. EXPORT_SYMBOL(__ssb_driver_register);
  809. void ssb_driver_unregister(struct ssb_driver *drv)
  810. {
  811. driver_unregister(&drv->drv);
  812. }
  813. EXPORT_SYMBOL(ssb_driver_unregister);
  814. void ssb_set_devtypedata(struct ssb_device *dev, void *data)
  815. {
  816. struct ssb_bus *bus = dev->bus;
  817. struct ssb_device *ent;
  818. int i;
  819. for (i = 0; i < bus->nr_devices; i++) {
  820. ent = &(bus->devices[i]);
  821. if (ent->id.vendor != dev->id.vendor)
  822. continue;
  823. if (ent->id.coreid != dev->id.coreid)
  824. continue;
  825. ent->devtypedata = data;
  826. }
  827. }
  828. EXPORT_SYMBOL(ssb_set_devtypedata);
  829. static u32 clkfactor_f6_resolve(u32 v)
  830. {
  831. /* map the magic values */
  832. switch (v) {
  833. case SSB_CHIPCO_CLK_F6_2:
  834. return 2;
  835. case SSB_CHIPCO_CLK_F6_3:
  836. return 3;
  837. case SSB_CHIPCO_CLK_F6_4:
  838. return 4;
  839. case SSB_CHIPCO_CLK_F6_5:
  840. return 5;
  841. case SSB_CHIPCO_CLK_F6_6:
  842. return 6;
  843. case SSB_CHIPCO_CLK_F6_7:
  844. return 7;
  845. }
  846. return 0;
  847. }
  848. /* Calculate the speed the backplane would run at a given set of clockcontrol values */
  849. u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
  850. {
  851. u32 n1, n2, clock, m1, m2, m3, mc;
  852. n1 = (n & SSB_CHIPCO_CLK_N1);
  853. n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
  854. switch (plltype) {
  855. case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
  856. if (m & SSB_CHIPCO_CLK_T6_MMASK)
  857. return SSB_CHIPCO_CLK_T6_M1;
  858. return SSB_CHIPCO_CLK_T6_M0;
  859. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  860. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  861. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  862. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  863. n1 = clkfactor_f6_resolve(n1);
  864. n2 += SSB_CHIPCO_CLK_F5_BIAS;
  865. break;
  866. case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
  867. n1 += SSB_CHIPCO_CLK_T2_BIAS;
  868. n2 += SSB_CHIPCO_CLK_T2_BIAS;
  869. SSB_WARN_ON(!((n1 >= 2) && (n1 <= 7)));
  870. SSB_WARN_ON(!((n2 >= 5) && (n2 <= 23)));
  871. break;
  872. case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
  873. return 100000000;
  874. default:
  875. SSB_WARN_ON(1);
  876. }
  877. switch (plltype) {
  878. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  879. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  880. clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
  881. break;
  882. default:
  883. clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
  884. }
  885. if (!clock)
  886. return 0;
  887. m1 = (m & SSB_CHIPCO_CLK_M1);
  888. m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
  889. m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
  890. mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
  891. switch (plltype) {
  892. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  893. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  894. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  895. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  896. m1 = clkfactor_f6_resolve(m1);
  897. if ((plltype == SSB_PLLTYPE_1) ||
  898. (plltype == SSB_PLLTYPE_3))
  899. m2 += SSB_CHIPCO_CLK_F5_BIAS;
  900. else
  901. m2 = clkfactor_f6_resolve(m2);
  902. m3 = clkfactor_f6_resolve(m3);
  903. switch (mc) {
  904. case SSB_CHIPCO_CLK_MC_BYPASS:
  905. return clock;
  906. case SSB_CHIPCO_CLK_MC_M1:
  907. return (clock / m1);
  908. case SSB_CHIPCO_CLK_MC_M1M2:
  909. return (clock / (m1 * m2));
  910. case SSB_CHIPCO_CLK_MC_M1M2M3:
  911. return (clock / (m1 * m2 * m3));
  912. case SSB_CHIPCO_CLK_MC_M1M3:
  913. return (clock / (m1 * m3));
  914. }
  915. return 0;
  916. case SSB_PLLTYPE_2:
  917. m1 += SSB_CHIPCO_CLK_T2_BIAS;
  918. m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
  919. m3 += SSB_CHIPCO_CLK_T2_BIAS;
  920. SSB_WARN_ON(!((m1 >= 2) && (m1 <= 7)));
  921. SSB_WARN_ON(!((m2 >= 3) && (m2 <= 10)));
  922. SSB_WARN_ON(!((m3 >= 2) && (m3 <= 7)));
  923. if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
  924. clock /= m1;
  925. if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
  926. clock /= m2;
  927. if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
  928. clock /= m3;
  929. return clock;
  930. default:
  931. SSB_WARN_ON(1);
  932. }
  933. return 0;
  934. }
  935. /* Get the current speed the backplane is running at */
  936. u32 ssb_clockspeed(struct ssb_bus *bus)
  937. {
  938. u32 rate;
  939. u32 plltype;
  940. u32 clkctl_n, clkctl_m;
  941. if (ssb_extif_available(&bus->extif))
  942. ssb_extif_get_clockcontrol(&bus->extif, &plltype,
  943. &clkctl_n, &clkctl_m);
  944. else if (bus->chipco.dev)
  945. ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
  946. &clkctl_n, &clkctl_m);
  947. else
  948. return 0;
  949. if (bus->chip_id == 0x5365) {
  950. rate = 100000000;
  951. } else {
  952. rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
  953. if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
  954. rate /= 2;
  955. }
  956. return rate;
  957. }
  958. EXPORT_SYMBOL(ssb_clockspeed);
  959. static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
  960. {
  961. u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
  962. /* The REJECT bit seems to be different for Backplane rev 2.3 */
  963. switch (rev) {
  964. case SSB_IDLOW_SSBREV_22:
  965. case SSB_IDLOW_SSBREV_24:
  966. case SSB_IDLOW_SSBREV_26:
  967. return SSB_TMSLOW_REJECT;
  968. case SSB_IDLOW_SSBREV_23:
  969. return SSB_TMSLOW_REJECT_23;
  970. case SSB_IDLOW_SSBREV_25: /* TODO - find the proper REJECT bit */
  971. case SSB_IDLOW_SSBREV_27: /* same here */
  972. return SSB_TMSLOW_REJECT; /* this is a guess */
  973. default:
  974. printk(KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  975. WARN_ON(1);
  976. }
  977. return (SSB_TMSLOW_REJECT | SSB_TMSLOW_REJECT_23);
  978. }
  979. int ssb_device_is_enabled(struct ssb_device *dev)
  980. {
  981. u32 val;
  982. u32 reject;
  983. reject = ssb_tmslow_reject_bitmask(dev);
  984. val = ssb_read32(dev, SSB_TMSLOW);
  985. val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
  986. return (val == SSB_TMSLOW_CLOCK);
  987. }
  988. EXPORT_SYMBOL(ssb_device_is_enabled);
  989. static void ssb_flush_tmslow(struct ssb_device *dev)
  990. {
  991. /* Make _really_ sure the device has finished the TMSLOW
  992. * register write transaction, as we risk running into
  993. * a machine check exception otherwise.
  994. * Do this by reading the register back to commit the
  995. * PCI write and delay an additional usec for the device
  996. * to react to the change. */
  997. ssb_read32(dev, SSB_TMSLOW);
  998. udelay(1);
  999. }
  1000. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
  1001. {
  1002. u32 val;
  1003. ssb_device_disable(dev, core_specific_flags);
  1004. ssb_write32(dev, SSB_TMSLOW,
  1005. SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
  1006. SSB_TMSLOW_FGC | core_specific_flags);
  1007. ssb_flush_tmslow(dev);
  1008. /* Clear SERR if set. This is a hw bug workaround. */
  1009. if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
  1010. ssb_write32(dev, SSB_TMSHIGH, 0);
  1011. val = ssb_read32(dev, SSB_IMSTATE);
  1012. if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
  1013. val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
  1014. ssb_write32(dev, SSB_IMSTATE, val);
  1015. }
  1016. ssb_write32(dev, SSB_TMSLOW,
  1017. SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
  1018. core_specific_flags);
  1019. ssb_flush_tmslow(dev);
  1020. ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
  1021. core_specific_flags);
  1022. ssb_flush_tmslow(dev);
  1023. }
  1024. EXPORT_SYMBOL(ssb_device_enable);
  1025. /* Wait for bitmask in a register to get set or cleared.
  1026. * timeout is in units of ten-microseconds */
  1027. static int ssb_wait_bits(struct ssb_device *dev, u16 reg, u32 bitmask,
  1028. int timeout, int set)
  1029. {
  1030. int i;
  1031. u32 val;
  1032. for (i = 0; i < timeout; i++) {
  1033. val = ssb_read32(dev, reg);
  1034. if (set) {
  1035. if ((val & bitmask) == bitmask)
  1036. return 0;
  1037. } else {
  1038. if (!(val & bitmask))
  1039. return 0;
  1040. }
  1041. udelay(10);
  1042. }
  1043. printk(KERN_ERR PFX "Timeout waiting for bitmask %08X on "
  1044. "register %04X to %s.\n",
  1045. bitmask, reg, (set ? "set" : "clear"));
  1046. return -ETIMEDOUT;
  1047. }
  1048. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
  1049. {
  1050. u32 reject, val;
  1051. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
  1052. return;
  1053. reject = ssb_tmslow_reject_bitmask(dev);
  1054. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_CLOCK) {
  1055. ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
  1056. ssb_wait_bits(dev, SSB_TMSLOW, reject, 1000, 1);
  1057. ssb_wait_bits(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
  1058. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1059. val = ssb_read32(dev, SSB_IMSTATE);
  1060. val |= SSB_IMSTATE_REJECT;
  1061. ssb_write32(dev, SSB_IMSTATE, val);
  1062. ssb_wait_bits(dev, SSB_IMSTATE, SSB_IMSTATE_BUSY, 1000,
  1063. 0);
  1064. }
  1065. ssb_write32(dev, SSB_TMSLOW,
  1066. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  1067. reject | SSB_TMSLOW_RESET |
  1068. core_specific_flags);
  1069. ssb_flush_tmslow(dev);
  1070. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1071. val = ssb_read32(dev, SSB_IMSTATE);
  1072. val &= ~SSB_IMSTATE_REJECT;
  1073. ssb_write32(dev, SSB_IMSTATE, val);
  1074. }
  1075. }
  1076. ssb_write32(dev, SSB_TMSLOW,
  1077. reject | SSB_TMSLOW_RESET |
  1078. core_specific_flags);
  1079. ssb_flush_tmslow(dev);
  1080. }
  1081. EXPORT_SYMBOL(ssb_device_disable);
  1082. u32 ssb_dma_translation(struct ssb_device *dev)
  1083. {
  1084. switch (dev->bus->bustype) {
  1085. case SSB_BUSTYPE_SSB:
  1086. return 0;
  1087. case SSB_BUSTYPE_PCI:
  1088. if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64)
  1089. return SSB_PCIE_DMA_H32;
  1090. else
  1091. return SSB_PCI_DMA;
  1092. default:
  1093. __ssb_dma_not_implemented(dev);
  1094. }
  1095. return 0;
  1096. }
  1097. EXPORT_SYMBOL(ssb_dma_translation);
  1098. int ssb_bus_may_powerdown(struct ssb_bus *bus)
  1099. {
  1100. struct ssb_chipcommon *cc;
  1101. int err = 0;
  1102. /* On buses where more than one core may be working
  1103. * at a time, we must not powerdown stuff if there are
  1104. * still cores that may want to run. */
  1105. if (bus->bustype == SSB_BUSTYPE_SSB)
  1106. goto out;
  1107. cc = &bus->chipco;
  1108. if (!cc->dev)
  1109. goto out;
  1110. if (cc->dev->id.revision < 5)
  1111. goto out;
  1112. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
  1113. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  1114. if (err)
  1115. goto error;
  1116. out:
  1117. #ifdef CONFIG_SSB_DEBUG
  1118. bus->powered_up = 0;
  1119. #endif
  1120. return err;
  1121. error:
  1122. ssb_printk(KERN_ERR PFX "Bus powerdown failed\n");
  1123. goto out;
  1124. }
  1125. EXPORT_SYMBOL(ssb_bus_may_powerdown);
  1126. int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
  1127. {
  1128. int err;
  1129. enum ssb_clkmode mode;
  1130. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  1131. if (err)
  1132. goto error;
  1133. #ifdef CONFIG_SSB_DEBUG
  1134. bus->powered_up = 1;
  1135. #endif
  1136. mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
  1137. ssb_chipco_set_clockmode(&bus->chipco, mode);
  1138. return 0;
  1139. error:
  1140. ssb_printk(KERN_ERR PFX "Bus powerup failed\n");
  1141. return err;
  1142. }
  1143. EXPORT_SYMBOL(ssb_bus_powerup);
  1144. static void ssb_broadcast_value(struct ssb_device *dev,
  1145. u32 address, u32 data)
  1146. {
  1147. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1148. /* This is used for both, PCI and ChipCommon core, so be careful. */
  1149. BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
  1150. BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
  1151. #endif
  1152. ssb_write32(dev, SSB_CHIPCO_BCAST_ADDR, address);
  1153. ssb_read32(dev, SSB_CHIPCO_BCAST_ADDR); /* flush */
  1154. ssb_write32(dev, SSB_CHIPCO_BCAST_DATA, data);
  1155. ssb_read32(dev, SSB_CHIPCO_BCAST_DATA); /* flush */
  1156. }
  1157. void ssb_commit_settings(struct ssb_bus *bus)
  1158. {
  1159. struct ssb_device *dev;
  1160. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1161. dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
  1162. #else
  1163. dev = bus->chipco.dev;
  1164. #endif
  1165. if (WARN_ON(!dev))
  1166. return;
  1167. /* This forces an update of the cached registers. */
  1168. ssb_broadcast_value(dev, 0xFD8, 0);
  1169. }
  1170. EXPORT_SYMBOL(ssb_commit_settings);
  1171. u32 ssb_admatch_base(u32 adm)
  1172. {
  1173. u32 base = 0;
  1174. switch (adm & SSB_ADM_TYPE) {
  1175. case SSB_ADM_TYPE0:
  1176. base = (adm & SSB_ADM_BASE0);
  1177. break;
  1178. case SSB_ADM_TYPE1:
  1179. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1180. base = (adm & SSB_ADM_BASE1);
  1181. break;
  1182. case SSB_ADM_TYPE2:
  1183. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1184. base = (adm & SSB_ADM_BASE2);
  1185. break;
  1186. default:
  1187. SSB_WARN_ON(1);
  1188. }
  1189. return base;
  1190. }
  1191. EXPORT_SYMBOL(ssb_admatch_base);
  1192. u32 ssb_admatch_size(u32 adm)
  1193. {
  1194. u32 size = 0;
  1195. switch (adm & SSB_ADM_TYPE) {
  1196. case SSB_ADM_TYPE0:
  1197. size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
  1198. break;
  1199. case SSB_ADM_TYPE1:
  1200. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1201. size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
  1202. break;
  1203. case SSB_ADM_TYPE2:
  1204. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1205. size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
  1206. break;
  1207. default:
  1208. SSB_WARN_ON(1);
  1209. }
  1210. size = (1 << (size + 1));
  1211. return size;
  1212. }
  1213. EXPORT_SYMBOL(ssb_admatch_size);
  1214. static int __init ssb_modinit(void)
  1215. {
  1216. int err;
  1217. /* See the comment at the ssb_is_early_boot definition */
  1218. ssb_is_early_boot = 0;
  1219. err = bus_register(&ssb_bustype);
  1220. if (err)
  1221. return err;
  1222. /* Maybe we already registered some buses at early boot.
  1223. * Check for this and attach them
  1224. */
  1225. ssb_buses_lock();
  1226. err = ssb_attach_queued_buses();
  1227. ssb_buses_unlock();
  1228. if (err) {
  1229. bus_unregister(&ssb_bustype);
  1230. goto out;
  1231. }
  1232. err = b43_pci_ssb_bridge_init();
  1233. if (err) {
  1234. ssb_printk(KERN_ERR "Broadcom 43xx PCI-SSB-bridge "
  1235. "initialization failed\n");
  1236. /* don't fail SSB init because of this */
  1237. err = 0;
  1238. }
  1239. err = ssb_gige_init();
  1240. if (err) {
  1241. ssb_printk(KERN_ERR "SSB Broadcom Gigabit Ethernet "
  1242. "driver initialization failed\n");
  1243. /* don't fail SSB init because of this */
  1244. err = 0;
  1245. }
  1246. out:
  1247. return err;
  1248. }
  1249. /* ssb must be initialized after PCI but before the ssb drivers.
  1250. * That means we must use some initcall between subsys_initcall
  1251. * and device_initcall. */
  1252. fs_initcall(ssb_modinit);
  1253. static void __exit ssb_modexit(void)
  1254. {
  1255. ssb_gige_exit();
  1256. b43_pci_ssb_bridge_exit();
  1257. bus_unregister(&ssb_bustype);
  1258. }
  1259. module_exit(ssb_modexit)