core.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009, 2010 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #define pr_fmt(fmt) "intc: " fmt
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/sh_intc.h>
  26. #include <linux/sysdev.h>
  27. #include <linux/syscore_ops.h>
  28. #include <linux/list.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/radix-tree.h>
  31. #include "internals.h"
  32. LIST_HEAD(intc_list);
  33. DEFINE_RAW_SPINLOCK(intc_big_lock);
  34. unsigned int nr_intc_controllers;
  35. /*
  36. * Default priority level
  37. * - this needs to be at least 2 for 5-bit priorities on 7780
  38. */
  39. static unsigned int default_prio_level = 2; /* 2 - 16 */
  40. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  41. unsigned int intc_get_dfl_prio_level(void)
  42. {
  43. return default_prio_level;
  44. }
  45. unsigned int intc_get_prio_level(unsigned int irq)
  46. {
  47. return intc_prio_level[irq];
  48. }
  49. void intc_set_prio_level(unsigned int irq, unsigned int level)
  50. {
  51. unsigned long flags;
  52. raw_spin_lock_irqsave(&intc_big_lock, flags);
  53. intc_prio_level[irq] = level;
  54. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  55. }
  56. static void intc_redirect_irq(unsigned int irq, struct irq_desc *desc)
  57. {
  58. generic_handle_irq((unsigned int)irq_get_handler_data(irq));
  59. }
  60. static void __init intc_register_irq(struct intc_desc *desc,
  61. struct intc_desc_int *d,
  62. intc_enum enum_id,
  63. unsigned int irq)
  64. {
  65. struct intc_handle_int *hp;
  66. struct irq_data *irq_data;
  67. unsigned int data[2], primary;
  68. unsigned long flags;
  69. /*
  70. * Register the IRQ position with the global IRQ map, then insert
  71. * it in to the radix tree.
  72. */
  73. irq_reserve_irq(irq);
  74. raw_spin_lock_irqsave(&intc_big_lock, flags);
  75. radix_tree_insert(&d->tree, enum_id, intc_irq_xlate_get(irq));
  76. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  77. /*
  78. * Prefer single interrupt source bitmap over other combinations:
  79. *
  80. * 1. bitmap, single interrupt source
  81. * 2. priority, single interrupt source
  82. * 3. bitmap, multiple interrupt sources (groups)
  83. * 4. priority, multiple interrupt sources (groups)
  84. */
  85. data[0] = intc_get_mask_handle(desc, d, enum_id, 0);
  86. data[1] = intc_get_prio_handle(desc, d, enum_id, 0);
  87. primary = 0;
  88. if (!data[0] && data[1])
  89. primary = 1;
  90. if (!data[0] && !data[1])
  91. pr_warning("missing unique irq mask for irq %d (vect 0x%04x)\n",
  92. irq, irq2evt(irq));
  93. data[0] = data[0] ? data[0] : intc_get_mask_handle(desc, d, enum_id, 1);
  94. data[1] = data[1] ? data[1] : intc_get_prio_handle(desc, d, enum_id, 1);
  95. if (!data[primary])
  96. primary ^= 1;
  97. BUG_ON(!data[primary]); /* must have primary masking method */
  98. irq_data = irq_get_irq_data(irq);
  99. disable_irq_nosync(irq);
  100. irq_set_chip_and_handler_name(irq, &d->chip, handle_level_irq,
  101. "level");
  102. irq_set_chip_data(irq, (void *)data[primary]);
  103. /*
  104. * set priority level
  105. */
  106. intc_set_prio_level(irq, intc_get_dfl_prio_level());
  107. /* enable secondary masking method if present */
  108. if (data[!primary])
  109. _intc_enable(irq_data, data[!primary]);
  110. /* add irq to d->prio list if priority is available */
  111. if (data[1]) {
  112. hp = d->prio + d->nr_prio;
  113. hp->irq = irq;
  114. hp->handle = data[1];
  115. if (primary) {
  116. /*
  117. * only secondary priority should access registers, so
  118. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  119. */
  120. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  121. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  122. }
  123. d->nr_prio++;
  124. }
  125. /* add irq to d->sense list if sense is available */
  126. data[0] = intc_get_sense_handle(desc, d, enum_id);
  127. if (data[0]) {
  128. (d->sense + d->nr_sense)->irq = irq;
  129. (d->sense + d->nr_sense)->handle = data[0];
  130. d->nr_sense++;
  131. }
  132. /* irq should be disabled by default */
  133. d->chip.irq_mask(irq_data);
  134. intc_set_ack_handle(irq, desc, d, enum_id);
  135. intc_set_dist_handle(irq, desc, d, enum_id);
  136. activate_irq(irq);
  137. }
  138. static unsigned int __init save_reg(struct intc_desc_int *d,
  139. unsigned int cnt,
  140. unsigned long value,
  141. unsigned int smp)
  142. {
  143. if (value) {
  144. value = intc_phys_to_virt(d, value);
  145. d->reg[cnt] = value;
  146. #ifdef CONFIG_SMP
  147. d->smp[cnt] = smp;
  148. #endif
  149. return 1;
  150. }
  151. return 0;
  152. }
  153. int __init register_intc_controller(struct intc_desc *desc)
  154. {
  155. unsigned int i, k, smp;
  156. struct intc_hw_desc *hw = &desc->hw;
  157. struct intc_desc_int *d;
  158. struct resource *res;
  159. pr_info("Registered controller '%s' with %u IRQs\n",
  160. desc->name, hw->nr_vectors);
  161. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  162. if (!d)
  163. goto err0;
  164. INIT_LIST_HEAD(&d->list);
  165. list_add_tail(&d->list, &intc_list);
  166. raw_spin_lock_init(&d->lock);
  167. INIT_RADIX_TREE(&d->tree, GFP_ATOMIC);
  168. d->index = nr_intc_controllers;
  169. if (desc->num_resources) {
  170. d->nr_windows = desc->num_resources;
  171. d->window = kzalloc(d->nr_windows * sizeof(*d->window),
  172. GFP_NOWAIT);
  173. if (!d->window)
  174. goto err1;
  175. for (k = 0; k < d->nr_windows; k++) {
  176. res = desc->resource + k;
  177. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  178. d->window[k].phys = res->start;
  179. d->window[k].size = resource_size(res);
  180. d->window[k].virt = ioremap_nocache(res->start,
  181. resource_size(res));
  182. if (!d->window[k].virt)
  183. goto err2;
  184. }
  185. }
  186. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  187. #ifdef CONFIG_INTC_BALANCING
  188. if (d->nr_reg)
  189. d->nr_reg += hw->nr_mask_regs;
  190. #endif
  191. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  192. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  193. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  194. d->nr_reg += hw->subgroups ? hw->nr_subgroups : 0;
  195. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  196. if (!d->reg)
  197. goto err2;
  198. #ifdef CONFIG_SMP
  199. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  200. if (!d->smp)
  201. goto err3;
  202. #endif
  203. k = 0;
  204. if (hw->mask_regs) {
  205. for (i = 0; i < hw->nr_mask_regs; i++) {
  206. smp = IS_SMP(hw->mask_regs[i]);
  207. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  208. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  209. #ifdef CONFIG_INTC_BALANCING
  210. k += save_reg(d, k, hw->mask_regs[i].dist_reg, 0);
  211. #endif
  212. }
  213. }
  214. if (hw->prio_regs) {
  215. d->prio = kzalloc(hw->nr_vectors * sizeof(*d->prio),
  216. GFP_NOWAIT);
  217. if (!d->prio)
  218. goto err4;
  219. for (i = 0; i < hw->nr_prio_regs; i++) {
  220. smp = IS_SMP(hw->prio_regs[i]);
  221. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  222. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  223. }
  224. }
  225. if (hw->sense_regs) {
  226. d->sense = kzalloc(hw->nr_vectors * sizeof(*d->sense),
  227. GFP_NOWAIT);
  228. if (!d->sense)
  229. goto err5;
  230. for (i = 0; i < hw->nr_sense_regs; i++)
  231. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  232. }
  233. if (hw->subgroups)
  234. for (i = 0; i < hw->nr_subgroups; i++)
  235. if (hw->subgroups[i].reg)
  236. k+= save_reg(d, k, hw->subgroups[i].reg, 0);
  237. memcpy(&d->chip, &intc_irq_chip, sizeof(struct irq_chip));
  238. d->chip.name = desc->name;
  239. if (hw->ack_regs)
  240. for (i = 0; i < hw->nr_ack_regs; i++)
  241. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  242. else
  243. d->chip.irq_mask_ack = d->chip.irq_disable;
  244. /* disable bits matching force_disable before registering irqs */
  245. if (desc->force_disable)
  246. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  247. /* disable bits matching force_enable before registering irqs */
  248. if (desc->force_enable)
  249. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  250. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  251. /* register the vectors one by one */
  252. for (i = 0; i < hw->nr_vectors; i++) {
  253. struct intc_vect *vect = hw->vectors + i;
  254. unsigned int irq = evt2irq(vect->vect);
  255. int res;
  256. if (!vect->enum_id)
  257. continue;
  258. res = irq_alloc_desc_at(irq, numa_node_id());
  259. if (res != irq && res != -EEXIST) {
  260. pr_err("can't get irq_desc for %d\n", irq);
  261. continue;
  262. }
  263. intc_irq_xlate_set(irq, vect->enum_id, d);
  264. intc_register_irq(desc, d, vect->enum_id, irq);
  265. for (k = i + 1; k < hw->nr_vectors; k++) {
  266. struct intc_vect *vect2 = hw->vectors + k;
  267. unsigned int irq2 = evt2irq(vect2->vect);
  268. if (vect->enum_id != vect2->enum_id)
  269. continue;
  270. /*
  271. * In the case of multi-evt handling and sparse
  272. * IRQ support, each vector still needs to have
  273. * its own backing irq_desc.
  274. */
  275. res = irq_alloc_desc_at(irq2, numa_node_id());
  276. if (res != irq2 && res != -EEXIST) {
  277. pr_err("can't get irq_desc for %d\n", irq2);
  278. continue;
  279. }
  280. vect2->enum_id = 0;
  281. /* redirect this interrupts to the first one */
  282. irq_set_chip(irq2, &dummy_irq_chip);
  283. irq_set_chained_handler(irq2, intc_redirect_irq);
  284. irq_set_handler_data(irq2, (void *)irq);
  285. }
  286. }
  287. intc_subgroup_init(desc, d);
  288. /* enable bits matching force_enable after registering irqs */
  289. if (desc->force_enable)
  290. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  291. nr_intc_controllers++;
  292. return 0;
  293. err5:
  294. kfree(d->prio);
  295. err4:
  296. #ifdef CONFIG_SMP
  297. kfree(d->smp);
  298. err3:
  299. #endif
  300. kfree(d->reg);
  301. err2:
  302. for (k = 0; k < d->nr_windows; k++)
  303. if (d->window[k].virt)
  304. iounmap(d->window[k].virt);
  305. kfree(d->window);
  306. err1:
  307. kfree(d);
  308. err0:
  309. pr_err("unable to allocate INTC memory\n");
  310. return -ENOMEM;
  311. }
  312. static int intc_suspend(void)
  313. {
  314. struct intc_desc_int *d;
  315. list_for_each_entry(d, &intc_list, list) {
  316. int irq;
  317. /* enable wakeup irqs belonging to this intc controller */
  318. for_each_active_irq(irq) {
  319. struct irq_data *data;
  320. struct irq_chip *chip;
  321. data = irq_get_irq_data(irq);
  322. chip = irq_data_get_irq_chip(data);
  323. if (chip != &d->chip)
  324. continue;
  325. if (irqd_is_wakeup_set(data))
  326. chip->irq_enable(data);
  327. }
  328. }
  329. return 0;
  330. }
  331. static void intc_resume(void)
  332. {
  333. struct intc_desc_int *d;
  334. list_for_each_entry(d, &intc_list, list) {
  335. int irq;
  336. for_each_active_irq(irq) {
  337. struct irq_data *data;
  338. struct irq_chip *chip;
  339. data = irq_get_irq_data(irq);
  340. chip = irq_data_get_irq_chip(data);
  341. /*
  342. * This will catch the redirect and VIRQ cases
  343. * due to the dummy_irq_chip being inserted.
  344. */
  345. if (chip != &d->chip)
  346. continue;
  347. if (irqd_irq_disabled(data))
  348. chip->irq_disable(data);
  349. else
  350. chip->irq_enable(data);
  351. }
  352. }
  353. }
  354. struct syscore_ops intc_syscore_ops = {
  355. .suspend = intc_suspend,
  356. .resume = intc_resume,
  357. };
  358. struct sysdev_class intc_sysdev_class = {
  359. .name = "intc",
  360. };
  361. static ssize_t
  362. show_intc_name(struct sys_device *dev, struct sysdev_attribute *attr, char *buf)
  363. {
  364. struct intc_desc_int *d;
  365. d = container_of(dev, struct intc_desc_int, sysdev);
  366. return sprintf(buf, "%s\n", d->chip.name);
  367. }
  368. static SYSDEV_ATTR(name, S_IRUGO, show_intc_name, NULL);
  369. static int __init register_intc_sysdevs(void)
  370. {
  371. struct intc_desc_int *d;
  372. int error;
  373. register_syscore_ops(&intc_syscore_ops);
  374. error = sysdev_class_register(&intc_sysdev_class);
  375. if (!error) {
  376. list_for_each_entry(d, &intc_list, list) {
  377. d->sysdev.id = d->index;
  378. d->sysdev.cls = &intc_sysdev_class;
  379. error = sysdev_register(&d->sysdev);
  380. if (error == 0)
  381. error = sysdev_create_file(&d->sysdev,
  382. &attr_name);
  383. if (error)
  384. break;
  385. }
  386. }
  387. if (error)
  388. pr_err("sysdev registration error\n");
  389. return error;
  390. }
  391. device_initcall(register_intc_sysdevs);