qla_nx.c 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <scsi/scsi_tcq.h>
  11. #define MASK(n) ((1ULL<<(n))-1)
  12. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  13. ((addr >> 25) & 0x3ff))
  14. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define MS_WIN(addr) (addr & 0x0ffc0000)
  17. #define QLA82XX_PCI_MN_2M (0)
  18. #define QLA82XX_PCI_MS_2M (0x80000)
  19. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  20. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  21. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  22. #define BLOCK_PROTECT_BITS 0x0F
  23. /* CRB window related */
  24. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  25. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  26. #define CRB_WINDOW_2M (0x130060)
  27. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  28. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  29. ((off) & 0xf0000))
  30. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  31. #define CRB_INDIRECT_2M (0x1e0000UL)
  32. #define MAX_CRB_XFORM 60
  33. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  34. int qla82xx_crb_table_initialized;
  35. #define qla82xx_crb_addr_transform(name) \
  36. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  37. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  38. static void qla82xx_crb_addr_transform_setup(void)
  39. {
  40. qla82xx_crb_addr_transform(XDMA);
  41. qla82xx_crb_addr_transform(TIMR);
  42. qla82xx_crb_addr_transform(SRE);
  43. qla82xx_crb_addr_transform(SQN3);
  44. qla82xx_crb_addr_transform(SQN2);
  45. qla82xx_crb_addr_transform(SQN1);
  46. qla82xx_crb_addr_transform(SQN0);
  47. qla82xx_crb_addr_transform(SQS3);
  48. qla82xx_crb_addr_transform(SQS2);
  49. qla82xx_crb_addr_transform(SQS1);
  50. qla82xx_crb_addr_transform(SQS0);
  51. qla82xx_crb_addr_transform(RPMX7);
  52. qla82xx_crb_addr_transform(RPMX6);
  53. qla82xx_crb_addr_transform(RPMX5);
  54. qla82xx_crb_addr_transform(RPMX4);
  55. qla82xx_crb_addr_transform(RPMX3);
  56. qla82xx_crb_addr_transform(RPMX2);
  57. qla82xx_crb_addr_transform(RPMX1);
  58. qla82xx_crb_addr_transform(RPMX0);
  59. qla82xx_crb_addr_transform(ROMUSB);
  60. qla82xx_crb_addr_transform(SN);
  61. qla82xx_crb_addr_transform(QMN);
  62. qla82xx_crb_addr_transform(QMS);
  63. qla82xx_crb_addr_transform(PGNI);
  64. qla82xx_crb_addr_transform(PGND);
  65. qla82xx_crb_addr_transform(PGN3);
  66. qla82xx_crb_addr_transform(PGN2);
  67. qla82xx_crb_addr_transform(PGN1);
  68. qla82xx_crb_addr_transform(PGN0);
  69. qla82xx_crb_addr_transform(PGSI);
  70. qla82xx_crb_addr_transform(PGSD);
  71. qla82xx_crb_addr_transform(PGS3);
  72. qla82xx_crb_addr_transform(PGS2);
  73. qla82xx_crb_addr_transform(PGS1);
  74. qla82xx_crb_addr_transform(PGS0);
  75. qla82xx_crb_addr_transform(PS);
  76. qla82xx_crb_addr_transform(PH);
  77. qla82xx_crb_addr_transform(NIU);
  78. qla82xx_crb_addr_transform(I2Q);
  79. qla82xx_crb_addr_transform(EG);
  80. qla82xx_crb_addr_transform(MN);
  81. qla82xx_crb_addr_transform(MS);
  82. qla82xx_crb_addr_transform(CAS2);
  83. qla82xx_crb_addr_transform(CAS1);
  84. qla82xx_crb_addr_transform(CAS0);
  85. qla82xx_crb_addr_transform(CAM);
  86. qla82xx_crb_addr_transform(C2C1);
  87. qla82xx_crb_addr_transform(C2C0);
  88. qla82xx_crb_addr_transform(SMB);
  89. qla82xx_crb_addr_transform(OCM0);
  90. /*
  91. * Used only in P3 just define it for P2 also.
  92. */
  93. qla82xx_crb_addr_transform(I2C0);
  94. qla82xx_crb_table_initialized = 1;
  95. }
  96. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  97. {{{0, 0, 0, 0} } },
  98. {{{1, 0x0100000, 0x0102000, 0x120000},
  99. {1, 0x0110000, 0x0120000, 0x130000},
  100. {1, 0x0120000, 0x0122000, 0x124000},
  101. {1, 0x0130000, 0x0132000, 0x126000},
  102. {1, 0x0140000, 0x0142000, 0x128000},
  103. {1, 0x0150000, 0x0152000, 0x12a000},
  104. {1, 0x0160000, 0x0170000, 0x110000},
  105. {1, 0x0170000, 0x0172000, 0x12e000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {1, 0x01e0000, 0x01e0800, 0x122000},
  113. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  114. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  115. {{{0, 0, 0, 0} } },
  116. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  117. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  118. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  119. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  120. {{{1, 0x0800000, 0x0802000, 0x170000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  136. {{{1, 0x0900000, 0x0902000, 0x174000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  152. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  168. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  184. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  185. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  186. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  187. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  188. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  189. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  190. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  191. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  192. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  193. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  194. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  195. {{{0, 0, 0, 0} } },
  196. {{{0, 0, 0, 0} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  202. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  203. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  204. {{{0} } },
  205. {{{1, 0x2100000, 0x2102000, 0x120000},
  206. {1, 0x2110000, 0x2120000, 0x130000},
  207. {1, 0x2120000, 0x2122000, 0x124000},
  208. {1, 0x2130000, 0x2132000, 0x126000},
  209. {1, 0x2140000, 0x2142000, 0x128000},
  210. {1, 0x2150000, 0x2152000, 0x12a000},
  211. {1, 0x2160000, 0x2170000, 0x110000},
  212. {1, 0x2170000, 0x2172000, 0x12e000},
  213. {0, 0x0000000, 0x0000000, 0x000000},
  214. {0, 0x0000000, 0x0000000, 0x000000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000} } },
  221. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  222. {{{0} } },
  223. {{{0} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  228. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  229. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  230. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  231. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  232. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  233. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  234. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  235. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  236. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  237. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  238. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  239. {{{0} } },
  240. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  241. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  242. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  243. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  244. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  245. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  246. {{{0} } },
  247. {{{0} } },
  248. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  249. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  250. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  251. };
  252. /*
  253. * top 12 bits of crb internal address (hub, agent)
  254. */
  255. unsigned qla82xx_crb_hub_agt[64] = {
  256. 0,
  257. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  258. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  260. 0,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  283. 0,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  286. 0,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  290. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  291. 0,
  292. 0,
  293. 0,
  294. 0,
  295. 0,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  299. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  308. 0,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  313. 0,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  317. 0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  319. 0,
  320. };
  321. /* Device states */
  322. char *qdev_state[] = {
  323. "Unknown",
  324. "Cold",
  325. "Initializing",
  326. "Ready",
  327. "Need Reset",
  328. "Need Quiescent",
  329. "Failed",
  330. "Quiescent",
  331. };
  332. /*
  333. * In: 'off' is offset from CRB space in 128M pci map
  334. * Out: 'off' is 2M pci map addr
  335. * side effect: lock crb window
  336. */
  337. static void
  338. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  339. {
  340. u32 win_read;
  341. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  342. ha->crb_win = CRB_HI(*off);
  343. writel(ha->crb_win,
  344. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  345. /* Read back value to make sure write has gone through before trying
  346. * to use it.
  347. */
  348. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  349. if (win_read != ha->crb_win) {
  350. ql_dbg(ql_dbg_p3p, vha, 0xb000,
  351. "%s: Written crbwin (0x%x) "
  352. "!= Read crbwin (0x%x), off=0x%lx.\n",
  353. ha->crb_win, win_read, *off);
  354. }
  355. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  356. }
  357. static inline unsigned long
  358. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  359. {
  360. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  361. /* See if we are currently pointing to the region we want to use next */
  362. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  363. /* No need to change window. PCIX and PCIEregs are in both
  364. * regs are in both windows.
  365. */
  366. return off;
  367. }
  368. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  369. /* We are in first CRB window */
  370. if (ha->curr_window != 0)
  371. WARN_ON(1);
  372. return off;
  373. }
  374. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  375. /* We are in second CRB window */
  376. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  377. if (ha->curr_window != 1)
  378. return off;
  379. /* We are in the QM or direct access
  380. * register region - do nothing
  381. */
  382. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  383. (off < QLA82XX_PCI_CAMQM_MAX))
  384. return off;
  385. }
  386. /* strange address given */
  387. ql_dbg(ql_dbg_p3p, vha, 0xb001,
  388. "%x: Warning: unm_nic_pci_set_crbwindow "
  389. "called with an unknown address(%llx).\n",
  390. QLA2XXX_DRIVER_NAME, off);
  391. return off;
  392. }
  393. static int
  394. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  395. {
  396. struct crb_128M_2M_sub_block_map *m;
  397. if (*off >= QLA82XX_CRB_MAX)
  398. return -1;
  399. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  400. *off = (*off - QLA82XX_PCI_CAMQM) +
  401. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  402. return 0;
  403. }
  404. if (*off < QLA82XX_PCI_CRBSPACE)
  405. return -1;
  406. *off -= QLA82XX_PCI_CRBSPACE;
  407. /* Try direct map */
  408. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  409. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  410. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  411. return 0;
  412. }
  413. /* Not in direct map, use crb window */
  414. return 1;
  415. }
  416. #define CRB_WIN_LOCK_TIMEOUT 100000000
  417. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  418. {
  419. int done = 0, timeout = 0;
  420. while (!done) {
  421. /* acquire semaphore3 from PCI HW block */
  422. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  423. if (done == 1)
  424. break;
  425. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  426. return -1;
  427. timeout++;
  428. }
  429. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  430. return 0;
  431. }
  432. int
  433. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  434. {
  435. unsigned long flags = 0;
  436. int rv;
  437. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  438. BUG_ON(rv == -1);
  439. if (rv == 1) {
  440. write_lock_irqsave(&ha->hw_lock, flags);
  441. qla82xx_crb_win_lock(ha);
  442. qla82xx_pci_set_crbwindow_2M(ha, &off);
  443. }
  444. writel(data, (void __iomem *)off);
  445. if (rv == 1) {
  446. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  447. write_unlock_irqrestore(&ha->hw_lock, flags);
  448. }
  449. return 0;
  450. }
  451. int
  452. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  453. {
  454. unsigned long flags = 0;
  455. int rv;
  456. u32 data;
  457. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  458. BUG_ON(rv == -1);
  459. if (rv == 1) {
  460. write_lock_irqsave(&ha->hw_lock, flags);
  461. qla82xx_crb_win_lock(ha);
  462. qla82xx_pci_set_crbwindow_2M(ha, &off);
  463. }
  464. data = RD_REG_DWORD((void __iomem *)off);
  465. if (rv == 1) {
  466. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  467. write_unlock_irqrestore(&ha->hw_lock, flags);
  468. }
  469. return data;
  470. }
  471. #define IDC_LOCK_TIMEOUT 100000000
  472. int qla82xx_idc_lock(struct qla_hw_data *ha)
  473. {
  474. int i;
  475. int done = 0, timeout = 0;
  476. while (!done) {
  477. /* acquire semaphore5 from PCI HW block */
  478. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  479. if (done == 1)
  480. break;
  481. if (timeout >= IDC_LOCK_TIMEOUT)
  482. return -1;
  483. timeout++;
  484. /* Yield CPU */
  485. if (!in_interrupt())
  486. schedule();
  487. else {
  488. for (i = 0; i < 20; i++)
  489. cpu_relax();
  490. }
  491. }
  492. return 0;
  493. }
  494. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  495. {
  496. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  497. }
  498. /* PCI Windowing for DDR regions. */
  499. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  500. (((addr) <= (high)) && ((addr) >= (low)))
  501. /*
  502. * check memory access boundary.
  503. * used by test agent. support ddr access only for now
  504. */
  505. static unsigned long
  506. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  507. unsigned long long addr, int size)
  508. {
  509. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  510. QLA82XX_ADDR_DDR_NET_MAX) ||
  511. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  512. QLA82XX_ADDR_DDR_NET_MAX) ||
  513. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  514. return 0;
  515. else
  516. return 1;
  517. }
  518. int qla82xx_pci_set_window_warning_count;
  519. static unsigned long
  520. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  521. {
  522. int window;
  523. u32 win_read;
  524. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  525. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  526. QLA82XX_ADDR_DDR_NET_MAX)) {
  527. /* DDR network side */
  528. window = MN_WIN(addr);
  529. ha->ddr_mn_window = window;
  530. qla82xx_wr_32(ha,
  531. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  532. win_read = qla82xx_rd_32(ha,
  533. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  534. if ((win_read << 17) != window) {
  535. ql_dbg(ql_dbg_p3p, vha, 0xb003,
  536. "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
  537. __func__, window, win_read);
  538. }
  539. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  540. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  541. QLA82XX_ADDR_OCM0_MAX)) {
  542. unsigned int temp1;
  543. if ((addr & 0x00ff800) == 0xff800) {
  544. ql_log(ql_log_warn, vha, 0xb004,
  545. "%s: QM access not handled.\n", __func__);
  546. addr = -1UL;
  547. }
  548. window = OCM_WIN(addr);
  549. ha->ddr_mn_window = window;
  550. qla82xx_wr_32(ha,
  551. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  552. win_read = qla82xx_rd_32(ha,
  553. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  554. temp1 = ((window & 0x1FF) << 7) |
  555. ((window & 0x0FFFE0000) >> 17);
  556. if (win_read != temp1) {
  557. ql_log(ql_log_warn, vha, 0xb005,
  558. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
  559. __func__, temp1, win_read);
  560. }
  561. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  562. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  563. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  564. /* QDR network side */
  565. window = MS_WIN(addr);
  566. ha->qdr_sn_window = window;
  567. qla82xx_wr_32(ha,
  568. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  569. win_read = qla82xx_rd_32(ha,
  570. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  571. if (win_read != window) {
  572. ql_log(ql_log_warn, vha, 0xb006,
  573. "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
  574. __func__, window, win_read);
  575. }
  576. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  577. } else {
  578. /*
  579. * peg gdb frequently accesses memory that doesn't exist,
  580. * this limits the chit chat so debugging isn't slowed down.
  581. */
  582. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  583. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  584. ql_log(ql_log_warn, vha, 0xb007,
  585. "%s: Warning:%s Unknown address range!.\n",
  586. __func__, QLA2XXX_DRIVER_NAME);
  587. }
  588. addr = -1UL;
  589. }
  590. return addr;
  591. }
  592. /* check if address is in the same windows as the previous access */
  593. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  594. unsigned long long addr)
  595. {
  596. int window;
  597. unsigned long long qdr_max;
  598. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  599. /* DDR network side */
  600. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  601. QLA82XX_ADDR_DDR_NET_MAX))
  602. BUG();
  603. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  604. QLA82XX_ADDR_OCM0_MAX))
  605. return 1;
  606. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  607. QLA82XX_ADDR_OCM1_MAX))
  608. return 1;
  609. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  610. /* QDR network side */
  611. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  612. if (ha->qdr_sn_window == window)
  613. return 1;
  614. }
  615. return 0;
  616. }
  617. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  618. u64 off, void *data, int size)
  619. {
  620. unsigned long flags;
  621. void *addr = NULL;
  622. int ret = 0;
  623. u64 start;
  624. uint8_t *mem_ptr = NULL;
  625. unsigned long mem_base;
  626. unsigned long mem_page;
  627. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  628. write_lock_irqsave(&ha->hw_lock, flags);
  629. /*
  630. * If attempting to access unknown address or straddle hw windows,
  631. * do not access.
  632. */
  633. start = qla82xx_pci_set_window(ha, off);
  634. if ((start == -1UL) ||
  635. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  636. write_unlock_irqrestore(&ha->hw_lock, flags);
  637. ql_log(ql_log_fatal, vha, 0xb008,
  638. "%s out of bound pci memory "
  639. "access, offset is 0x%llx.\n",
  640. QLA2XXX_DRIVER_NAME, off);
  641. return -1;
  642. }
  643. write_unlock_irqrestore(&ha->hw_lock, flags);
  644. mem_base = pci_resource_start(ha->pdev, 0);
  645. mem_page = start & PAGE_MASK;
  646. /* Map two pages whenever user tries to access addresses in two
  647. * consecutive pages.
  648. */
  649. if (mem_page != ((start + size - 1) & PAGE_MASK))
  650. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  651. else
  652. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  653. if (mem_ptr == 0UL) {
  654. *(u8 *)data = 0;
  655. return -1;
  656. }
  657. addr = mem_ptr;
  658. addr += start & (PAGE_SIZE - 1);
  659. write_lock_irqsave(&ha->hw_lock, flags);
  660. switch (size) {
  661. case 1:
  662. *(u8 *)data = readb(addr);
  663. break;
  664. case 2:
  665. *(u16 *)data = readw(addr);
  666. break;
  667. case 4:
  668. *(u32 *)data = readl(addr);
  669. break;
  670. case 8:
  671. *(u64 *)data = readq(addr);
  672. break;
  673. default:
  674. ret = -1;
  675. break;
  676. }
  677. write_unlock_irqrestore(&ha->hw_lock, flags);
  678. if (mem_ptr)
  679. iounmap(mem_ptr);
  680. return ret;
  681. }
  682. static int
  683. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  684. u64 off, void *data, int size)
  685. {
  686. unsigned long flags;
  687. void *addr = NULL;
  688. int ret = 0;
  689. u64 start;
  690. uint8_t *mem_ptr = NULL;
  691. unsigned long mem_base;
  692. unsigned long mem_page;
  693. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  694. write_lock_irqsave(&ha->hw_lock, flags);
  695. /*
  696. * If attempting to access unknown address or straddle hw windows,
  697. * do not access.
  698. */
  699. start = qla82xx_pci_set_window(ha, off);
  700. if ((start == -1UL) ||
  701. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  702. write_unlock_irqrestore(&ha->hw_lock, flags);
  703. ql_log(ql_log_fatal, vha, 0xb009,
  704. "%s out of bount memory "
  705. "access, offset is 0x%llx.\n",
  706. QLA2XXX_DRIVER_NAME, off);
  707. return -1;
  708. }
  709. write_unlock_irqrestore(&ha->hw_lock, flags);
  710. mem_base = pci_resource_start(ha->pdev, 0);
  711. mem_page = start & PAGE_MASK;
  712. /* Map two pages whenever user tries to access addresses in two
  713. * consecutive pages.
  714. */
  715. if (mem_page != ((start + size - 1) & PAGE_MASK))
  716. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  717. else
  718. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  719. if (mem_ptr == 0UL)
  720. return -1;
  721. addr = mem_ptr;
  722. addr += start & (PAGE_SIZE - 1);
  723. write_lock_irqsave(&ha->hw_lock, flags);
  724. switch (size) {
  725. case 1:
  726. writeb(*(u8 *)data, addr);
  727. break;
  728. case 2:
  729. writew(*(u16 *)data, addr);
  730. break;
  731. case 4:
  732. writel(*(u32 *)data, addr);
  733. break;
  734. case 8:
  735. writeq(*(u64 *)data, addr);
  736. break;
  737. default:
  738. ret = -1;
  739. break;
  740. }
  741. write_unlock_irqrestore(&ha->hw_lock, flags);
  742. if (mem_ptr)
  743. iounmap(mem_ptr);
  744. return ret;
  745. }
  746. #define MTU_FUDGE_FACTOR 100
  747. static unsigned long
  748. qla82xx_decode_crb_addr(unsigned long addr)
  749. {
  750. int i;
  751. unsigned long base_addr, offset, pci_base;
  752. if (!qla82xx_crb_table_initialized)
  753. qla82xx_crb_addr_transform_setup();
  754. pci_base = ADDR_ERROR;
  755. base_addr = addr & 0xfff00000;
  756. offset = addr & 0x000fffff;
  757. for (i = 0; i < MAX_CRB_XFORM; i++) {
  758. if (crb_addr_xform[i] == base_addr) {
  759. pci_base = i << 20;
  760. break;
  761. }
  762. }
  763. if (pci_base == ADDR_ERROR)
  764. return pci_base;
  765. return pci_base + offset;
  766. }
  767. static long rom_max_timeout = 100;
  768. static long qla82xx_rom_lock_timeout = 100;
  769. static int
  770. qla82xx_rom_lock(struct qla_hw_data *ha)
  771. {
  772. int done = 0, timeout = 0;
  773. while (!done) {
  774. /* acquire semaphore2 from PCI HW block */
  775. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  776. if (done == 1)
  777. break;
  778. if (timeout >= qla82xx_rom_lock_timeout)
  779. return -1;
  780. timeout++;
  781. }
  782. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  783. return 0;
  784. }
  785. static void
  786. qla82xx_rom_unlock(struct qla_hw_data *ha)
  787. {
  788. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  789. }
  790. static int
  791. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  792. {
  793. long timeout = 0;
  794. long done = 0 ;
  795. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  796. while (done == 0) {
  797. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  798. done &= 4;
  799. timeout++;
  800. if (timeout >= rom_max_timeout) {
  801. ql_dbg(ql_dbg_p3p, vha, 0xb00a,
  802. "%s: Timeout reached waiting for rom busy.\n",
  803. QLA2XXX_DRIVER_NAME);
  804. return -1;
  805. }
  806. }
  807. return 0;
  808. }
  809. static int
  810. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  811. {
  812. long timeout = 0;
  813. long done = 0 ;
  814. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  815. while (done == 0) {
  816. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  817. done &= 2;
  818. timeout++;
  819. if (timeout >= rom_max_timeout) {
  820. ql_dbg(ql_dbg_p3p, vha, 0xb00b,
  821. "%s: Timeout reached waiting for rom done.\n",
  822. QLA2XXX_DRIVER_NAME);
  823. return -1;
  824. }
  825. }
  826. return 0;
  827. }
  828. static int
  829. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  830. {
  831. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  832. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  833. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  834. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  835. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  836. qla82xx_wait_rom_busy(ha);
  837. if (qla82xx_wait_rom_done(ha)) {
  838. ql_log(ql_log_fatal, vha, 0x00ba,
  839. "Error waiting for rom done.\n");
  840. return -1;
  841. }
  842. /* Reset abyte_cnt and dummy_byte_cnt */
  843. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  844. udelay(10);
  845. cond_resched();
  846. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  847. *valp = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  848. return 0;
  849. }
  850. static int
  851. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  852. {
  853. int ret, loops = 0;
  854. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  855. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  856. udelay(100);
  857. schedule();
  858. loops++;
  859. }
  860. if (loops >= 50000) {
  861. ql_log(ql_log_fatal, vha, 0x00b9,
  862. "Failed to aquire SEM2 lock.\n");
  863. return -1;
  864. }
  865. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  866. qla82xx_rom_unlock(ha);
  867. return ret;
  868. }
  869. static int
  870. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  871. {
  872. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  873. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  874. qla82xx_wait_rom_busy(ha);
  875. if (qla82xx_wait_rom_done(ha)) {
  876. ql_log(ql_log_warn, vha, 0xb00c,
  877. "Error waiting for rom done.\n");
  878. return -1;
  879. }
  880. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  881. return 0;
  882. }
  883. static int
  884. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  885. {
  886. long timeout = 0;
  887. uint32_t done = 1 ;
  888. uint32_t val;
  889. int ret = 0;
  890. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  891. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  892. while ((done != 0) && (ret == 0)) {
  893. ret = qla82xx_read_status_reg(ha, &val);
  894. done = val & 1;
  895. timeout++;
  896. udelay(10);
  897. cond_resched();
  898. if (timeout >= 50000) {
  899. ql_log(ql_log_warn, vha, 0xb00d,
  900. "Timeout reached waiting for write finish.\n");
  901. return -1;
  902. }
  903. }
  904. return ret;
  905. }
  906. static int
  907. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  908. {
  909. uint32_t val;
  910. qla82xx_wait_rom_busy(ha);
  911. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  912. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  913. qla82xx_wait_rom_busy(ha);
  914. if (qla82xx_wait_rom_done(ha))
  915. return -1;
  916. if (qla82xx_read_status_reg(ha, &val) != 0)
  917. return -1;
  918. if ((val & 2) != 2)
  919. return -1;
  920. return 0;
  921. }
  922. static int
  923. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  924. {
  925. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  926. if (qla82xx_flash_set_write_enable(ha))
  927. return -1;
  928. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  929. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  930. if (qla82xx_wait_rom_done(ha)) {
  931. ql_log(ql_log_warn, vha, 0xb00e,
  932. "Error waiting for rom done.\n");
  933. return -1;
  934. }
  935. return qla82xx_flash_wait_write_finish(ha);
  936. }
  937. static int
  938. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  939. {
  940. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  941. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  942. if (qla82xx_wait_rom_done(ha)) {
  943. ql_log(ql_log_warn, vha, 0xb00f,
  944. "Error waiting for rom done.\n");
  945. return -1;
  946. }
  947. return 0;
  948. }
  949. static int
  950. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  951. {
  952. int loops = 0;
  953. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  954. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  955. udelay(100);
  956. cond_resched();
  957. loops++;
  958. }
  959. if (loops >= 50000) {
  960. ql_log(ql_log_warn, vha, 0xb010,
  961. "ROM lock failed.\n");
  962. return -1;
  963. }
  964. return 0;;
  965. }
  966. static int
  967. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  968. uint32_t data)
  969. {
  970. int ret = 0;
  971. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  972. ret = ql82xx_rom_lock_d(ha);
  973. if (ret < 0) {
  974. ql_log(ql_log_warn, vha, 0xb011,
  975. "ROM lock failed.\n");
  976. return ret;
  977. }
  978. if (qla82xx_flash_set_write_enable(ha))
  979. goto done_write;
  980. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  981. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  982. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  983. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  984. qla82xx_wait_rom_busy(ha);
  985. if (qla82xx_wait_rom_done(ha)) {
  986. ql_log(ql_log_warn, vha, 0xb012,
  987. "Error waiting for rom done.\n");
  988. ret = -1;
  989. goto done_write;
  990. }
  991. ret = qla82xx_flash_wait_write_finish(ha);
  992. done_write:
  993. qla82xx_rom_unlock(ha);
  994. return ret;
  995. }
  996. /* This routine does CRB initialize sequence
  997. * to put the ISP into operational state
  998. */
  999. static int
  1000. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1001. {
  1002. int addr, val;
  1003. int i ;
  1004. struct crb_addr_pair *buf;
  1005. unsigned long off;
  1006. unsigned offset, n;
  1007. struct qla_hw_data *ha = vha->hw;
  1008. struct crb_addr_pair {
  1009. long addr;
  1010. long data;
  1011. };
  1012. /* Halt all the indiviual PEGs and other blocks of the ISP */
  1013. qla82xx_rom_lock(ha);
  1014. /* disable all I2Q */
  1015. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  1016. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  1017. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  1018. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1019. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1020. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1021. /* disable all niu interrupts */
  1022. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1023. /* disable xge rx/tx */
  1024. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1025. /* disable xg1 rx/tx */
  1026. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1027. /* disable sideband mac */
  1028. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1029. /* disable ap0 mac */
  1030. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1031. /* disable ap1 mac */
  1032. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1033. /* halt sre */
  1034. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1035. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1036. /* halt epg */
  1037. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1038. /* halt timers */
  1039. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1040. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1041. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1042. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1043. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1044. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1045. /* halt pegs */
  1046. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1047. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1048. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1049. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1050. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1051. msleep(20);
  1052. /* big hammer */
  1053. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1054. /* don't reset CAM block on reset */
  1055. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1056. else
  1057. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1058. /* reset ms */
  1059. val = qla82xx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  1060. val |= (1 << 1);
  1061. qla82xx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  1062. msleep(20);
  1063. /* unreset ms */
  1064. val = qla82xx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  1065. val &= ~(1 << 1);
  1066. qla82xx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  1067. msleep(20);
  1068. qla82xx_rom_unlock(ha);
  1069. /* Read the signature value from the flash.
  1070. * Offset 0: Contain signature (0xcafecafe)
  1071. * Offset 4: Offset and number of addr/value pairs
  1072. * that present in CRB initialize sequence
  1073. */
  1074. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1075. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1076. ql_log(ql_log_fatal, vha, 0x006e,
  1077. "Error Reading crb_init area: n: %08x.\n", n);
  1078. return -1;
  1079. }
  1080. /* Offset in flash = lower 16 bits
  1081. * Number of enteries = upper 16 bits
  1082. */
  1083. offset = n & 0xffffU;
  1084. n = (n >> 16) & 0xffffU;
  1085. /* number of addr/value pair should not exceed 1024 enteries */
  1086. if (n >= 1024) {
  1087. ql_log(ql_log_fatal, vha, 0x0071,
  1088. "Card flash not initialized:n=0x%x.\n", n);
  1089. return -1;
  1090. }
  1091. ql_log(ql_log_info, vha, 0x0072,
  1092. "%d CRB init values found in ROM.\n", n);
  1093. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1094. if (buf == NULL) {
  1095. ql_log(ql_log_fatal, vha, 0x010c,
  1096. "Unable to allocate memory.\n");
  1097. return -1;
  1098. }
  1099. for (i = 0; i < n; i++) {
  1100. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1101. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1102. kfree(buf);
  1103. return -1;
  1104. }
  1105. buf[i].addr = addr;
  1106. buf[i].data = val;
  1107. }
  1108. for (i = 0; i < n; i++) {
  1109. /* Translate internal CRB initialization
  1110. * address to PCI bus address
  1111. */
  1112. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1113. QLA82XX_PCI_CRBSPACE;
  1114. /* Not all CRB addr/value pair to be written,
  1115. * some of them are skipped
  1116. */
  1117. /* skipping cold reboot MAGIC */
  1118. if (off == QLA82XX_CAM_RAM(0x1fc))
  1119. continue;
  1120. /* do not reset PCI */
  1121. if (off == (ROMUSB_GLB + 0xbc))
  1122. continue;
  1123. /* skip core clock, so that firmware can increase the clock */
  1124. if (off == (ROMUSB_GLB + 0xc8))
  1125. continue;
  1126. /* skip the function enable register */
  1127. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1128. continue;
  1129. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1130. continue;
  1131. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1132. continue;
  1133. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1134. continue;
  1135. if (off == ADDR_ERROR) {
  1136. ql_log(ql_log_fatal, vha, 0x0116,
  1137. "Unknow addr: 0x%08lx.\n", buf[i].addr);
  1138. continue;
  1139. }
  1140. qla82xx_wr_32(ha, off, buf[i].data);
  1141. /* ISP requires much bigger delay to settle down,
  1142. * else crb_window returns 0xffffffff
  1143. */
  1144. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1145. msleep(1000);
  1146. /* ISP requires millisec delay between
  1147. * successive CRB register updation
  1148. */
  1149. msleep(1);
  1150. }
  1151. kfree(buf);
  1152. /* Resetting the data and instruction cache */
  1153. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1154. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1155. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1156. /* Clear all protocol processing engines */
  1157. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1158. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1159. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1160. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1161. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1162. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1163. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1164. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1165. return 0;
  1166. }
  1167. static int
  1168. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1169. u64 off, void *data, int size)
  1170. {
  1171. int i, j, ret = 0, loop, sz[2], off0;
  1172. int scale, shift_amount, startword;
  1173. uint32_t temp;
  1174. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1175. /*
  1176. * If not MN, go check for MS or invalid.
  1177. */
  1178. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1179. mem_crb = QLA82XX_CRB_QDR_NET;
  1180. else {
  1181. mem_crb = QLA82XX_CRB_DDR_NET;
  1182. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1183. return qla82xx_pci_mem_write_direct(ha,
  1184. off, data, size);
  1185. }
  1186. off0 = off & 0x7;
  1187. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1188. sz[1] = size - sz[0];
  1189. off8 = off & 0xfffffff0;
  1190. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1191. shift_amount = 4;
  1192. scale = 2;
  1193. startword = (off & 0xf)/8;
  1194. for (i = 0; i < loop; i++) {
  1195. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1196. (i << shift_amount), &word[i * scale], 8))
  1197. return -1;
  1198. }
  1199. switch (size) {
  1200. case 1:
  1201. tmpw = *((uint8_t *)data);
  1202. break;
  1203. case 2:
  1204. tmpw = *((uint16_t *)data);
  1205. break;
  1206. case 4:
  1207. tmpw = *((uint32_t *)data);
  1208. break;
  1209. case 8:
  1210. default:
  1211. tmpw = *((uint64_t *)data);
  1212. break;
  1213. }
  1214. if (sz[0] == 8) {
  1215. word[startword] = tmpw;
  1216. } else {
  1217. word[startword] &=
  1218. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1219. word[startword] |= tmpw << (off0 * 8);
  1220. }
  1221. if (sz[1] != 0) {
  1222. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1223. word[startword+1] |= tmpw >> (sz[0] * 8);
  1224. }
  1225. for (i = 0; i < loop; i++) {
  1226. temp = off8 + (i << shift_amount);
  1227. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1228. temp = 0;
  1229. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1230. temp = word[i * scale] & 0xffffffff;
  1231. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1232. temp = (word[i * scale] >> 32) & 0xffffffff;
  1233. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1234. temp = word[i*scale + 1] & 0xffffffff;
  1235. qla82xx_wr_32(ha, mem_crb +
  1236. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1237. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1238. qla82xx_wr_32(ha, mem_crb +
  1239. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1240. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1241. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1242. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1243. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1244. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1245. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1246. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1247. break;
  1248. }
  1249. if (j >= MAX_CTL_CHECK) {
  1250. if (printk_ratelimit())
  1251. dev_err(&ha->pdev->dev,
  1252. "failed to write through agent.\n");
  1253. ret = -1;
  1254. break;
  1255. }
  1256. }
  1257. return ret;
  1258. }
  1259. static int
  1260. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1261. {
  1262. int i;
  1263. long size = 0;
  1264. long flashaddr = ha->flt_region_bootload << 2;
  1265. long memaddr = BOOTLD_START;
  1266. u64 data;
  1267. u32 high, low;
  1268. size = (IMAGE_START - BOOTLD_START) / 8;
  1269. for (i = 0; i < size; i++) {
  1270. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1271. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1272. return -1;
  1273. }
  1274. data = ((u64)high << 32) | low ;
  1275. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1276. flashaddr += 8;
  1277. memaddr += 8;
  1278. if (i % 0x1000 == 0)
  1279. msleep(1);
  1280. }
  1281. udelay(100);
  1282. read_lock(&ha->hw_lock);
  1283. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1284. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1285. read_unlock(&ha->hw_lock);
  1286. return 0;
  1287. }
  1288. int
  1289. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1290. u64 off, void *data, int size)
  1291. {
  1292. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1293. int shift_amount;
  1294. uint32_t temp;
  1295. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1296. /*
  1297. * If not MN, go check for MS or invalid.
  1298. */
  1299. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1300. mem_crb = QLA82XX_CRB_QDR_NET;
  1301. else {
  1302. mem_crb = QLA82XX_CRB_DDR_NET;
  1303. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1304. return qla82xx_pci_mem_read_direct(ha,
  1305. off, data, size);
  1306. }
  1307. off8 = off & 0xfffffff0;
  1308. off0[0] = off & 0xf;
  1309. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1310. shift_amount = 4;
  1311. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1312. off0[1] = 0;
  1313. sz[1] = size - sz[0];
  1314. for (i = 0; i < loop; i++) {
  1315. temp = off8 + (i << shift_amount);
  1316. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1317. temp = 0;
  1318. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1319. temp = MIU_TA_CTL_ENABLE;
  1320. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1321. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1322. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1323. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1324. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1325. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1326. break;
  1327. }
  1328. if (j >= MAX_CTL_CHECK) {
  1329. if (printk_ratelimit())
  1330. dev_err(&ha->pdev->dev,
  1331. "failed to read through agent.\n");
  1332. break;
  1333. }
  1334. start = off0[i] >> 2;
  1335. end = (off0[i] + sz[i] - 1) >> 2;
  1336. for (k = start; k <= end; k++) {
  1337. temp = qla82xx_rd_32(ha,
  1338. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1339. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1340. }
  1341. }
  1342. if (j >= MAX_CTL_CHECK)
  1343. return -1;
  1344. if ((off0[0] & 7) == 0) {
  1345. val = word[0];
  1346. } else {
  1347. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1348. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1349. }
  1350. switch (size) {
  1351. case 1:
  1352. *(uint8_t *)data = val;
  1353. break;
  1354. case 2:
  1355. *(uint16_t *)data = val;
  1356. break;
  1357. case 4:
  1358. *(uint32_t *)data = val;
  1359. break;
  1360. case 8:
  1361. *(uint64_t *)data = val;
  1362. break;
  1363. }
  1364. return 0;
  1365. }
  1366. static struct qla82xx_uri_table_desc *
  1367. qla82xx_get_table_desc(const u8 *unirom, int section)
  1368. {
  1369. uint32_t i;
  1370. struct qla82xx_uri_table_desc *directory =
  1371. (struct qla82xx_uri_table_desc *)&unirom[0];
  1372. __le32 offset;
  1373. __le32 tab_type;
  1374. __le32 entries = cpu_to_le32(directory->num_entries);
  1375. for (i = 0; i < entries; i++) {
  1376. offset = cpu_to_le32(directory->findex) +
  1377. (i * cpu_to_le32(directory->entry_size));
  1378. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1379. if (tab_type == section)
  1380. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1381. }
  1382. return NULL;
  1383. }
  1384. static struct qla82xx_uri_data_desc *
  1385. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1386. u32 section, u32 idx_offset)
  1387. {
  1388. const u8 *unirom = ha->hablob->fw->data;
  1389. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1390. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1391. __le32 offset;
  1392. tab_desc = qla82xx_get_table_desc(unirom, section);
  1393. if (!tab_desc)
  1394. return NULL;
  1395. offset = cpu_to_le32(tab_desc->findex) +
  1396. (cpu_to_le32(tab_desc->entry_size) * idx);
  1397. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1398. }
  1399. static u8 *
  1400. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1401. {
  1402. u32 offset = BOOTLD_START;
  1403. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1404. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1405. uri_desc = qla82xx_get_data_desc(ha,
  1406. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1407. if (uri_desc)
  1408. offset = cpu_to_le32(uri_desc->findex);
  1409. }
  1410. return (u8 *)&ha->hablob->fw->data[offset];
  1411. }
  1412. static __le32
  1413. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1414. {
  1415. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1416. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1417. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1418. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1419. if (uri_desc)
  1420. return cpu_to_le32(uri_desc->size);
  1421. }
  1422. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1423. }
  1424. static u8 *
  1425. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1426. {
  1427. u32 offset = IMAGE_START;
  1428. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1429. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1430. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1431. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1432. if (uri_desc)
  1433. offset = cpu_to_le32(uri_desc->findex);
  1434. }
  1435. return (u8 *)&ha->hablob->fw->data[offset];
  1436. }
  1437. /* PCI related functions */
  1438. char *
  1439. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1440. {
  1441. int pcie_reg;
  1442. struct qla_hw_data *ha = vha->hw;
  1443. char lwstr[6];
  1444. uint16_t lnk;
  1445. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1446. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1447. ha->link_width = (lnk >> 4) & 0x3f;
  1448. strcpy(str, "PCIe (");
  1449. strcat(str, "2.5Gb/s ");
  1450. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1451. strcat(str, lwstr);
  1452. return str;
  1453. }
  1454. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1455. {
  1456. unsigned long val = 0;
  1457. u32 control;
  1458. switch (region) {
  1459. case 0:
  1460. val = 0;
  1461. break;
  1462. case 1:
  1463. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1464. val = control + QLA82XX_MSIX_TBL_SPACE;
  1465. break;
  1466. }
  1467. return val;
  1468. }
  1469. int
  1470. qla82xx_iospace_config(struct qla_hw_data *ha)
  1471. {
  1472. uint32_t len = 0;
  1473. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1474. ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
  1475. "Failed to reserver selected regions.\n");
  1476. goto iospace_error_exit;
  1477. }
  1478. /* Use MMIO operations for all accesses. */
  1479. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1480. ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
  1481. "Region #0 not an MMIO resource, aborting.\n");
  1482. goto iospace_error_exit;
  1483. }
  1484. len = pci_resource_len(ha->pdev, 0);
  1485. ha->nx_pcibase =
  1486. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1487. if (!ha->nx_pcibase) {
  1488. ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
  1489. "Cannot remap pcibase MMIO, aborting.\n");
  1490. pci_release_regions(ha->pdev);
  1491. goto iospace_error_exit;
  1492. }
  1493. /* Mapping of IO base pointer */
  1494. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1495. 0xbc000 + (ha->pdev->devfn << 11));
  1496. if (!ql2xdbwr) {
  1497. ha->nxdb_wr_ptr =
  1498. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1499. (ha->pdev->devfn << 12)), 4);
  1500. if (!ha->nxdb_wr_ptr) {
  1501. ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
  1502. "Cannot remap MMIO, aborting.\n");
  1503. pci_release_regions(ha->pdev);
  1504. goto iospace_error_exit;
  1505. }
  1506. /* Mapping of IO base pointer,
  1507. * door bell read and write pointer
  1508. */
  1509. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1510. (ha->pdev->devfn * 8);
  1511. } else {
  1512. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1513. QLA82XX_CAMRAM_DB1 :
  1514. QLA82XX_CAMRAM_DB2);
  1515. }
  1516. ha->max_req_queues = ha->max_rsp_queues = 1;
  1517. ha->msix_count = ha->max_rsp_queues + 1;
  1518. ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
  1519. "nx_pci_base=%p iobase=%p "
  1520. "max_req_queues=%d msix_count=%d.\n",
  1521. ha->nx_pcibase, ha->iobase,
  1522. ha->max_req_queues, ha->msix_count);
  1523. ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
  1524. "nx_pci_base=%p iobase=%p "
  1525. "max_req_queues=%d msix_count=%d.\n",
  1526. ha->nx_pcibase, ha->iobase,
  1527. ha->max_req_queues, ha->msix_count);
  1528. return 0;
  1529. iospace_error_exit:
  1530. return -ENOMEM;
  1531. }
  1532. /* GS related functions */
  1533. /* Initialization related functions */
  1534. /**
  1535. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1536. * @ha: HA context
  1537. *
  1538. * Returns 0 on success.
  1539. */
  1540. int
  1541. qla82xx_pci_config(scsi_qla_host_t *vha)
  1542. {
  1543. struct qla_hw_data *ha = vha->hw;
  1544. int ret;
  1545. pci_set_master(ha->pdev);
  1546. ret = pci_set_mwi(ha->pdev);
  1547. ha->chip_revision = ha->pdev->revision;
  1548. ql_dbg(ql_dbg_init, vha, 0x0043,
  1549. "Chip revision:%ld.\n",
  1550. ha->chip_revision);
  1551. return 0;
  1552. }
  1553. /**
  1554. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1555. * @ha: HA context
  1556. *
  1557. * Returns 0 on success.
  1558. */
  1559. void
  1560. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1561. {
  1562. struct qla_hw_data *ha = vha->hw;
  1563. ha->isp_ops->disable_intrs(ha);
  1564. }
  1565. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1566. {
  1567. struct qla_hw_data *ha = vha->hw;
  1568. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1569. struct init_cb_81xx *icb;
  1570. struct req_que *req = ha->req_q_map[0];
  1571. struct rsp_que *rsp = ha->rsp_q_map[0];
  1572. /* Setup ring parameters in initialization control block. */
  1573. icb = (struct init_cb_81xx *)ha->init_cb;
  1574. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1575. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1576. icb->request_q_length = cpu_to_le16(req->length);
  1577. icb->response_q_length = cpu_to_le16(rsp->length);
  1578. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1579. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1580. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1581. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1582. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1583. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1584. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1585. }
  1586. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1587. {
  1588. struct qla_hw_data *ha = vha->hw;
  1589. vha->flags.online = 0;
  1590. qla2x00_try_to_stop_firmware(vha);
  1591. ha->isp_ops->disable_intrs(ha);
  1592. }
  1593. static int
  1594. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1595. {
  1596. u64 *ptr64;
  1597. u32 i, flashaddr, size;
  1598. __le64 data;
  1599. size = (IMAGE_START - BOOTLD_START) / 8;
  1600. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1601. flashaddr = BOOTLD_START;
  1602. for (i = 0; i < size; i++) {
  1603. data = cpu_to_le64(ptr64[i]);
  1604. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1605. return -EIO;
  1606. flashaddr += 8;
  1607. }
  1608. flashaddr = FLASH_ADDR_START;
  1609. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1610. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1611. for (i = 0; i < size; i++) {
  1612. data = cpu_to_le64(ptr64[i]);
  1613. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1614. return -EIO;
  1615. flashaddr += 8;
  1616. }
  1617. udelay(100);
  1618. /* Write a magic value to CAMRAM register
  1619. * at a specified offset to indicate
  1620. * that all data is written and
  1621. * ready for firmware to initialize.
  1622. */
  1623. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1624. read_lock(&ha->hw_lock);
  1625. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1626. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1627. read_unlock(&ha->hw_lock);
  1628. return 0;
  1629. }
  1630. static int
  1631. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1632. {
  1633. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1634. const uint8_t *unirom = ha->hablob->fw->data;
  1635. uint32_t i;
  1636. __le32 entries;
  1637. __le32 flags, file_chiprev, offset;
  1638. uint8_t chiprev = ha->chip_revision;
  1639. /* Hardcoding mn_present flag for P3P */
  1640. int mn_present = 0;
  1641. uint32_t flagbit;
  1642. ptab_desc = qla82xx_get_table_desc(unirom,
  1643. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1644. if (!ptab_desc)
  1645. return -1;
  1646. entries = cpu_to_le32(ptab_desc->num_entries);
  1647. for (i = 0; i < entries; i++) {
  1648. offset = cpu_to_le32(ptab_desc->findex) +
  1649. (i * cpu_to_le32(ptab_desc->entry_size));
  1650. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1651. QLA82XX_URI_FLAGS_OFF));
  1652. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1653. QLA82XX_URI_CHIP_REV_OFF));
  1654. flagbit = mn_present ? 1 : 2;
  1655. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1656. ha->file_prd_off = offset;
  1657. return 0;
  1658. }
  1659. }
  1660. return -1;
  1661. }
  1662. int
  1663. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1664. {
  1665. __le32 val;
  1666. uint32_t min_size;
  1667. struct qla_hw_data *ha = vha->hw;
  1668. const struct firmware *fw = ha->hablob->fw;
  1669. ha->fw_type = fw_type;
  1670. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1671. if (qla82xx_set_product_offset(ha))
  1672. return -EINVAL;
  1673. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1674. } else {
  1675. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1676. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1677. return -EINVAL;
  1678. min_size = QLA82XX_FW_MIN_SIZE;
  1679. }
  1680. if (fw->size < min_size)
  1681. return -EINVAL;
  1682. return 0;
  1683. }
  1684. static int
  1685. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1686. {
  1687. u32 val = 0;
  1688. int retries = 60;
  1689. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1690. do {
  1691. read_lock(&ha->hw_lock);
  1692. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1693. read_unlock(&ha->hw_lock);
  1694. switch (val) {
  1695. case PHAN_INITIALIZE_COMPLETE:
  1696. case PHAN_INITIALIZE_ACK:
  1697. return QLA_SUCCESS;
  1698. case PHAN_INITIALIZE_FAILED:
  1699. break;
  1700. default:
  1701. break;
  1702. }
  1703. ql_log(ql_log_info, vha, 0x00a8,
  1704. "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
  1705. val, retries);
  1706. msleep(500);
  1707. } while (--retries);
  1708. ql_log(ql_log_fatal, vha, 0x00a9,
  1709. "Cmd Peg initialization failed: 0x%x.\n", val);
  1710. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1711. read_lock(&ha->hw_lock);
  1712. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1713. read_unlock(&ha->hw_lock);
  1714. return QLA_FUNCTION_FAILED;
  1715. }
  1716. static int
  1717. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1718. {
  1719. u32 val = 0;
  1720. int retries = 60;
  1721. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1722. do {
  1723. read_lock(&ha->hw_lock);
  1724. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1725. read_unlock(&ha->hw_lock);
  1726. switch (val) {
  1727. case PHAN_INITIALIZE_COMPLETE:
  1728. case PHAN_INITIALIZE_ACK:
  1729. return QLA_SUCCESS;
  1730. case PHAN_INITIALIZE_FAILED:
  1731. break;
  1732. default:
  1733. break;
  1734. }
  1735. ql_log(ql_log_info, vha, 0x00ab,
  1736. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
  1737. val, retries);
  1738. msleep(500);
  1739. } while (--retries);
  1740. ql_log(ql_log_fatal, vha, 0x00ac,
  1741. "Rcv Peg initializatin failed: 0x%x.\n", val);
  1742. read_lock(&ha->hw_lock);
  1743. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1744. read_unlock(&ha->hw_lock);
  1745. return QLA_FUNCTION_FAILED;
  1746. }
  1747. /* ISR related functions */
  1748. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1749. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1750. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1751. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1752. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1753. };
  1754. uint32_t qla82xx_isr_int_target_status[8] = {
  1755. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1756. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1757. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1758. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1759. };
  1760. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1761. QLA82XX_LEGACY_INTR_CONFIG;
  1762. /*
  1763. * qla82xx_mbx_completion() - Process mailbox command completions.
  1764. * @ha: SCSI driver HA context
  1765. * @mb0: Mailbox0 register
  1766. */
  1767. static void
  1768. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1769. {
  1770. uint16_t cnt;
  1771. uint16_t __iomem *wptr;
  1772. struct qla_hw_data *ha = vha->hw;
  1773. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1774. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1775. /* Load return mailbox registers. */
  1776. ha->flags.mbox_int = 1;
  1777. ha->mailbox_out[0] = mb0;
  1778. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1779. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1780. wptr++;
  1781. }
  1782. if (ha->mcp) {
  1783. ql_dbg(ql_dbg_async, vha, 0x5052,
  1784. "Got mailbox completion. cmd=%x.\n", ha->mcp->mb[0]);
  1785. } else {
  1786. ql_dbg(ql_dbg_async, vha, 0x5053,
  1787. "MBX pointer ERROR.\n");
  1788. }
  1789. }
  1790. /*
  1791. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1792. * @irq:
  1793. * @dev_id: SCSI driver HA context
  1794. * @regs:
  1795. *
  1796. * Called by system whenever the host adapter generates an interrupt.
  1797. *
  1798. * Returns handled flag.
  1799. */
  1800. irqreturn_t
  1801. qla82xx_intr_handler(int irq, void *dev_id)
  1802. {
  1803. scsi_qla_host_t *vha;
  1804. struct qla_hw_data *ha;
  1805. struct rsp_que *rsp;
  1806. struct device_reg_82xx __iomem *reg;
  1807. int status = 0, status1 = 0;
  1808. unsigned long flags;
  1809. unsigned long iter;
  1810. uint32_t stat = 0;
  1811. uint16_t mb[4];
  1812. rsp = (struct rsp_que *) dev_id;
  1813. if (!rsp) {
  1814. printk(KERN_INFO
  1815. "%s(): NULL response queue pointer.\n", __func__);
  1816. return IRQ_NONE;
  1817. }
  1818. ha = rsp->hw;
  1819. if (!ha->flags.msi_enabled) {
  1820. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1821. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1822. return IRQ_NONE;
  1823. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1824. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1825. return IRQ_NONE;
  1826. }
  1827. /* clear the interrupt */
  1828. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1829. /* read twice to ensure write is flushed */
  1830. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1831. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1832. reg = &ha->iobase->isp82;
  1833. spin_lock_irqsave(&ha->hardware_lock, flags);
  1834. vha = pci_get_drvdata(ha->pdev);
  1835. for (iter = 1; iter--; ) {
  1836. if (RD_REG_DWORD(&reg->host_int)) {
  1837. stat = RD_REG_DWORD(&reg->host_status);
  1838. switch (stat & 0xff) {
  1839. case 0x1:
  1840. case 0x2:
  1841. case 0x10:
  1842. case 0x11:
  1843. qla82xx_mbx_completion(vha, MSW(stat));
  1844. status |= MBX_INTERRUPT;
  1845. break;
  1846. case 0x12:
  1847. mb[0] = MSW(stat);
  1848. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1849. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1850. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1851. qla2x00_async_event(vha, rsp, mb);
  1852. break;
  1853. case 0x13:
  1854. qla24xx_process_response_queue(vha, rsp);
  1855. break;
  1856. default:
  1857. ql_dbg(ql_dbg_async, vha, 0x5054,
  1858. "Unrecognized interrupt type (%d).\n",
  1859. stat & 0xff);
  1860. break;
  1861. }
  1862. }
  1863. WRT_REG_DWORD(&reg->host_int, 0);
  1864. }
  1865. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1866. if (!ha->flags.msi_enabled)
  1867. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1868. #ifdef QL_DEBUG_LEVEL_17
  1869. if (!irq && ha->flags.eeh_busy)
  1870. ql_log(ql_log_warn, vha, 0x503d,
  1871. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1872. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1873. #endif
  1874. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1875. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1876. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1877. complete(&ha->mbx_intr_comp);
  1878. }
  1879. return IRQ_HANDLED;
  1880. }
  1881. irqreturn_t
  1882. qla82xx_msix_default(int irq, void *dev_id)
  1883. {
  1884. scsi_qla_host_t *vha;
  1885. struct qla_hw_data *ha;
  1886. struct rsp_que *rsp;
  1887. struct device_reg_82xx __iomem *reg;
  1888. int status = 0;
  1889. unsigned long flags;
  1890. uint32_t stat = 0;
  1891. uint16_t mb[4];
  1892. rsp = (struct rsp_que *) dev_id;
  1893. if (!rsp) {
  1894. printk(KERN_INFO
  1895. "%s(): NULL response queue pointer.\n", __func__);
  1896. return IRQ_NONE;
  1897. }
  1898. ha = rsp->hw;
  1899. reg = &ha->iobase->isp82;
  1900. spin_lock_irqsave(&ha->hardware_lock, flags);
  1901. vha = pci_get_drvdata(ha->pdev);
  1902. do {
  1903. if (RD_REG_DWORD(&reg->host_int)) {
  1904. stat = RD_REG_DWORD(&reg->host_status);
  1905. switch (stat & 0xff) {
  1906. case 0x1:
  1907. case 0x2:
  1908. case 0x10:
  1909. case 0x11:
  1910. qla82xx_mbx_completion(vha, MSW(stat));
  1911. status |= MBX_INTERRUPT;
  1912. break;
  1913. case 0x12:
  1914. mb[0] = MSW(stat);
  1915. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1916. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1917. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1918. qla2x00_async_event(vha, rsp, mb);
  1919. break;
  1920. case 0x13:
  1921. qla24xx_process_response_queue(vha, rsp);
  1922. break;
  1923. default:
  1924. ql_dbg(ql_dbg_async, vha, 0x5041,
  1925. "Unrecognized interrupt type (%d).\n",
  1926. stat & 0xff);
  1927. break;
  1928. }
  1929. }
  1930. WRT_REG_DWORD(&reg->host_int, 0);
  1931. } while (0);
  1932. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1933. #ifdef QL_DEBUG_LEVEL_17
  1934. if (!irq && ha->flags.eeh_busy)
  1935. ql_log(ql_log_warn, vha, 0x5044,
  1936. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1937. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1938. #endif
  1939. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1940. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1941. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1942. complete(&ha->mbx_intr_comp);
  1943. }
  1944. return IRQ_HANDLED;
  1945. }
  1946. irqreturn_t
  1947. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1948. {
  1949. scsi_qla_host_t *vha;
  1950. struct qla_hw_data *ha;
  1951. struct rsp_que *rsp;
  1952. struct device_reg_82xx __iomem *reg;
  1953. rsp = (struct rsp_que *) dev_id;
  1954. if (!rsp) {
  1955. printk(KERN_INFO
  1956. "%s(): NULL response queue pointer.\n", __func__);
  1957. return IRQ_NONE;
  1958. }
  1959. ha = rsp->hw;
  1960. reg = &ha->iobase->isp82;
  1961. spin_lock_irq(&ha->hardware_lock);
  1962. vha = pci_get_drvdata(ha->pdev);
  1963. qla24xx_process_response_queue(vha, rsp);
  1964. WRT_REG_DWORD(&reg->host_int, 0);
  1965. spin_unlock_irq(&ha->hardware_lock);
  1966. return IRQ_HANDLED;
  1967. }
  1968. void
  1969. qla82xx_poll(int irq, void *dev_id)
  1970. {
  1971. scsi_qla_host_t *vha;
  1972. struct qla_hw_data *ha;
  1973. struct rsp_que *rsp;
  1974. struct device_reg_82xx __iomem *reg;
  1975. int status = 0;
  1976. uint32_t stat;
  1977. uint16_t mb[4];
  1978. unsigned long flags;
  1979. rsp = (struct rsp_que *) dev_id;
  1980. if (!rsp) {
  1981. printk(KERN_INFO
  1982. "%s(): NULL response queue pointer.\n", __func__);
  1983. return;
  1984. }
  1985. ha = rsp->hw;
  1986. reg = &ha->iobase->isp82;
  1987. spin_lock_irqsave(&ha->hardware_lock, flags);
  1988. vha = pci_get_drvdata(ha->pdev);
  1989. if (RD_REG_DWORD(&reg->host_int)) {
  1990. stat = RD_REG_DWORD(&reg->host_status);
  1991. switch (stat & 0xff) {
  1992. case 0x1:
  1993. case 0x2:
  1994. case 0x10:
  1995. case 0x11:
  1996. qla82xx_mbx_completion(vha, MSW(stat));
  1997. status |= MBX_INTERRUPT;
  1998. break;
  1999. case 0x12:
  2000. mb[0] = MSW(stat);
  2001. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  2002. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  2003. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  2004. qla2x00_async_event(vha, rsp, mb);
  2005. break;
  2006. case 0x13:
  2007. qla24xx_process_response_queue(vha, rsp);
  2008. break;
  2009. default:
  2010. ql_dbg(ql_dbg_p3p, vha, 0xb013,
  2011. "Unrecognized interrupt type (%d).\n",
  2012. stat * 0xff);
  2013. break;
  2014. }
  2015. }
  2016. WRT_REG_DWORD(&reg->host_int, 0);
  2017. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2018. }
  2019. void
  2020. qla82xx_enable_intrs(struct qla_hw_data *ha)
  2021. {
  2022. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2023. qla82xx_mbx_intr_enable(vha);
  2024. spin_lock_irq(&ha->hardware_lock);
  2025. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2026. spin_unlock_irq(&ha->hardware_lock);
  2027. ha->interrupts_on = 1;
  2028. }
  2029. void
  2030. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2031. {
  2032. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2033. qla82xx_mbx_intr_disable(vha);
  2034. spin_lock_irq(&ha->hardware_lock);
  2035. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2036. spin_unlock_irq(&ha->hardware_lock);
  2037. ha->interrupts_on = 0;
  2038. }
  2039. void qla82xx_init_flags(struct qla_hw_data *ha)
  2040. {
  2041. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2042. /* ISP 8021 initializations */
  2043. rwlock_init(&ha->hw_lock);
  2044. ha->qdr_sn_window = -1;
  2045. ha->ddr_mn_window = -1;
  2046. ha->curr_window = 255;
  2047. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2048. nx_legacy_intr = &legacy_intr[ha->portnum];
  2049. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2050. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2051. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2052. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2053. }
  2054. inline void
  2055. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2056. {
  2057. uint32_t drv_active;
  2058. struct qla_hw_data *ha = vha->hw;
  2059. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2060. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2061. if (drv_active == 0xffffffff) {
  2062. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2063. QLA82XX_DRV_NOT_ACTIVE);
  2064. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2065. }
  2066. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2067. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2068. }
  2069. inline void
  2070. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2071. {
  2072. uint32_t drv_active;
  2073. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2074. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2075. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2076. }
  2077. static inline int
  2078. qla82xx_need_reset(struct qla_hw_data *ha)
  2079. {
  2080. uint32_t drv_state;
  2081. int rval;
  2082. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2083. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2084. return rval;
  2085. }
  2086. static inline void
  2087. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2088. {
  2089. uint32_t drv_state;
  2090. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2091. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2092. /* If reset value is all FF's, initialize DRV_STATE */
  2093. if (drv_state == 0xffffffff) {
  2094. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2095. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2096. }
  2097. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2098. ql_log(ql_log_info, vha, 0x00bb,
  2099. "drv_state = 0x%x.\n", drv_state);
  2100. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2101. }
  2102. static inline void
  2103. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2104. {
  2105. uint32_t drv_state;
  2106. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2107. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2108. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2109. }
  2110. static inline void
  2111. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2112. {
  2113. uint32_t qsnt_state;
  2114. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2115. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2116. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2117. }
  2118. void
  2119. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2120. {
  2121. struct qla_hw_data *ha = vha->hw;
  2122. uint32_t qsnt_state;
  2123. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2124. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2125. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2126. }
  2127. static int
  2128. qla82xx_load_fw(scsi_qla_host_t *vha)
  2129. {
  2130. int rst;
  2131. struct fw_blob *blob;
  2132. struct qla_hw_data *ha = vha->hw;
  2133. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2134. ql_log(ql_log_fatal, vha, 0x009f,
  2135. "Error during CRB initialization.\n");
  2136. return QLA_FUNCTION_FAILED;
  2137. }
  2138. udelay(500);
  2139. /* Bring QM and CAMRAM out of reset */
  2140. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2141. rst &= ~((1 << 28) | (1 << 24));
  2142. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2143. /*
  2144. * FW Load priority:
  2145. * 1) Operational firmware residing in flash.
  2146. * 2) Firmware via request-firmware interface (.bin file).
  2147. */
  2148. if (ql2xfwloadbin == 2)
  2149. goto try_blob_fw;
  2150. ql_log(ql_log_info, vha, 0x00a0,
  2151. "Attempting to load firmware from flash.\n");
  2152. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2153. ql_log(ql_log_info, vha, 0x00a1,
  2154. "Firmware loaded successully from flash.\n");
  2155. return QLA_SUCCESS;
  2156. } else {
  2157. ql_log(ql_log_warn, vha, 0x0108,
  2158. "Firmware load from flash failed.\n");
  2159. }
  2160. try_blob_fw:
  2161. ql_log(ql_log_info, vha, 0x00a2,
  2162. "Attempting to load firmware from blob.\n");
  2163. /* Load firmware blob. */
  2164. blob = ha->hablob = qla2x00_request_firmware(vha);
  2165. if (!blob) {
  2166. ql_log(ql_log_fatal, vha, 0x00a3,
  2167. "Firmware image not preset.\n");
  2168. goto fw_load_failed;
  2169. }
  2170. /* Validating firmware blob */
  2171. if (qla82xx_validate_firmware_blob(vha,
  2172. QLA82XX_FLASH_ROMIMAGE)) {
  2173. /* Fallback to URI format */
  2174. if (qla82xx_validate_firmware_blob(vha,
  2175. QLA82XX_UNIFIED_ROMIMAGE)) {
  2176. ql_log(ql_log_fatal, vha, 0x00a4,
  2177. "No valid firmware image found.\n");
  2178. return QLA_FUNCTION_FAILED;
  2179. }
  2180. }
  2181. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2182. ql_log(ql_log_info, vha, 0x00a5,
  2183. "Firmware loaded successfully from binary blob.\n");
  2184. return QLA_SUCCESS;
  2185. } else {
  2186. ql_log(ql_log_fatal, vha, 0x00a6,
  2187. "Firmware load failed for binary blob.\n");
  2188. blob->fw = NULL;
  2189. blob = NULL;
  2190. goto fw_load_failed;
  2191. }
  2192. return QLA_SUCCESS;
  2193. fw_load_failed:
  2194. return QLA_FUNCTION_FAILED;
  2195. }
  2196. int
  2197. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2198. {
  2199. int pcie_cap;
  2200. uint16_t lnk;
  2201. struct qla_hw_data *ha = vha->hw;
  2202. /* scrub dma mask expansion register */
  2203. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2204. /* Put both the PEG CMD and RCV PEG to default state
  2205. * of 0 before resetting the hardware
  2206. */
  2207. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2208. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2209. /* Overwrite stale initialization register values */
  2210. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2211. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2212. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2213. ql_log(ql_log_fatal, vha, 0x00a7,
  2214. "Error trying to start fw.\n");
  2215. return QLA_FUNCTION_FAILED;
  2216. }
  2217. /* Handshake with the card before we register the devices. */
  2218. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2219. ql_log(ql_log_fatal, vha, 0x00aa,
  2220. "Error during card handshake.\n");
  2221. return QLA_FUNCTION_FAILED;
  2222. }
  2223. /* Negotiated Link width */
  2224. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2225. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2226. ha->link_width = (lnk >> 4) & 0x3f;
  2227. /* Synchronize with Receive peg */
  2228. return qla82xx_check_rcvpeg_state(ha);
  2229. }
  2230. static inline int
  2231. qla2xx_build_scsi_type_6_iocbs(srb_t *sp, struct cmd_type_6 *cmd_pkt,
  2232. uint16_t tot_dsds)
  2233. {
  2234. uint32_t *cur_dsd = NULL;
  2235. scsi_qla_host_t *vha;
  2236. struct qla_hw_data *ha;
  2237. struct scsi_cmnd *cmd;
  2238. struct scatterlist *cur_seg;
  2239. uint32_t *dsd_seg;
  2240. void *next_dsd;
  2241. uint8_t avail_dsds;
  2242. uint8_t first_iocb = 1;
  2243. uint32_t dsd_list_len;
  2244. struct dsd_dma *dsd_ptr;
  2245. struct ct6_dsd *ctx;
  2246. cmd = sp->cmd;
  2247. /* Update entry type to indicate Command Type 3 IOCB */
  2248. *((uint32_t *)(&cmd_pkt->entry_type)) =
  2249. __constant_cpu_to_le32(COMMAND_TYPE_6);
  2250. /* No data transfer */
  2251. if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
  2252. cmd_pkt->byte_count = __constant_cpu_to_le32(0);
  2253. return 0;
  2254. }
  2255. vha = sp->fcport->vha;
  2256. ha = vha->hw;
  2257. /* Set transfer direction */
  2258. if (cmd->sc_data_direction == DMA_TO_DEVICE) {
  2259. cmd_pkt->control_flags =
  2260. __constant_cpu_to_le16(CF_WRITE_DATA);
  2261. ha->qla_stats.output_bytes += scsi_bufflen(cmd);
  2262. } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
  2263. cmd_pkt->control_flags =
  2264. __constant_cpu_to_le16(CF_READ_DATA);
  2265. ha->qla_stats.input_bytes += scsi_bufflen(cmd);
  2266. }
  2267. cur_seg = scsi_sglist(cmd);
  2268. ctx = sp->ctx;
  2269. while (tot_dsds) {
  2270. avail_dsds = (tot_dsds > QLA_DSDS_PER_IOCB) ?
  2271. QLA_DSDS_PER_IOCB : tot_dsds;
  2272. tot_dsds -= avail_dsds;
  2273. dsd_list_len = (avail_dsds + 1) * QLA_DSD_SIZE;
  2274. dsd_ptr = list_first_entry(&ha->gbl_dsd_list,
  2275. struct dsd_dma, list);
  2276. next_dsd = dsd_ptr->dsd_addr;
  2277. list_del(&dsd_ptr->list);
  2278. ha->gbl_dsd_avail--;
  2279. list_add_tail(&dsd_ptr->list, &ctx->dsd_list);
  2280. ctx->dsd_use_cnt++;
  2281. ha->gbl_dsd_inuse++;
  2282. if (first_iocb) {
  2283. first_iocb = 0;
  2284. dsd_seg = (uint32_t *)&cmd_pkt->fcp_data_dseg_address;
  2285. *dsd_seg++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2286. *dsd_seg++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2287. *dsd_seg++ = cpu_to_le32(dsd_list_len);
  2288. } else {
  2289. *cur_dsd++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2290. *cur_dsd++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2291. *cur_dsd++ = cpu_to_le32(dsd_list_len);
  2292. }
  2293. cur_dsd = (uint32_t *)next_dsd;
  2294. while (avail_dsds) {
  2295. dma_addr_t sle_dma;
  2296. sle_dma = sg_dma_address(cur_seg);
  2297. *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
  2298. *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
  2299. *cur_dsd++ = cpu_to_le32(sg_dma_len(cur_seg));
  2300. cur_seg = sg_next(cur_seg);
  2301. avail_dsds--;
  2302. }
  2303. }
  2304. /* Null termination */
  2305. *cur_dsd++ = 0;
  2306. *cur_dsd++ = 0;
  2307. *cur_dsd++ = 0;
  2308. cmd_pkt->control_flags |= CF_DATA_SEG_DESCR_ENABLE;
  2309. return 0;
  2310. }
  2311. /*
  2312. * qla82xx_calc_dsd_lists() - Determine number of DSD list required
  2313. * for Command Type 6.
  2314. *
  2315. * @dsds: number of data segment decriptors needed
  2316. *
  2317. * Returns the number of dsd list needed to store @dsds.
  2318. */
  2319. inline uint16_t
  2320. qla82xx_calc_dsd_lists(uint16_t dsds)
  2321. {
  2322. uint16_t dsd_lists = 0;
  2323. dsd_lists = (dsds/QLA_DSDS_PER_IOCB);
  2324. if (dsds % QLA_DSDS_PER_IOCB)
  2325. dsd_lists++;
  2326. return dsd_lists;
  2327. }
  2328. /*
  2329. * qla82xx_start_scsi() - Send a SCSI command to the ISP
  2330. * @sp: command to send to the ISP
  2331. *
  2332. * Returns non-zero if a failure occurred, else zero.
  2333. */
  2334. int
  2335. qla82xx_start_scsi(srb_t *sp)
  2336. {
  2337. int ret, nseg;
  2338. unsigned long flags;
  2339. struct scsi_cmnd *cmd;
  2340. uint32_t *clr_ptr;
  2341. uint32_t index;
  2342. uint32_t handle;
  2343. uint16_t cnt;
  2344. uint16_t req_cnt;
  2345. uint16_t tot_dsds;
  2346. struct device_reg_82xx __iomem *reg;
  2347. uint32_t dbval;
  2348. uint32_t *fcp_dl;
  2349. uint8_t additional_cdb_len;
  2350. struct ct6_dsd *ctx;
  2351. struct scsi_qla_host *vha = sp->fcport->vha;
  2352. struct qla_hw_data *ha = vha->hw;
  2353. struct req_que *req = NULL;
  2354. struct rsp_que *rsp = NULL;
  2355. char tag[2];
  2356. /* Setup device pointers. */
  2357. ret = 0;
  2358. reg = &ha->iobase->isp82;
  2359. cmd = sp->cmd;
  2360. req = vha->req;
  2361. rsp = ha->rsp_q_map[0];
  2362. /* So we know we haven't pci_map'ed anything yet */
  2363. tot_dsds = 0;
  2364. dbval = 0x04 | (ha->portnum << 5);
  2365. /* Send marker if required */
  2366. if (vha->marker_needed != 0) {
  2367. if (qla2x00_marker(vha, req,
  2368. rsp, 0, 0, MK_SYNC_ALL) != QLA_SUCCESS) {
  2369. ql_log(ql_log_warn, vha, 0x300c,
  2370. "qla2x00_marker failed for cmd=%p.\n", cmd);
  2371. return QLA_FUNCTION_FAILED;
  2372. }
  2373. vha->marker_needed = 0;
  2374. }
  2375. /* Acquire ring specific lock */
  2376. spin_lock_irqsave(&ha->hardware_lock, flags);
  2377. /* Check for room in outstanding command list. */
  2378. handle = req->current_outstanding_cmd;
  2379. for (index = 1; index < MAX_OUTSTANDING_COMMANDS; index++) {
  2380. handle++;
  2381. if (handle == MAX_OUTSTANDING_COMMANDS)
  2382. handle = 1;
  2383. if (!req->outstanding_cmds[handle])
  2384. break;
  2385. }
  2386. if (index == MAX_OUTSTANDING_COMMANDS)
  2387. goto queuing_error;
  2388. /* Map the sg table so we have an accurate count of sg entries needed */
  2389. if (scsi_sg_count(cmd)) {
  2390. nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
  2391. scsi_sg_count(cmd), cmd->sc_data_direction);
  2392. if (unlikely(!nseg))
  2393. goto queuing_error;
  2394. } else
  2395. nseg = 0;
  2396. tot_dsds = nseg;
  2397. if (tot_dsds > ql2xshiftctondsd) {
  2398. struct cmd_type_6 *cmd_pkt;
  2399. uint16_t more_dsd_lists = 0;
  2400. struct dsd_dma *dsd_ptr;
  2401. uint16_t i;
  2402. more_dsd_lists = qla82xx_calc_dsd_lists(tot_dsds);
  2403. if ((more_dsd_lists + ha->gbl_dsd_inuse) >= NUM_DSD_CHAIN) {
  2404. ql_dbg(ql_dbg_io, vha, 0x300d,
  2405. "Num of DSD list %d is than %d for cmd=%p.\n",
  2406. more_dsd_lists + ha->gbl_dsd_inuse, NUM_DSD_CHAIN,
  2407. cmd);
  2408. goto queuing_error;
  2409. }
  2410. if (more_dsd_lists <= ha->gbl_dsd_avail)
  2411. goto sufficient_dsds;
  2412. else
  2413. more_dsd_lists -= ha->gbl_dsd_avail;
  2414. for (i = 0; i < more_dsd_lists; i++) {
  2415. dsd_ptr = kzalloc(sizeof(struct dsd_dma), GFP_ATOMIC);
  2416. if (!dsd_ptr) {
  2417. ql_log(ql_log_fatal, vha, 0x300e,
  2418. "Failed to allocate memory for dsd_dma "
  2419. "for cmd=%p.\n", cmd);
  2420. goto queuing_error;
  2421. }
  2422. dsd_ptr->dsd_addr = dma_pool_alloc(ha->dl_dma_pool,
  2423. GFP_ATOMIC, &dsd_ptr->dsd_list_dma);
  2424. if (!dsd_ptr->dsd_addr) {
  2425. kfree(dsd_ptr);
  2426. ql_log(ql_log_fatal, vha, 0x300f,
  2427. "Failed to allocate memory for dsd_addr "
  2428. "for cmd=%p.\n", cmd);
  2429. goto queuing_error;
  2430. }
  2431. list_add_tail(&dsd_ptr->list, &ha->gbl_dsd_list);
  2432. ha->gbl_dsd_avail++;
  2433. }
  2434. sufficient_dsds:
  2435. req_cnt = 1;
  2436. if (req->cnt < (req_cnt + 2)) {
  2437. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2438. &reg->req_q_out[0]);
  2439. if (req->ring_index < cnt)
  2440. req->cnt = cnt - req->ring_index;
  2441. else
  2442. req->cnt = req->length -
  2443. (req->ring_index - cnt);
  2444. }
  2445. if (req->cnt < (req_cnt + 2))
  2446. goto queuing_error;
  2447. ctx = sp->ctx = mempool_alloc(ha->ctx_mempool, GFP_ATOMIC);
  2448. if (!sp->ctx) {
  2449. ql_log(ql_log_fatal, vha, 0x3010,
  2450. "Failed to allocate ctx for cmd=%p.\n", cmd);
  2451. goto queuing_error;
  2452. }
  2453. memset(ctx, 0, sizeof(struct ct6_dsd));
  2454. ctx->fcp_cmnd = dma_pool_alloc(ha->fcp_cmnd_dma_pool,
  2455. GFP_ATOMIC, &ctx->fcp_cmnd_dma);
  2456. if (!ctx->fcp_cmnd) {
  2457. ql_log(ql_log_fatal, vha, 0x3011,
  2458. "Failed to allocate fcp_cmnd for cmd=%p.\n", cmd);
  2459. goto queuing_error_fcp_cmnd;
  2460. }
  2461. /* Initialize the DSD list and dma handle */
  2462. INIT_LIST_HEAD(&ctx->dsd_list);
  2463. ctx->dsd_use_cnt = 0;
  2464. if (cmd->cmd_len > 16) {
  2465. additional_cdb_len = cmd->cmd_len - 16;
  2466. if ((cmd->cmd_len % 4) != 0) {
  2467. /* SCSI command bigger than 16 bytes must be
  2468. * multiple of 4
  2469. */
  2470. ql_log(ql_log_warn, vha, 0x3012,
  2471. "scsi cmd len %d not multiple of 4 "
  2472. "for cmd=%p.\n", cmd->cmd_len, cmd);
  2473. goto queuing_error_fcp_cmnd;
  2474. }
  2475. ctx->fcp_cmnd_len = 12 + cmd->cmd_len + 4;
  2476. } else {
  2477. additional_cdb_len = 0;
  2478. ctx->fcp_cmnd_len = 12 + 16 + 4;
  2479. }
  2480. cmd_pkt = (struct cmd_type_6 *)req->ring_ptr;
  2481. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2482. /* Zero out remaining portion of packet. */
  2483. /* tagged queuing modifier -- default is TSK_SIMPLE (0). */
  2484. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2485. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2486. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2487. /* Set NPORT-ID and LUN number*/
  2488. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2489. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2490. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2491. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2492. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2493. /* Build IOCB segments */
  2494. if (qla2xx_build_scsi_type_6_iocbs(sp, cmd_pkt, tot_dsds))
  2495. goto queuing_error_fcp_cmnd;
  2496. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2497. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun, sizeof(cmd_pkt->lun));
  2498. /*
  2499. * Update tagged queuing modifier -- default is TSK_SIMPLE (0).
  2500. */
  2501. if (scsi_populate_tag_msg(cmd, tag)) {
  2502. switch (tag[0]) {
  2503. case HEAD_OF_QUEUE_TAG:
  2504. ctx->fcp_cmnd->task_attribute =
  2505. TSK_HEAD_OF_QUEUE;
  2506. break;
  2507. case ORDERED_QUEUE_TAG:
  2508. ctx->fcp_cmnd->task_attribute =
  2509. TSK_ORDERED;
  2510. break;
  2511. }
  2512. }
  2513. /* build FCP_CMND IU */
  2514. memset(ctx->fcp_cmnd, 0, sizeof(struct fcp_cmnd));
  2515. int_to_scsilun(sp->cmd->device->lun, &ctx->fcp_cmnd->lun);
  2516. ctx->fcp_cmnd->additional_cdb_len = additional_cdb_len;
  2517. if (cmd->sc_data_direction == DMA_TO_DEVICE)
  2518. ctx->fcp_cmnd->additional_cdb_len |= 1;
  2519. else if (cmd->sc_data_direction == DMA_FROM_DEVICE)
  2520. ctx->fcp_cmnd->additional_cdb_len |= 2;
  2521. memcpy(ctx->fcp_cmnd->cdb, cmd->cmnd, cmd->cmd_len);
  2522. fcp_dl = (uint32_t *)(ctx->fcp_cmnd->cdb + 16 +
  2523. additional_cdb_len);
  2524. *fcp_dl = htonl((uint32_t)scsi_bufflen(cmd));
  2525. cmd_pkt->fcp_cmnd_dseg_len = cpu_to_le16(ctx->fcp_cmnd_len);
  2526. cmd_pkt->fcp_cmnd_dseg_address[0] =
  2527. cpu_to_le32(LSD(ctx->fcp_cmnd_dma));
  2528. cmd_pkt->fcp_cmnd_dseg_address[1] =
  2529. cpu_to_le32(MSD(ctx->fcp_cmnd_dma));
  2530. sp->flags |= SRB_FCP_CMND_DMA_VALID;
  2531. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2532. /* Set total data segment count. */
  2533. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2534. /* Specify response queue number where
  2535. * completion should happen
  2536. */
  2537. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2538. } else {
  2539. struct cmd_type_7 *cmd_pkt;
  2540. req_cnt = qla24xx_calc_iocbs(vha, tot_dsds);
  2541. if (req->cnt < (req_cnt + 2)) {
  2542. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2543. &reg->req_q_out[0]);
  2544. if (req->ring_index < cnt)
  2545. req->cnt = cnt - req->ring_index;
  2546. else
  2547. req->cnt = req->length -
  2548. (req->ring_index - cnt);
  2549. }
  2550. if (req->cnt < (req_cnt + 2))
  2551. goto queuing_error;
  2552. cmd_pkt = (struct cmd_type_7 *)req->ring_ptr;
  2553. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2554. /* Zero out remaining portion of packet. */
  2555. /* tagged queuing modifier -- default is TSK_SIMPLE (0).*/
  2556. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2557. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2558. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2559. /* Set NPORT-ID and LUN number*/
  2560. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2561. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2562. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2563. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2564. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2565. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2566. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun,
  2567. sizeof(cmd_pkt->lun));
  2568. /*
  2569. * Update tagged queuing modifier -- default is TSK_SIMPLE (0).
  2570. */
  2571. if (scsi_populate_tag_msg(cmd, tag)) {
  2572. switch (tag[0]) {
  2573. case HEAD_OF_QUEUE_TAG:
  2574. cmd_pkt->task = TSK_HEAD_OF_QUEUE;
  2575. break;
  2576. case ORDERED_QUEUE_TAG:
  2577. cmd_pkt->task = TSK_ORDERED;
  2578. break;
  2579. }
  2580. }
  2581. /* Load SCSI command packet. */
  2582. memcpy(cmd_pkt->fcp_cdb, cmd->cmnd, cmd->cmd_len);
  2583. host_to_fcp_swap(cmd_pkt->fcp_cdb, sizeof(cmd_pkt->fcp_cdb));
  2584. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2585. /* Build IOCB segments */
  2586. qla24xx_build_scsi_iocbs(sp, cmd_pkt, tot_dsds);
  2587. /* Set total data segment count. */
  2588. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2589. /* Specify response queue number where
  2590. * completion should happen.
  2591. */
  2592. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2593. }
  2594. /* Build command packet. */
  2595. req->current_outstanding_cmd = handle;
  2596. req->outstanding_cmds[handle] = sp;
  2597. sp->handle = handle;
  2598. sp->cmd->host_scribble = (unsigned char *)(unsigned long)handle;
  2599. req->cnt -= req_cnt;
  2600. wmb();
  2601. /* Adjust ring index. */
  2602. req->ring_index++;
  2603. if (req->ring_index == req->length) {
  2604. req->ring_index = 0;
  2605. req->ring_ptr = req->ring;
  2606. } else
  2607. req->ring_ptr++;
  2608. sp->flags |= SRB_DMA_VALID;
  2609. /* Set chip new ring index. */
  2610. /* write, read and verify logic */
  2611. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2612. if (ql2xdbwr)
  2613. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2614. else {
  2615. WRT_REG_DWORD(
  2616. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2617. dbval);
  2618. wmb();
  2619. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2620. WRT_REG_DWORD(
  2621. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2622. dbval);
  2623. wmb();
  2624. }
  2625. }
  2626. /* Manage unprocessed RIO/ZIO commands in response queue. */
  2627. if (vha->flags.process_response_queue &&
  2628. rsp->ring_ptr->signature != RESPONSE_PROCESSED)
  2629. qla24xx_process_response_queue(vha, rsp);
  2630. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2631. return QLA_SUCCESS;
  2632. queuing_error_fcp_cmnd:
  2633. dma_pool_free(ha->fcp_cmnd_dma_pool, ctx->fcp_cmnd, ctx->fcp_cmnd_dma);
  2634. queuing_error:
  2635. if (tot_dsds)
  2636. scsi_dma_unmap(cmd);
  2637. if (sp->ctx) {
  2638. mempool_free(sp->ctx, ha->ctx_mempool);
  2639. sp->ctx = NULL;
  2640. }
  2641. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2642. return QLA_FUNCTION_FAILED;
  2643. }
  2644. static uint32_t *
  2645. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2646. uint32_t length)
  2647. {
  2648. uint32_t i;
  2649. uint32_t val;
  2650. struct qla_hw_data *ha = vha->hw;
  2651. /* Dword reads to flash. */
  2652. for (i = 0; i < length/4; i++, faddr += 4) {
  2653. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2654. ql_log(ql_log_warn, vha, 0x0106,
  2655. "Do ROM fast read failed.\n");
  2656. goto done_read;
  2657. }
  2658. dwptr[i] = __constant_cpu_to_le32(val);
  2659. }
  2660. done_read:
  2661. return dwptr;
  2662. }
  2663. static int
  2664. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2665. {
  2666. int ret;
  2667. uint32_t val;
  2668. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2669. ret = ql82xx_rom_lock_d(ha);
  2670. if (ret < 0) {
  2671. ql_log(ql_log_warn, vha, 0xb014,
  2672. "ROM Lock failed.\n");
  2673. return ret;
  2674. }
  2675. ret = qla82xx_read_status_reg(ha, &val);
  2676. if (ret < 0)
  2677. goto done_unprotect;
  2678. val &= ~(BLOCK_PROTECT_BITS << 2);
  2679. ret = qla82xx_write_status_reg(ha, val);
  2680. if (ret < 0) {
  2681. val |= (BLOCK_PROTECT_BITS << 2);
  2682. qla82xx_write_status_reg(ha, val);
  2683. }
  2684. if (qla82xx_write_disable_flash(ha) != 0)
  2685. ql_log(ql_log_warn, vha, 0xb015,
  2686. "Write disable failed.\n");
  2687. done_unprotect:
  2688. qla82xx_rom_unlock(ha);
  2689. return ret;
  2690. }
  2691. static int
  2692. qla82xx_protect_flash(struct qla_hw_data *ha)
  2693. {
  2694. int ret;
  2695. uint32_t val;
  2696. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2697. ret = ql82xx_rom_lock_d(ha);
  2698. if (ret < 0) {
  2699. ql_log(ql_log_warn, vha, 0xb016,
  2700. "ROM Lock failed.\n");
  2701. return ret;
  2702. }
  2703. ret = qla82xx_read_status_reg(ha, &val);
  2704. if (ret < 0)
  2705. goto done_protect;
  2706. val |= (BLOCK_PROTECT_BITS << 2);
  2707. /* LOCK all sectors */
  2708. ret = qla82xx_write_status_reg(ha, val);
  2709. if (ret < 0)
  2710. ql_log(ql_log_warn, vha, 0xb017,
  2711. "Write status register failed.\n");
  2712. if (qla82xx_write_disable_flash(ha) != 0)
  2713. ql_log(ql_log_warn, vha, 0xb018,
  2714. "Write disable failed.\n");
  2715. done_protect:
  2716. qla82xx_rom_unlock(ha);
  2717. return ret;
  2718. }
  2719. static int
  2720. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2721. {
  2722. int ret = 0;
  2723. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2724. ret = ql82xx_rom_lock_d(ha);
  2725. if (ret < 0) {
  2726. ql_log(ql_log_warn, vha, 0xb019,
  2727. "ROM Lock failed.\n");
  2728. return ret;
  2729. }
  2730. qla82xx_flash_set_write_enable(ha);
  2731. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2732. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2733. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2734. if (qla82xx_wait_rom_done(ha)) {
  2735. ql_log(ql_log_warn, vha, 0xb01a,
  2736. "Error waiting for rom done.\n");
  2737. ret = -1;
  2738. goto done;
  2739. }
  2740. ret = qla82xx_flash_wait_write_finish(ha);
  2741. done:
  2742. qla82xx_rom_unlock(ha);
  2743. return ret;
  2744. }
  2745. /*
  2746. * Address and length are byte address
  2747. */
  2748. uint8_t *
  2749. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2750. uint32_t offset, uint32_t length)
  2751. {
  2752. scsi_block_requests(vha->host);
  2753. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2754. scsi_unblock_requests(vha->host);
  2755. return buf;
  2756. }
  2757. static int
  2758. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2759. uint32_t faddr, uint32_t dwords)
  2760. {
  2761. int ret;
  2762. uint32_t liter;
  2763. uint32_t sec_mask, rest_addr;
  2764. dma_addr_t optrom_dma;
  2765. void *optrom = NULL;
  2766. int page_mode = 0;
  2767. struct qla_hw_data *ha = vha->hw;
  2768. ret = -1;
  2769. /* Prepare burst-capable write on supported ISPs. */
  2770. if (page_mode && !(faddr & 0xfff) &&
  2771. dwords > OPTROM_BURST_DWORDS) {
  2772. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2773. &optrom_dma, GFP_KERNEL);
  2774. if (!optrom) {
  2775. ql_log(ql_log_warn, vha, 0xb01b,
  2776. "Unable to allocate memory "
  2777. "for optron burst write (%x KB).\n",
  2778. OPTROM_BURST_SIZE / 1024);
  2779. }
  2780. }
  2781. rest_addr = ha->fdt_block_size - 1;
  2782. sec_mask = ~rest_addr;
  2783. ret = qla82xx_unprotect_flash(ha);
  2784. if (ret) {
  2785. ql_log(ql_log_warn, vha, 0xb01c,
  2786. "Unable to unprotect flash for update.\n");
  2787. goto write_done;
  2788. }
  2789. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2790. /* Are we at the beginning of a sector? */
  2791. if ((faddr & rest_addr) == 0) {
  2792. ret = qla82xx_erase_sector(ha, faddr);
  2793. if (ret) {
  2794. ql_log(ql_log_warn, vha, 0xb01d,
  2795. "Unable to erase sector: address=%x.\n",
  2796. faddr);
  2797. break;
  2798. }
  2799. }
  2800. /* Go with burst-write. */
  2801. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2802. /* Copy data to DMA'ble buffer. */
  2803. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2804. ret = qla2x00_load_ram(vha, optrom_dma,
  2805. (ha->flash_data_off | faddr),
  2806. OPTROM_BURST_DWORDS);
  2807. if (ret != QLA_SUCCESS) {
  2808. ql_log(ql_log_warn, vha, 0xb01e,
  2809. "Unable to burst-write optrom segment "
  2810. "(%x/%x/%llx).\n", ret,
  2811. (ha->flash_data_off | faddr),
  2812. (unsigned long long)optrom_dma);
  2813. ql_log(ql_log_warn, vha, 0xb01f,
  2814. "Reverting to slow-write.\n");
  2815. dma_free_coherent(&ha->pdev->dev,
  2816. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2817. optrom = NULL;
  2818. } else {
  2819. liter += OPTROM_BURST_DWORDS - 1;
  2820. faddr += OPTROM_BURST_DWORDS - 1;
  2821. dwptr += OPTROM_BURST_DWORDS - 1;
  2822. continue;
  2823. }
  2824. }
  2825. ret = qla82xx_write_flash_dword(ha, faddr,
  2826. cpu_to_le32(*dwptr));
  2827. if (ret) {
  2828. ql_dbg(ql_dbg_p3p, vha, 0xb020,
  2829. "Unable to program flash address=%x data=%x.\n",
  2830. faddr, *dwptr);
  2831. break;
  2832. }
  2833. }
  2834. ret = qla82xx_protect_flash(ha);
  2835. if (ret)
  2836. ql_log(ql_log_warn, vha, 0xb021,
  2837. "Unable to protect flash after update.\n");
  2838. write_done:
  2839. if (optrom)
  2840. dma_free_coherent(&ha->pdev->dev,
  2841. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2842. return ret;
  2843. }
  2844. int
  2845. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2846. uint32_t offset, uint32_t length)
  2847. {
  2848. int rval;
  2849. /* Suspend HBA. */
  2850. scsi_block_requests(vha->host);
  2851. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2852. length >> 2);
  2853. scsi_unblock_requests(vha->host);
  2854. /* Convert return ISP82xx to generic */
  2855. if (rval)
  2856. rval = QLA_FUNCTION_FAILED;
  2857. else
  2858. rval = QLA_SUCCESS;
  2859. return rval;
  2860. }
  2861. void
  2862. qla82xx_start_iocbs(srb_t *sp)
  2863. {
  2864. struct qla_hw_data *ha = sp->fcport->vha->hw;
  2865. struct req_que *req = ha->req_q_map[0];
  2866. struct device_reg_82xx __iomem *reg;
  2867. uint32_t dbval;
  2868. /* Adjust ring index. */
  2869. req->ring_index++;
  2870. if (req->ring_index == req->length) {
  2871. req->ring_index = 0;
  2872. req->ring_ptr = req->ring;
  2873. } else
  2874. req->ring_ptr++;
  2875. reg = &ha->iobase->isp82;
  2876. dbval = 0x04 | (ha->portnum << 5);
  2877. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2878. if (ql2xdbwr)
  2879. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2880. else {
  2881. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2882. wmb();
  2883. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2884. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2885. dbval);
  2886. wmb();
  2887. }
  2888. }
  2889. }
  2890. void qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2891. {
  2892. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2893. if (qla82xx_rom_lock(ha))
  2894. /* Someone else is holding the lock. */
  2895. ql_log(ql_log_info, vha, 0xb022,
  2896. "Resetting rom_lock.\n");
  2897. /*
  2898. * Either we got the lock, or someone
  2899. * else died while holding it.
  2900. * In either case, unlock.
  2901. */
  2902. qla82xx_rom_unlock(ha);
  2903. }
  2904. /*
  2905. * qla82xx_device_bootstrap
  2906. * Initialize device, set DEV_READY, start fw
  2907. *
  2908. * Note:
  2909. * IDC lock must be held upon entry
  2910. *
  2911. * Return:
  2912. * Success : 0
  2913. * Failed : 1
  2914. */
  2915. static int
  2916. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2917. {
  2918. int rval = QLA_SUCCESS;
  2919. int i, timeout;
  2920. uint32_t old_count, count;
  2921. struct qla_hw_data *ha = vha->hw;
  2922. int need_reset = 0, peg_stuck = 1;
  2923. need_reset = qla82xx_need_reset(ha);
  2924. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2925. for (i = 0; i < 10; i++) {
  2926. timeout = msleep_interruptible(200);
  2927. if (timeout) {
  2928. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2929. QLA82XX_DEV_FAILED);
  2930. return QLA_FUNCTION_FAILED;
  2931. }
  2932. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2933. if (count != old_count)
  2934. peg_stuck = 0;
  2935. }
  2936. if (need_reset) {
  2937. /* We are trying to perform a recovery here. */
  2938. if (peg_stuck)
  2939. qla82xx_rom_lock_recovery(ha);
  2940. goto dev_initialize;
  2941. } else {
  2942. /* Start of day for this ha context. */
  2943. if (peg_stuck) {
  2944. /* Either we are the first or recovery in progress. */
  2945. qla82xx_rom_lock_recovery(ha);
  2946. goto dev_initialize;
  2947. } else
  2948. /* Firmware already running. */
  2949. goto dev_ready;
  2950. }
  2951. return rval;
  2952. dev_initialize:
  2953. /* set to DEV_INITIALIZING */
  2954. ql_log(ql_log_info, vha, 0x009e,
  2955. "HW State: INITIALIZING.\n");
  2956. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  2957. /* Driver that sets device state to initializating sets IDC version */
  2958. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2959. qla82xx_idc_unlock(ha);
  2960. rval = qla82xx_start_firmware(vha);
  2961. qla82xx_idc_lock(ha);
  2962. if (rval != QLA_SUCCESS) {
  2963. ql_log(ql_log_fatal, vha, 0x00ad,
  2964. "HW State: FAILED.\n");
  2965. qla82xx_clear_drv_active(ha);
  2966. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  2967. return rval;
  2968. }
  2969. dev_ready:
  2970. ql_log(ql_log_info, vha, 0x00ae,
  2971. "HW State: READY.\n");
  2972. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  2973. return QLA_SUCCESS;
  2974. }
  2975. /*
  2976. * qla82xx_need_qsnt_handler
  2977. * Code to start quiescence sequence
  2978. *
  2979. * Note:
  2980. * IDC lock must be held upon entry
  2981. *
  2982. * Return: void
  2983. */
  2984. static void
  2985. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2986. {
  2987. struct qla_hw_data *ha = vha->hw;
  2988. uint32_t dev_state, drv_state, drv_active;
  2989. unsigned long reset_timeout;
  2990. if (vha->flags.online) {
  2991. /*Block any further I/O and wait for pending cmnds to complete*/
  2992. qla82xx_quiescent_state_cleanup(vha);
  2993. }
  2994. /* Set the quiescence ready bit */
  2995. qla82xx_set_qsnt_ready(ha);
  2996. /*wait for 30 secs for other functions to ack */
  2997. reset_timeout = jiffies + (30 * HZ);
  2998. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2999. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3000. /* Its 2 that is written when qsnt is acked, moving one bit */
  3001. drv_active = drv_active << 0x01;
  3002. while (drv_state != drv_active) {
  3003. if (time_after_eq(jiffies, reset_timeout)) {
  3004. /* quiescence timeout, other functions didn't ack
  3005. * changing the state to DEV_READY
  3006. */
  3007. ql_log(ql_log_info, vha, 0xb023,
  3008. "%s : QUIESCENT TIMEOUT.\n", QLA2XXX_DRIVER_NAME);
  3009. ql_log(ql_log_info, vha, 0xb024,
  3010. "DRV_ACTIVE:%d DRV_STATE:%d.\n",
  3011. drv_active, drv_state);
  3012. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3013. QLA82XX_DEV_READY);
  3014. ql_log(ql_log_info, vha, 0xb025,
  3015. "HW State: DEV_READY.\n");
  3016. qla82xx_idc_unlock(ha);
  3017. qla2x00_perform_loop_resync(vha);
  3018. qla82xx_idc_lock(ha);
  3019. qla82xx_clear_qsnt_ready(vha);
  3020. return;
  3021. }
  3022. qla82xx_idc_unlock(ha);
  3023. msleep(1000);
  3024. qla82xx_idc_lock(ha);
  3025. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3026. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3027. drv_active = drv_active << 0x01;
  3028. }
  3029. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3030. /* everyone acked so set the state to DEV_QUIESCENCE */
  3031. if (dev_state == QLA82XX_DEV_NEED_QUIESCENT) {
  3032. ql_log(ql_log_info, vha, 0xb026,
  3033. "HW State: DEV_QUIESCENT.\n");
  3034. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_QUIESCENT);
  3035. }
  3036. }
  3037. /*
  3038. * qla82xx_wait_for_state_change
  3039. * Wait for device state to change from given current state
  3040. *
  3041. * Note:
  3042. * IDC lock must not be held upon entry
  3043. *
  3044. * Return:
  3045. * Changed device state.
  3046. */
  3047. uint32_t
  3048. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  3049. {
  3050. struct qla_hw_data *ha = vha->hw;
  3051. uint32_t dev_state;
  3052. do {
  3053. msleep(1000);
  3054. qla82xx_idc_lock(ha);
  3055. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3056. qla82xx_idc_unlock(ha);
  3057. } while (dev_state == curr_state);
  3058. return dev_state;
  3059. }
  3060. static void
  3061. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  3062. {
  3063. struct qla_hw_data *ha = vha->hw;
  3064. /* Disable the board */
  3065. ql_log(ql_log_fatal, vha, 0x00b8,
  3066. "Disabling the board.\n");
  3067. qla82xx_idc_lock(ha);
  3068. qla82xx_clear_drv_active(ha);
  3069. qla82xx_idc_unlock(ha);
  3070. /* Set DEV_FAILED flag to disable timer */
  3071. vha->device_flags |= DFLG_DEV_FAILED;
  3072. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  3073. qla2x00_mark_all_devices_lost(vha, 0);
  3074. vha->flags.online = 0;
  3075. vha->flags.init_done = 0;
  3076. }
  3077. /*
  3078. * qla82xx_need_reset_handler
  3079. * Code to start reset sequence
  3080. *
  3081. * Note:
  3082. * IDC lock must be held upon entry
  3083. *
  3084. * Return:
  3085. * Success : 0
  3086. * Failed : 1
  3087. */
  3088. static void
  3089. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  3090. {
  3091. uint32_t dev_state, drv_state, drv_active;
  3092. unsigned long reset_timeout;
  3093. struct qla_hw_data *ha = vha->hw;
  3094. struct req_que *req = ha->req_q_map[0];
  3095. if (vha->flags.online) {
  3096. qla82xx_idc_unlock(ha);
  3097. qla2x00_abort_isp_cleanup(vha);
  3098. ha->isp_ops->get_flash_version(vha, req->ring);
  3099. ha->isp_ops->nvram_config(vha);
  3100. qla82xx_idc_lock(ha);
  3101. }
  3102. qla82xx_set_rst_ready(ha);
  3103. /* wait for 10 seconds for reset ack from all functions */
  3104. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  3105. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3106. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3107. while (drv_state != drv_active) {
  3108. if (time_after_eq(jiffies, reset_timeout)) {
  3109. ql_log(ql_log_warn, vha, 0x00b5,
  3110. "Reset timeout.\n");
  3111. break;
  3112. }
  3113. qla82xx_idc_unlock(ha);
  3114. msleep(1000);
  3115. qla82xx_idc_lock(ha);
  3116. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3117. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3118. }
  3119. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3120. ql_log(ql_log_info, vha, 0x00b6,
  3121. "Device state is 0x%x = %s.\n",
  3122. dev_state,
  3123. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3124. /* Force to DEV_COLD unless someone else is starting a reset */
  3125. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  3126. ql_log(ql_log_info, vha, 0x00b7,
  3127. "HW State: COLD/RE-INIT.\n");
  3128. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  3129. }
  3130. }
  3131. int
  3132. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  3133. {
  3134. uint32_t fw_heartbeat_counter;
  3135. int status = 0;
  3136. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  3137. QLA82XX_PEG_ALIVE_COUNTER);
  3138. /* all 0xff, assume AER/EEH in progress, ignore */
  3139. if (fw_heartbeat_counter == 0xffffffff) {
  3140. ql_dbg(ql_dbg_timer, vha, 0x6003,
  3141. "FW heartbeat counter is 0xffffffff, "
  3142. "returning status=%d.\n", status);
  3143. return status;
  3144. }
  3145. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  3146. vha->seconds_since_last_heartbeat++;
  3147. /* FW not alive after 2 seconds */
  3148. if (vha->seconds_since_last_heartbeat == 2) {
  3149. vha->seconds_since_last_heartbeat = 0;
  3150. status = 1;
  3151. }
  3152. } else
  3153. vha->seconds_since_last_heartbeat = 0;
  3154. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  3155. if (status)
  3156. ql_dbg(ql_dbg_timer, vha, 0x6004,
  3157. "Returning status=%d.\n", status);
  3158. return status;
  3159. }
  3160. /*
  3161. * qla82xx_device_state_handler
  3162. * Main state handler
  3163. *
  3164. * Note:
  3165. * IDC lock must be held upon entry
  3166. *
  3167. * Return:
  3168. * Success : 0
  3169. * Failed : 1
  3170. */
  3171. int
  3172. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  3173. {
  3174. uint32_t dev_state;
  3175. uint32_t old_dev_state;
  3176. int rval = QLA_SUCCESS;
  3177. unsigned long dev_init_timeout;
  3178. struct qla_hw_data *ha = vha->hw;
  3179. int loopcount = 0;
  3180. qla82xx_idc_lock(ha);
  3181. if (!vha->flags.init_done)
  3182. qla82xx_set_drv_active(vha);
  3183. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3184. old_dev_state = dev_state;
  3185. ql_log(ql_log_info, vha, 0x009b,
  3186. "Device state is 0x%x = %s.\n",
  3187. dev_state,
  3188. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3189. /* wait for 30 seconds for device to go ready */
  3190. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  3191. while (1) {
  3192. if (time_after_eq(jiffies, dev_init_timeout)) {
  3193. ql_log(ql_log_fatal, vha, 0x009c,
  3194. "Device init failed.\n");
  3195. rval = QLA_FUNCTION_FAILED;
  3196. break;
  3197. }
  3198. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3199. if (old_dev_state != dev_state) {
  3200. loopcount = 0;
  3201. old_dev_state = dev_state;
  3202. }
  3203. if (loopcount < 5) {
  3204. ql_log(ql_log_info, vha, 0x009d,
  3205. "Device state is 0x%x = %s.\n",
  3206. dev_state,
  3207. dev_state < MAX_STATES ? qdev_state[dev_state] :
  3208. "Unknown");
  3209. }
  3210. switch (dev_state) {
  3211. case QLA82XX_DEV_READY:
  3212. goto exit;
  3213. case QLA82XX_DEV_COLD:
  3214. rval = qla82xx_device_bootstrap(vha);
  3215. goto exit;
  3216. case QLA82XX_DEV_INITIALIZING:
  3217. qla82xx_idc_unlock(ha);
  3218. msleep(1000);
  3219. qla82xx_idc_lock(ha);
  3220. break;
  3221. case QLA82XX_DEV_NEED_RESET:
  3222. if (!ql2xdontresethba)
  3223. qla82xx_need_reset_handler(vha);
  3224. dev_init_timeout = jiffies +
  3225. (ha->nx_dev_init_timeout * HZ);
  3226. break;
  3227. case QLA82XX_DEV_NEED_QUIESCENT:
  3228. qla82xx_need_qsnt_handler(vha);
  3229. /* Reset timeout value after quiescence handler */
  3230. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3231. * HZ);
  3232. break;
  3233. case QLA82XX_DEV_QUIESCENT:
  3234. /* Owner will exit and other will wait for the state
  3235. * to get changed
  3236. */
  3237. if (ha->flags.quiesce_owner)
  3238. goto exit;
  3239. qla82xx_idc_unlock(ha);
  3240. msleep(1000);
  3241. qla82xx_idc_lock(ha);
  3242. /* Reset timeout value after quiescence handler */
  3243. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3244. * HZ);
  3245. break;
  3246. case QLA82XX_DEV_FAILED:
  3247. qla82xx_dev_failed_handler(vha);
  3248. rval = QLA_FUNCTION_FAILED;
  3249. goto exit;
  3250. default:
  3251. qla82xx_idc_unlock(ha);
  3252. msleep(1000);
  3253. qla82xx_idc_lock(ha);
  3254. }
  3255. loopcount++;
  3256. }
  3257. exit:
  3258. qla82xx_idc_unlock(ha);
  3259. return rval;
  3260. }
  3261. void qla82xx_watchdog(scsi_qla_host_t *vha)
  3262. {
  3263. uint32_t dev_state, halt_status;
  3264. struct qla_hw_data *ha = vha->hw;
  3265. /* don't poll if reset is going on */
  3266. if (!ha->flags.isp82xx_reset_hdlr_active) {
  3267. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3268. if (dev_state == QLA82XX_DEV_NEED_RESET &&
  3269. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  3270. ql_log(ql_log_warn, vha, 0x6001,
  3271. "Adapter reset needed.\n");
  3272. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3273. qla2xxx_wake_dpc(vha);
  3274. } else if (dev_state == QLA82XX_DEV_NEED_QUIESCENT &&
  3275. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  3276. ql_log(ql_log_warn, vha, 0x6002,
  3277. "Quiescent needed.\n");
  3278. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  3279. qla2xxx_wake_dpc(vha);
  3280. } else {
  3281. if (qla82xx_check_fw_alive(vha)) {
  3282. halt_status = qla82xx_rd_32(ha,
  3283. QLA82XX_PEG_HALT_STATUS1);
  3284. ql_dbg(ql_dbg_timer, vha, 0x6005,
  3285. "dumping hw/fw registers:.\n "
  3286. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
  3287. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
  3288. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
  3289. " PEG_NET_4_PC: 0x%x.\n", halt_status,
  3290. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  3291. qla82xx_rd_32(ha,
  3292. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  3293. qla82xx_rd_32(ha,
  3294. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  3295. qla82xx_rd_32(ha,
  3296. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  3297. qla82xx_rd_32(ha,
  3298. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  3299. qla82xx_rd_32(ha,
  3300. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  3301. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3302. set_bit(ISP_UNRECOVERABLE,
  3303. &vha->dpc_flags);
  3304. } else {
  3305. ql_log(ql_log_info, vha, 0x6006,
  3306. "Detect abort needed.\n");
  3307. set_bit(ISP_ABORT_NEEDED,
  3308. &vha->dpc_flags);
  3309. }
  3310. qla2xxx_wake_dpc(vha);
  3311. ha->flags.isp82xx_fw_hung = 1;
  3312. if (ha->flags.mbox_busy) {
  3313. ha->flags.mbox_int = 1;
  3314. ql_log(ql_log_warn, vha, 0x6007,
  3315. "Due to FW hung, doing "
  3316. "premature completion of mbx "
  3317. "command.\n");
  3318. if (test_bit(MBX_INTR_WAIT,
  3319. &ha->mbx_cmd_flags))
  3320. complete(&ha->mbx_intr_comp);
  3321. }
  3322. }
  3323. }
  3324. }
  3325. }
  3326. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3327. {
  3328. int rval;
  3329. rval = qla82xx_device_state_handler(vha);
  3330. return rval;
  3331. }
  3332. /*
  3333. * qla82xx_abort_isp
  3334. * Resets ISP and aborts all outstanding commands.
  3335. *
  3336. * Input:
  3337. * ha = adapter block pointer.
  3338. *
  3339. * Returns:
  3340. * 0 = success
  3341. */
  3342. int
  3343. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3344. {
  3345. int rval;
  3346. struct qla_hw_data *ha = vha->hw;
  3347. uint32_t dev_state;
  3348. if (vha->device_flags & DFLG_DEV_FAILED) {
  3349. ql_log(ql_log_warn, vha, 0x8024,
  3350. "Device in failed state, exiting.\n");
  3351. return QLA_SUCCESS;
  3352. }
  3353. ha->flags.isp82xx_reset_hdlr_active = 1;
  3354. qla82xx_idc_lock(ha);
  3355. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3356. if (dev_state == QLA82XX_DEV_READY) {
  3357. ql_log(ql_log_info, vha, 0x8025,
  3358. "HW State: NEED RESET.\n");
  3359. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3360. QLA82XX_DEV_NEED_RESET);
  3361. } else
  3362. ql_log(ql_log_info, vha, 0x8026,
  3363. "Hw State: %s.\n", dev_state < MAX_STATES ?
  3364. qdev_state[dev_state] : "Unknown");
  3365. qla82xx_idc_unlock(ha);
  3366. rval = qla82xx_device_state_handler(vha);
  3367. qla82xx_idc_lock(ha);
  3368. qla82xx_clear_rst_ready(ha);
  3369. qla82xx_idc_unlock(ha);
  3370. if (rval == QLA_SUCCESS) {
  3371. ha->flags.isp82xx_fw_hung = 0;
  3372. ha->flags.isp82xx_reset_hdlr_active = 0;
  3373. qla82xx_restart_isp(vha);
  3374. }
  3375. if (rval) {
  3376. vha->flags.online = 1;
  3377. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3378. if (ha->isp_abort_cnt == 0) {
  3379. ql_log(ql_log_warn, vha, 0x8027,
  3380. "ISP error recover failed - board "
  3381. "disabled.\n");
  3382. /*
  3383. * The next call disables the board
  3384. * completely.
  3385. */
  3386. ha->isp_ops->reset_adapter(vha);
  3387. vha->flags.online = 0;
  3388. clear_bit(ISP_ABORT_RETRY,
  3389. &vha->dpc_flags);
  3390. rval = QLA_SUCCESS;
  3391. } else { /* schedule another ISP abort */
  3392. ha->isp_abort_cnt--;
  3393. ql_log(ql_log_warn, vha, 0x8036,
  3394. "ISP abort - retry remaining %d.\n",
  3395. ha->isp_abort_cnt);
  3396. rval = QLA_FUNCTION_FAILED;
  3397. }
  3398. } else {
  3399. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3400. ql_dbg(ql_dbg_taskm, vha, 0x8029,
  3401. "ISP error recovery - retrying (%d) more times.\n",
  3402. ha->isp_abort_cnt);
  3403. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3404. rval = QLA_FUNCTION_FAILED;
  3405. }
  3406. }
  3407. return rval;
  3408. }
  3409. /*
  3410. * qla82xx_fcoe_ctx_reset
  3411. * Perform a quick reset and aborts all outstanding commands.
  3412. * This will only perform an FCoE context reset and avoids a full blown
  3413. * chip reset.
  3414. *
  3415. * Input:
  3416. * ha = adapter block pointer.
  3417. * is_reset_path = flag for identifying the reset path.
  3418. *
  3419. * Returns:
  3420. * 0 = success
  3421. */
  3422. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3423. {
  3424. int rval = QLA_FUNCTION_FAILED;
  3425. if (vha->flags.online) {
  3426. /* Abort all outstanding commands, so as to be requeued later */
  3427. qla2x00_abort_isp_cleanup(vha);
  3428. }
  3429. /* Stop currently executing firmware.
  3430. * This will destroy existing FCoE context at the F/W end.
  3431. */
  3432. qla2x00_try_to_stop_firmware(vha);
  3433. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3434. rval = qla82xx_restart_isp(vha);
  3435. return rval;
  3436. }
  3437. /*
  3438. * qla2x00_wait_for_fcoe_ctx_reset
  3439. * Wait till the FCoE context is reset.
  3440. *
  3441. * Note:
  3442. * Does context switching here.
  3443. * Release SPIN_LOCK (if any) before calling this routine.
  3444. *
  3445. * Return:
  3446. * Success (fcoe_ctx reset is done) : 0
  3447. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3448. */
  3449. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3450. {
  3451. int status = QLA_FUNCTION_FAILED;
  3452. unsigned long wait_reset;
  3453. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3454. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3455. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3456. && time_before(jiffies, wait_reset)) {
  3457. set_current_state(TASK_UNINTERRUPTIBLE);
  3458. schedule_timeout(HZ);
  3459. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3460. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3461. status = QLA_SUCCESS;
  3462. break;
  3463. }
  3464. }
  3465. ql_dbg(ql_dbg_p3p, vha, 0xb027,
  3466. "%s status=%d.\n", status);
  3467. return status;
  3468. }
  3469. void
  3470. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3471. {
  3472. int i;
  3473. unsigned long flags;
  3474. struct qla_hw_data *ha = vha->hw;
  3475. /* Check if 82XX firmware is alive or not
  3476. * We may have arrived here from NEED_RESET
  3477. * detection only
  3478. */
  3479. if (!ha->flags.isp82xx_fw_hung) {
  3480. for (i = 0; i < 2; i++) {
  3481. msleep(1000);
  3482. if (qla82xx_check_fw_alive(vha)) {
  3483. ha->flags.isp82xx_fw_hung = 1;
  3484. if (ha->flags.mbox_busy) {
  3485. ha->flags.mbox_int = 1;
  3486. complete(&ha->mbx_intr_comp);
  3487. }
  3488. break;
  3489. }
  3490. }
  3491. }
  3492. ql_dbg(ql_dbg_init, vha, 0x00b0,
  3493. "Entered %s fw_hung=%d.\n",
  3494. __func__, ha->flags.isp82xx_fw_hung);
  3495. /* Abort all commands gracefully if fw NOT hung */
  3496. if (!ha->flags.isp82xx_fw_hung) {
  3497. int cnt, que;
  3498. srb_t *sp;
  3499. struct req_que *req;
  3500. spin_lock_irqsave(&ha->hardware_lock, flags);
  3501. for (que = 0; que < ha->max_req_queues; que++) {
  3502. req = ha->req_q_map[que];
  3503. if (!req)
  3504. continue;
  3505. for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) {
  3506. sp = req->outstanding_cmds[cnt];
  3507. if (sp) {
  3508. if (!sp->ctx ||
  3509. (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
  3510. spin_unlock_irqrestore(
  3511. &ha->hardware_lock, flags);
  3512. if (ha->isp_ops->abort_command(sp)) {
  3513. ql_log(ql_log_info, vha,
  3514. 0x00b1,
  3515. "mbx abort failed.\n");
  3516. } else {
  3517. ql_log(ql_log_info, vha,
  3518. 0x00b2,
  3519. "mbx abort success.\n");
  3520. }
  3521. spin_lock_irqsave(&ha->hardware_lock, flags);
  3522. }
  3523. }
  3524. }
  3525. }
  3526. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3527. /* Wait for pending cmds (physical and virtual) to complete */
  3528. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3529. WAIT_HOST) == QLA_SUCCESS) {
  3530. ql_dbg(ql_dbg_init, vha, 0x00b3,
  3531. "Done wait for "
  3532. "pending commands.\n");
  3533. }
  3534. }
  3535. }