qla_mbx.c 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/gfp.h>
  10. /*
  11. * qla2x00_mailbox_command
  12. * Issue mailbox command and waits for completion.
  13. *
  14. * Input:
  15. * ha = adapter block pointer.
  16. * mcp = driver internal mbx struct pointer.
  17. *
  18. * Output:
  19. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  20. *
  21. * Returns:
  22. * 0 : QLA_SUCCESS = cmd performed success
  23. * 1 : QLA_FUNCTION_FAILED (error encountered)
  24. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  25. *
  26. * Context:
  27. * Kernel context.
  28. */
  29. static int
  30. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  31. {
  32. int rval;
  33. unsigned long flags = 0;
  34. device_reg_t __iomem *reg;
  35. uint8_t abort_active;
  36. uint8_t io_lock_on;
  37. uint16_t command = 0;
  38. uint16_t *iptr;
  39. uint16_t __iomem *optr;
  40. uint32_t cnt;
  41. uint32_t mboxes;
  42. unsigned long wait_time;
  43. struct qla_hw_data *ha = vha->hw;
  44. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  45. ql_dbg(ql_dbg_mbx, base_vha, 0x1000, "Entered %s.\n", __func__);
  46. if (ha->pdev->error_state > pci_channel_io_frozen) {
  47. ql_log(ql_log_warn, base_vha, 0x1001,
  48. "error_state is greater than pci_channel_io_frozen, "
  49. "exiting.\n");
  50. return QLA_FUNCTION_TIMEOUT;
  51. }
  52. if (vha->device_flags & DFLG_DEV_FAILED) {
  53. ql_log(ql_log_warn, base_vha, 0x1002,
  54. "Device in failed state, exiting.\n");
  55. return QLA_FUNCTION_TIMEOUT;
  56. }
  57. reg = ha->iobase;
  58. io_lock_on = base_vha->flags.init_done;
  59. rval = QLA_SUCCESS;
  60. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  61. if (ha->flags.pci_channel_io_perm_failure) {
  62. ql_log(ql_log_warn, base_vha, 0x1003,
  63. "Perm failure on EEH timeout MBX, exiting.\n");
  64. return QLA_FUNCTION_TIMEOUT;
  65. }
  66. if (ha->flags.isp82xx_fw_hung) {
  67. /* Setting Link-Down error */
  68. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  69. ql_log(ql_log_warn, base_vha, 0x1004,
  70. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  71. rval = QLA_FUNCTION_FAILED;
  72. goto premature_exit;
  73. }
  74. /*
  75. * Wait for active mailbox commands to finish by waiting at most tov
  76. * seconds. This is to serialize actual issuing of mailbox cmds during
  77. * non ISP abort time.
  78. */
  79. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  80. /* Timeout occurred. Return error. */
  81. ql_log(ql_log_warn, base_vha, 0x1005,
  82. "Cmd access timeout, Exiting.\n");
  83. return QLA_FUNCTION_TIMEOUT;
  84. }
  85. ha->flags.mbox_busy = 1;
  86. /* Save mailbox command for debug */
  87. ha->mcp = mcp;
  88. ql_dbg(ql_dbg_mbx, base_vha, 0x1006,
  89. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  90. spin_lock_irqsave(&ha->hardware_lock, flags);
  91. /* Load mailbox registers. */
  92. if (IS_QLA82XX(ha))
  93. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  94. else if (IS_FWI2_CAPABLE(ha) && !IS_QLA82XX(ha))
  95. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  96. else
  97. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  98. iptr = mcp->mb;
  99. command = mcp->mb[0];
  100. mboxes = mcp->out_mb;
  101. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  102. if (IS_QLA2200(ha) && cnt == 8)
  103. optr =
  104. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  105. if (mboxes & BIT_0)
  106. WRT_REG_WORD(optr, *iptr);
  107. mboxes >>= 1;
  108. optr++;
  109. iptr++;
  110. }
  111. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1111,
  112. "Loaded MBX registers (displayed in bytes) =.\n");
  113. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1112,
  114. (uint8_t *)mcp->mb, 16);
  115. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1113,
  116. ".\n");
  117. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1114,
  118. ((uint8_t *)mcp->mb + 0x10), 16);
  119. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1115,
  120. ".\n");
  121. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1116,
  122. ((uint8_t *)mcp->mb + 0x20), 8);
  123. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1117,
  124. "I/O Address = %p.\n", optr);
  125. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x100e);
  126. /* Issue set host interrupt command to send cmd out. */
  127. ha->flags.mbox_int = 0;
  128. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  129. /* Unlock mbx registers and wait for interrupt */
  130. ql_dbg(ql_dbg_mbx, base_vha, 0x100f,
  131. "Going to unlock irq & waiting for interrupts. "
  132. "jiffies=%lx.\n", jiffies);
  133. /* Wait for mbx cmd completion until timeout */
  134. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  135. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  136. if (IS_QLA82XX(ha)) {
  137. if (RD_REG_DWORD(&reg->isp82.hint) &
  138. HINT_MBX_INT_PENDING) {
  139. spin_unlock_irqrestore(&ha->hardware_lock,
  140. flags);
  141. ql_dbg(ql_dbg_mbx, base_vha, 0x1010,
  142. "Pending mailbox timeout, exiting.\n");
  143. rval = QLA_FUNCTION_TIMEOUT;
  144. goto premature_exit;
  145. }
  146. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  147. } else if (IS_FWI2_CAPABLE(ha))
  148. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  149. else
  150. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  151. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  152. wait_for_completion_timeout(&ha->mbx_intr_comp, mcp->tov * HZ);
  153. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  154. } else {
  155. ql_dbg(ql_dbg_mbx, base_vha, 0x1011,
  156. "Cmd=%x Polling Mode.\n", command);
  157. if (IS_QLA82XX(ha)) {
  158. if (RD_REG_DWORD(&reg->isp82.hint) &
  159. HINT_MBX_INT_PENDING) {
  160. spin_unlock_irqrestore(&ha->hardware_lock,
  161. flags);
  162. ql_dbg(ql_dbg_mbx, base_vha, 0x1012,
  163. "Pending mailbox timeout, exiting.\n");
  164. rval = QLA_FUNCTION_TIMEOUT;
  165. goto premature_exit;
  166. }
  167. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  168. } else if (IS_FWI2_CAPABLE(ha))
  169. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  170. else
  171. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  172. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  173. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  174. while (!ha->flags.mbox_int) {
  175. if (time_after(jiffies, wait_time))
  176. break;
  177. /* Check for pending interrupts. */
  178. qla2x00_poll(ha->rsp_q_map[0]);
  179. if (!ha->flags.mbox_int &&
  180. !(IS_QLA2200(ha) &&
  181. command == MBC_LOAD_RISC_RAM_EXTENDED))
  182. msleep(10);
  183. } /* while */
  184. ql_dbg(ql_dbg_mbx, base_vha, 0x1013,
  185. "Waited %d sec.\n",
  186. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  187. }
  188. /* Check whether we timed out */
  189. if (ha->flags.mbox_int) {
  190. uint16_t *iptr2;
  191. ql_dbg(ql_dbg_mbx, base_vha, 0x1014,
  192. "Cmd=%x completed.\n", command);
  193. /* Got interrupt. Clear the flag. */
  194. ha->flags.mbox_int = 0;
  195. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  196. if (ha->flags.isp82xx_fw_hung) {
  197. ha->flags.mbox_busy = 0;
  198. /* Setting Link-Down error */
  199. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  200. ha->mcp = NULL;
  201. rval = QLA_FUNCTION_FAILED;
  202. ql_log(ql_log_warn, base_vha, 0x1015,
  203. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  204. goto premature_exit;
  205. }
  206. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  207. rval = QLA_FUNCTION_FAILED;
  208. /* Load return mailbox registers. */
  209. iptr2 = mcp->mb;
  210. iptr = (uint16_t *)&ha->mailbox_out[0];
  211. mboxes = mcp->in_mb;
  212. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  213. if (mboxes & BIT_0)
  214. *iptr2 = *iptr;
  215. mboxes >>= 1;
  216. iptr2++;
  217. iptr++;
  218. }
  219. } else {
  220. uint16_t mb0;
  221. uint32_t ictrl;
  222. if (IS_FWI2_CAPABLE(ha)) {
  223. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  224. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  225. } else {
  226. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  227. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  228. }
  229. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1119,
  230. "MBX Command timeout for cmd %x.\n", command);
  231. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x111a,
  232. "iocontrol=%x jiffies=%lx.\n", ictrl, jiffies);
  233. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x111b,
  234. "mb[0] = 0x%x.\n", mb0);
  235. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1019);
  236. rval = QLA_FUNCTION_TIMEOUT;
  237. }
  238. ha->flags.mbox_busy = 0;
  239. /* Clean up */
  240. ha->mcp = NULL;
  241. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  242. ql_dbg(ql_dbg_mbx, base_vha, 0x101a,
  243. "Checking for additional resp interrupt.\n");
  244. /* polling mode for non isp_abort commands. */
  245. qla2x00_poll(ha->rsp_q_map[0]);
  246. }
  247. if (rval == QLA_FUNCTION_TIMEOUT &&
  248. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  249. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  250. ha->flags.eeh_busy) {
  251. /* not in dpc. schedule it for dpc to take over. */
  252. ql_dbg(ql_dbg_mbx, base_vha, 0x101b,
  253. "Timeout, schedule isp_abort_needed.\n");
  254. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  255. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  256. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  257. ql_log(ql_log_info, base_vha, 0x101c,
  258. "Mailbox cmd timeout occured. "
  259. "Scheduling ISP abort eeh_busy=0x%x.\n",
  260. ha->flags.eeh_busy);
  261. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  262. qla2xxx_wake_dpc(vha);
  263. }
  264. } else if (!abort_active) {
  265. /* call abort directly since we are in the DPC thread */
  266. ql_dbg(ql_dbg_mbx, base_vha, 0x101d,
  267. "Timeout, calling abort_isp.\n");
  268. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  269. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  270. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  271. ql_log(ql_log_info, base_vha, 0x101e,
  272. "Mailbox cmd timeout occured. "
  273. "Scheduling ISP abort.\n");
  274. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  275. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  276. if (ha->isp_ops->abort_isp(vha)) {
  277. /* Failed. retry later. */
  278. set_bit(ISP_ABORT_NEEDED,
  279. &vha->dpc_flags);
  280. }
  281. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  282. ql_dbg(ql_dbg_mbx, base_vha, 0x101f,
  283. "Finished abort_isp.\n");
  284. }
  285. }
  286. }
  287. premature_exit:
  288. /* Allow next mbx cmd to come in. */
  289. complete(&ha->mbx_cmd_comp);
  290. if (rval) {
  291. ql_dbg(ql_dbg_mbx, base_vha, 0x1020,
  292. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, cmd=%x ****.\n",
  293. mcp->mb[0], mcp->mb[1], mcp->mb[2], command);
  294. } else {
  295. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  296. }
  297. return rval;
  298. }
  299. int
  300. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  301. uint32_t risc_code_size)
  302. {
  303. int rval;
  304. struct qla_hw_data *ha = vha->hw;
  305. mbx_cmd_t mc;
  306. mbx_cmd_t *mcp = &mc;
  307. ql_dbg(ql_dbg_mbx, vha, 0x1022, "Entered %s.\n", __func__);
  308. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  309. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  310. mcp->mb[8] = MSW(risc_addr);
  311. mcp->out_mb = MBX_8|MBX_0;
  312. } else {
  313. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  314. mcp->out_mb = MBX_0;
  315. }
  316. mcp->mb[1] = LSW(risc_addr);
  317. mcp->mb[2] = MSW(req_dma);
  318. mcp->mb[3] = LSW(req_dma);
  319. mcp->mb[6] = MSW(MSD(req_dma));
  320. mcp->mb[7] = LSW(MSD(req_dma));
  321. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  322. if (IS_FWI2_CAPABLE(ha)) {
  323. mcp->mb[4] = MSW(risc_code_size);
  324. mcp->mb[5] = LSW(risc_code_size);
  325. mcp->out_mb |= MBX_5|MBX_4;
  326. } else {
  327. mcp->mb[4] = LSW(risc_code_size);
  328. mcp->out_mb |= MBX_4;
  329. }
  330. mcp->in_mb = MBX_0;
  331. mcp->tov = MBX_TOV_SECONDS;
  332. mcp->flags = 0;
  333. rval = qla2x00_mailbox_command(vha, mcp);
  334. if (rval != QLA_SUCCESS) {
  335. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  336. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  337. } else {
  338. ql_dbg(ql_dbg_mbx, vha, 0x1024, "Done %s.\n", __func__);
  339. }
  340. return rval;
  341. }
  342. #define EXTENDED_BB_CREDITS BIT_0
  343. /*
  344. * qla2x00_execute_fw
  345. * Start adapter firmware.
  346. *
  347. * Input:
  348. * ha = adapter block pointer.
  349. * TARGET_QUEUE_LOCK must be released.
  350. * ADAPTER_STATE_LOCK must be released.
  351. *
  352. * Returns:
  353. * qla2x00 local function return status code.
  354. *
  355. * Context:
  356. * Kernel context.
  357. */
  358. int
  359. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  360. {
  361. int rval;
  362. struct qla_hw_data *ha = vha->hw;
  363. mbx_cmd_t mc;
  364. mbx_cmd_t *mcp = &mc;
  365. ql_dbg(ql_dbg_mbx, vha, 0x1025, "Entered %s.\n", __func__);
  366. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  367. mcp->out_mb = MBX_0;
  368. mcp->in_mb = MBX_0;
  369. if (IS_FWI2_CAPABLE(ha)) {
  370. mcp->mb[1] = MSW(risc_addr);
  371. mcp->mb[2] = LSW(risc_addr);
  372. mcp->mb[3] = 0;
  373. if (IS_QLA81XX(ha)) {
  374. struct nvram_81xx *nv = ha->nvram;
  375. mcp->mb[4] = (nv->enhanced_features &
  376. EXTENDED_BB_CREDITS);
  377. } else
  378. mcp->mb[4] = 0;
  379. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  380. mcp->in_mb |= MBX_1;
  381. } else {
  382. mcp->mb[1] = LSW(risc_addr);
  383. mcp->out_mb |= MBX_1;
  384. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  385. mcp->mb[2] = 0;
  386. mcp->out_mb |= MBX_2;
  387. }
  388. }
  389. mcp->tov = MBX_TOV_SECONDS;
  390. mcp->flags = 0;
  391. rval = qla2x00_mailbox_command(vha, mcp);
  392. if (rval != QLA_SUCCESS) {
  393. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  394. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  395. } else {
  396. if (IS_FWI2_CAPABLE(ha)) {
  397. ql_dbg(ql_dbg_mbx, vha, 0x1027,
  398. "Done exchanges=%x.\n", mcp->mb[1]);
  399. } else {
  400. ql_dbg(ql_dbg_mbx, vha, 0x1028, "Done %s.\n", __func__);
  401. }
  402. }
  403. return rval;
  404. }
  405. /*
  406. * qla2x00_get_fw_version
  407. * Get firmware version.
  408. *
  409. * Input:
  410. * ha: adapter state pointer.
  411. * major: pointer for major number.
  412. * minor: pointer for minor number.
  413. * subminor: pointer for subminor number.
  414. *
  415. * Returns:
  416. * qla2x00 local function return status code.
  417. *
  418. * Context:
  419. * Kernel context.
  420. */
  421. int
  422. qla2x00_get_fw_version(scsi_qla_host_t *vha, uint16_t *major, uint16_t *minor,
  423. uint16_t *subminor, uint16_t *attributes, uint32_t *memory, uint8_t *mpi,
  424. uint32_t *mpi_caps, uint8_t *phy)
  425. {
  426. int rval;
  427. mbx_cmd_t mc;
  428. mbx_cmd_t *mcp = &mc;
  429. ql_dbg(ql_dbg_mbx, vha, 0x1029, "Entered %s.\n", __func__);
  430. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  431. mcp->out_mb = MBX_0;
  432. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  433. if (IS_QLA81XX(vha->hw))
  434. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  435. mcp->flags = 0;
  436. mcp->tov = MBX_TOV_SECONDS;
  437. rval = qla2x00_mailbox_command(vha, mcp);
  438. if (rval != QLA_SUCCESS)
  439. goto failed;
  440. /* Return mailbox data. */
  441. *major = mcp->mb[1];
  442. *minor = mcp->mb[2];
  443. *subminor = mcp->mb[3];
  444. *attributes = mcp->mb[6];
  445. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  446. *memory = 0x1FFFF; /* Defaults to 128KB. */
  447. else
  448. *memory = (mcp->mb[5] << 16) | mcp->mb[4];
  449. if (IS_QLA81XX(vha->hw)) {
  450. mpi[0] = mcp->mb[10] & 0xff;
  451. mpi[1] = mcp->mb[11] >> 8;
  452. mpi[2] = mcp->mb[11] & 0xff;
  453. *mpi_caps = (mcp->mb[12] << 16) | mcp->mb[13];
  454. phy[0] = mcp->mb[8] & 0xff;
  455. phy[1] = mcp->mb[9] >> 8;
  456. phy[2] = mcp->mb[9] & 0xff;
  457. }
  458. failed:
  459. if (rval != QLA_SUCCESS) {
  460. /*EMPTY*/
  461. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  462. } else {
  463. /*EMPTY*/
  464. ql_dbg(ql_dbg_mbx, vha, 0x102b, "Done %s.\n", __func__);
  465. }
  466. return rval;
  467. }
  468. /*
  469. * qla2x00_get_fw_options
  470. * Set firmware options.
  471. *
  472. * Input:
  473. * ha = adapter block pointer.
  474. * fwopt = pointer for firmware options.
  475. *
  476. * Returns:
  477. * qla2x00 local function return status code.
  478. *
  479. * Context:
  480. * Kernel context.
  481. */
  482. int
  483. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  484. {
  485. int rval;
  486. mbx_cmd_t mc;
  487. mbx_cmd_t *mcp = &mc;
  488. ql_dbg(ql_dbg_mbx, vha, 0x102c, "Entered %s.\n", __func__);
  489. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  490. mcp->out_mb = MBX_0;
  491. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  492. mcp->tov = MBX_TOV_SECONDS;
  493. mcp->flags = 0;
  494. rval = qla2x00_mailbox_command(vha, mcp);
  495. if (rval != QLA_SUCCESS) {
  496. /*EMPTY*/
  497. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  498. } else {
  499. fwopts[0] = mcp->mb[0];
  500. fwopts[1] = mcp->mb[1];
  501. fwopts[2] = mcp->mb[2];
  502. fwopts[3] = mcp->mb[3];
  503. ql_dbg(ql_dbg_mbx, vha, 0x102e, "Done %s.\n", __func__);
  504. }
  505. return rval;
  506. }
  507. /*
  508. * qla2x00_set_fw_options
  509. * Set firmware options.
  510. *
  511. * Input:
  512. * ha = adapter block pointer.
  513. * fwopt = pointer for firmware options.
  514. *
  515. * Returns:
  516. * qla2x00 local function return status code.
  517. *
  518. * Context:
  519. * Kernel context.
  520. */
  521. int
  522. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  523. {
  524. int rval;
  525. mbx_cmd_t mc;
  526. mbx_cmd_t *mcp = &mc;
  527. ql_dbg(ql_dbg_mbx, vha, 0x102f, "Entered %s.\n", __func__);
  528. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  529. mcp->mb[1] = fwopts[1];
  530. mcp->mb[2] = fwopts[2];
  531. mcp->mb[3] = fwopts[3];
  532. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  533. mcp->in_mb = MBX_0;
  534. if (IS_FWI2_CAPABLE(vha->hw)) {
  535. mcp->in_mb |= MBX_1;
  536. } else {
  537. mcp->mb[10] = fwopts[10];
  538. mcp->mb[11] = fwopts[11];
  539. mcp->mb[12] = 0; /* Undocumented, but used */
  540. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  541. }
  542. mcp->tov = MBX_TOV_SECONDS;
  543. mcp->flags = 0;
  544. rval = qla2x00_mailbox_command(vha, mcp);
  545. fwopts[0] = mcp->mb[0];
  546. if (rval != QLA_SUCCESS) {
  547. /*EMPTY*/
  548. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  549. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  550. } else {
  551. /*EMPTY*/
  552. ql_dbg(ql_dbg_mbx, vha, 0x1031, "Done %s.\n", __func__);
  553. }
  554. return rval;
  555. }
  556. /*
  557. * qla2x00_mbx_reg_test
  558. * Mailbox register wrap test.
  559. *
  560. * Input:
  561. * ha = adapter block pointer.
  562. * TARGET_QUEUE_LOCK must be released.
  563. * ADAPTER_STATE_LOCK must be released.
  564. *
  565. * Returns:
  566. * qla2x00 local function return status code.
  567. *
  568. * Context:
  569. * Kernel context.
  570. */
  571. int
  572. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  573. {
  574. int rval;
  575. mbx_cmd_t mc;
  576. mbx_cmd_t *mcp = &mc;
  577. ql_dbg(ql_dbg_mbx, vha, 0x1032, "Entered %s.\n", __func__);
  578. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  579. mcp->mb[1] = 0xAAAA;
  580. mcp->mb[2] = 0x5555;
  581. mcp->mb[3] = 0xAA55;
  582. mcp->mb[4] = 0x55AA;
  583. mcp->mb[5] = 0xA5A5;
  584. mcp->mb[6] = 0x5A5A;
  585. mcp->mb[7] = 0x2525;
  586. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  587. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  588. mcp->tov = MBX_TOV_SECONDS;
  589. mcp->flags = 0;
  590. rval = qla2x00_mailbox_command(vha, mcp);
  591. if (rval == QLA_SUCCESS) {
  592. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  593. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  594. rval = QLA_FUNCTION_FAILED;
  595. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  596. mcp->mb[7] != 0x2525)
  597. rval = QLA_FUNCTION_FAILED;
  598. }
  599. if (rval != QLA_SUCCESS) {
  600. /*EMPTY*/
  601. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  602. } else {
  603. /*EMPTY*/
  604. ql_dbg(ql_dbg_mbx, vha, 0x1034, "Done %s.\n", __func__);
  605. }
  606. return rval;
  607. }
  608. /*
  609. * qla2x00_verify_checksum
  610. * Verify firmware checksum.
  611. *
  612. * Input:
  613. * ha = adapter block pointer.
  614. * TARGET_QUEUE_LOCK must be released.
  615. * ADAPTER_STATE_LOCK must be released.
  616. *
  617. * Returns:
  618. * qla2x00 local function return status code.
  619. *
  620. * Context:
  621. * Kernel context.
  622. */
  623. int
  624. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  625. {
  626. int rval;
  627. mbx_cmd_t mc;
  628. mbx_cmd_t *mcp = &mc;
  629. ql_dbg(ql_dbg_mbx, vha, 0x1035, "Entered %s.\n", __func__);
  630. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  631. mcp->out_mb = MBX_0;
  632. mcp->in_mb = MBX_0;
  633. if (IS_FWI2_CAPABLE(vha->hw)) {
  634. mcp->mb[1] = MSW(risc_addr);
  635. mcp->mb[2] = LSW(risc_addr);
  636. mcp->out_mb |= MBX_2|MBX_1;
  637. mcp->in_mb |= MBX_2|MBX_1;
  638. } else {
  639. mcp->mb[1] = LSW(risc_addr);
  640. mcp->out_mb |= MBX_1;
  641. mcp->in_mb |= MBX_1;
  642. }
  643. mcp->tov = MBX_TOV_SECONDS;
  644. mcp->flags = 0;
  645. rval = qla2x00_mailbox_command(vha, mcp);
  646. if (rval != QLA_SUCCESS) {
  647. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  648. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  649. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  650. } else {
  651. ql_dbg(ql_dbg_mbx, vha, 0x1037, "Done %s.\n", __func__);
  652. }
  653. return rval;
  654. }
  655. /*
  656. * qla2x00_issue_iocb
  657. * Issue IOCB using mailbox command
  658. *
  659. * Input:
  660. * ha = adapter state pointer.
  661. * buffer = buffer pointer.
  662. * phys_addr = physical address of buffer.
  663. * size = size of buffer.
  664. * TARGET_QUEUE_LOCK must be released.
  665. * ADAPTER_STATE_LOCK must be released.
  666. *
  667. * Returns:
  668. * qla2x00 local function return status code.
  669. *
  670. * Context:
  671. * Kernel context.
  672. */
  673. int
  674. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  675. dma_addr_t phys_addr, size_t size, uint32_t tov)
  676. {
  677. int rval;
  678. mbx_cmd_t mc;
  679. mbx_cmd_t *mcp = &mc;
  680. ql_dbg(ql_dbg_mbx, vha, 0x1038, "Entered %s.\n", __func__);
  681. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  682. mcp->mb[1] = 0;
  683. mcp->mb[2] = MSW(phys_addr);
  684. mcp->mb[3] = LSW(phys_addr);
  685. mcp->mb[6] = MSW(MSD(phys_addr));
  686. mcp->mb[7] = LSW(MSD(phys_addr));
  687. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  688. mcp->in_mb = MBX_2|MBX_0;
  689. mcp->tov = tov;
  690. mcp->flags = 0;
  691. rval = qla2x00_mailbox_command(vha, mcp);
  692. if (rval != QLA_SUCCESS) {
  693. /*EMPTY*/
  694. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  695. } else {
  696. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  697. /* Mask reserved bits. */
  698. sts_entry->entry_status &=
  699. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  700. ql_dbg(ql_dbg_mbx, vha, 0x103a, "Done %s.\n", __func__);
  701. }
  702. return rval;
  703. }
  704. int
  705. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  706. size_t size)
  707. {
  708. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  709. MBX_TOV_SECONDS);
  710. }
  711. /*
  712. * qla2x00_abort_command
  713. * Abort command aborts a specified IOCB.
  714. *
  715. * Input:
  716. * ha = adapter block pointer.
  717. * sp = SB structure pointer.
  718. *
  719. * Returns:
  720. * qla2x00 local function return status code.
  721. *
  722. * Context:
  723. * Kernel context.
  724. */
  725. int
  726. qla2x00_abort_command(srb_t *sp)
  727. {
  728. unsigned long flags = 0;
  729. int rval;
  730. uint32_t handle = 0;
  731. mbx_cmd_t mc;
  732. mbx_cmd_t *mcp = &mc;
  733. fc_port_t *fcport = sp->fcport;
  734. scsi_qla_host_t *vha = fcport->vha;
  735. struct qla_hw_data *ha = vha->hw;
  736. struct req_que *req = vha->req;
  737. ql_dbg(ql_dbg_mbx, vha, 0x103b, "Entered %s.\n", __func__);
  738. spin_lock_irqsave(&ha->hardware_lock, flags);
  739. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  740. if (req->outstanding_cmds[handle] == sp)
  741. break;
  742. }
  743. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  744. if (handle == MAX_OUTSTANDING_COMMANDS) {
  745. /* command not found */
  746. return QLA_FUNCTION_FAILED;
  747. }
  748. mcp->mb[0] = MBC_ABORT_COMMAND;
  749. if (HAS_EXTENDED_IDS(ha))
  750. mcp->mb[1] = fcport->loop_id;
  751. else
  752. mcp->mb[1] = fcport->loop_id << 8;
  753. mcp->mb[2] = (uint16_t)handle;
  754. mcp->mb[3] = (uint16_t)(handle >> 16);
  755. mcp->mb[6] = (uint16_t)sp->cmd->device->lun;
  756. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  757. mcp->in_mb = MBX_0;
  758. mcp->tov = MBX_TOV_SECONDS;
  759. mcp->flags = 0;
  760. rval = qla2x00_mailbox_command(vha, mcp);
  761. if (rval != QLA_SUCCESS) {
  762. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  763. } else {
  764. ql_dbg(ql_dbg_mbx, vha, 0x103d, "Done %s.\n", __func__);
  765. }
  766. return rval;
  767. }
  768. int
  769. qla2x00_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  770. {
  771. int rval, rval2;
  772. mbx_cmd_t mc;
  773. mbx_cmd_t *mcp = &mc;
  774. scsi_qla_host_t *vha;
  775. struct req_que *req;
  776. struct rsp_que *rsp;
  777. l = l;
  778. vha = fcport->vha;
  779. ql_dbg(ql_dbg_mbx, vha, 0x103e, "Entered %s.\n", __func__);
  780. req = vha->hw->req_q_map[0];
  781. rsp = req->rsp;
  782. mcp->mb[0] = MBC_ABORT_TARGET;
  783. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  784. if (HAS_EXTENDED_IDS(vha->hw)) {
  785. mcp->mb[1] = fcport->loop_id;
  786. mcp->mb[10] = 0;
  787. mcp->out_mb |= MBX_10;
  788. } else {
  789. mcp->mb[1] = fcport->loop_id << 8;
  790. }
  791. mcp->mb[2] = vha->hw->loop_reset_delay;
  792. mcp->mb[9] = vha->vp_idx;
  793. mcp->in_mb = MBX_0;
  794. mcp->tov = MBX_TOV_SECONDS;
  795. mcp->flags = 0;
  796. rval = qla2x00_mailbox_command(vha, mcp);
  797. if (rval != QLA_SUCCESS) {
  798. ql_dbg(ql_dbg_mbx, vha, 0x103f, "Failed=%x.\n", rval);
  799. }
  800. /* Issue marker IOCB. */
  801. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  802. MK_SYNC_ID);
  803. if (rval2 != QLA_SUCCESS) {
  804. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  805. "Failed to issue marker IOCB (%x).\n", rval2);
  806. } else {
  807. ql_dbg(ql_dbg_mbx, vha, 0x1041, "Done %s.\n", __func__);
  808. }
  809. return rval;
  810. }
  811. int
  812. qla2x00_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  813. {
  814. int rval, rval2;
  815. mbx_cmd_t mc;
  816. mbx_cmd_t *mcp = &mc;
  817. scsi_qla_host_t *vha;
  818. struct req_que *req;
  819. struct rsp_que *rsp;
  820. vha = fcport->vha;
  821. ql_dbg(ql_dbg_mbx, vha, 0x1042, "Entered %s.\n", __func__);
  822. req = vha->hw->req_q_map[0];
  823. rsp = req->rsp;
  824. mcp->mb[0] = MBC_LUN_RESET;
  825. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  826. if (HAS_EXTENDED_IDS(vha->hw))
  827. mcp->mb[1] = fcport->loop_id;
  828. else
  829. mcp->mb[1] = fcport->loop_id << 8;
  830. mcp->mb[2] = l;
  831. mcp->mb[3] = 0;
  832. mcp->mb[9] = vha->vp_idx;
  833. mcp->in_mb = MBX_0;
  834. mcp->tov = MBX_TOV_SECONDS;
  835. mcp->flags = 0;
  836. rval = qla2x00_mailbox_command(vha, mcp);
  837. if (rval != QLA_SUCCESS) {
  838. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  839. }
  840. /* Issue marker IOCB. */
  841. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  842. MK_SYNC_ID_LUN);
  843. if (rval2 != QLA_SUCCESS) {
  844. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  845. "Failed to issue marker IOCB (%x).\n", rval2);
  846. } else {
  847. ql_dbg(ql_dbg_mbx, vha, 0x1045, "Done %s.\n", __func__);
  848. }
  849. return rval;
  850. }
  851. /*
  852. * qla2x00_get_adapter_id
  853. * Get adapter ID and topology.
  854. *
  855. * Input:
  856. * ha = adapter block pointer.
  857. * id = pointer for loop ID.
  858. * al_pa = pointer for AL_PA.
  859. * area = pointer for area.
  860. * domain = pointer for domain.
  861. * top = pointer for topology.
  862. * TARGET_QUEUE_LOCK must be released.
  863. * ADAPTER_STATE_LOCK must be released.
  864. *
  865. * Returns:
  866. * qla2x00 local function return status code.
  867. *
  868. * Context:
  869. * Kernel context.
  870. */
  871. int
  872. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  873. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  874. {
  875. int rval;
  876. mbx_cmd_t mc;
  877. mbx_cmd_t *mcp = &mc;
  878. ql_dbg(ql_dbg_mbx, vha, 0x1046, "Entered %s.\n", __func__);
  879. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  880. mcp->mb[9] = vha->vp_idx;
  881. mcp->out_mb = MBX_9|MBX_0;
  882. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  883. if (IS_QLA8XXX_TYPE(vha->hw))
  884. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  885. mcp->tov = MBX_TOV_SECONDS;
  886. mcp->flags = 0;
  887. rval = qla2x00_mailbox_command(vha, mcp);
  888. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  889. rval = QLA_COMMAND_ERROR;
  890. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  891. rval = QLA_INVALID_COMMAND;
  892. /* Return data. */
  893. *id = mcp->mb[1];
  894. *al_pa = LSB(mcp->mb[2]);
  895. *area = MSB(mcp->mb[2]);
  896. *domain = LSB(mcp->mb[3]);
  897. *top = mcp->mb[6];
  898. *sw_cap = mcp->mb[7];
  899. if (rval != QLA_SUCCESS) {
  900. /*EMPTY*/
  901. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  902. } else {
  903. ql_dbg(ql_dbg_mbx, vha, 0x1048, "Done %s.\n", __func__);
  904. if (IS_QLA8XXX_TYPE(vha->hw)) {
  905. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  906. vha->fcoe_fcf_idx = mcp->mb[10];
  907. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  908. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  909. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  910. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  911. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  912. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  913. }
  914. }
  915. return rval;
  916. }
  917. /*
  918. * qla2x00_get_retry_cnt
  919. * Get current firmware login retry count and delay.
  920. *
  921. * Input:
  922. * ha = adapter block pointer.
  923. * retry_cnt = pointer to login retry count.
  924. * tov = pointer to login timeout value.
  925. *
  926. * Returns:
  927. * qla2x00 local function return status code.
  928. *
  929. * Context:
  930. * Kernel context.
  931. */
  932. int
  933. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  934. uint16_t *r_a_tov)
  935. {
  936. int rval;
  937. uint16_t ratov;
  938. mbx_cmd_t mc;
  939. mbx_cmd_t *mcp = &mc;
  940. ql_dbg(ql_dbg_mbx, vha, 0x1049, "Entered %s.\n", __func__);
  941. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  942. mcp->out_mb = MBX_0;
  943. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  944. mcp->tov = MBX_TOV_SECONDS;
  945. mcp->flags = 0;
  946. rval = qla2x00_mailbox_command(vha, mcp);
  947. if (rval != QLA_SUCCESS) {
  948. /*EMPTY*/
  949. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  950. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  951. } else {
  952. /* Convert returned data and check our values. */
  953. *r_a_tov = mcp->mb[3] / 2;
  954. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  955. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  956. /* Update to the larger values */
  957. *retry_cnt = (uint8_t)mcp->mb[1];
  958. *tov = ratov;
  959. }
  960. ql_dbg(ql_dbg_mbx, vha, 0x104b,
  961. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  962. }
  963. return rval;
  964. }
  965. /*
  966. * qla2x00_init_firmware
  967. * Initialize adapter firmware.
  968. *
  969. * Input:
  970. * ha = adapter block pointer.
  971. * dptr = Initialization control block pointer.
  972. * size = size of initialization control block.
  973. * TARGET_QUEUE_LOCK must be released.
  974. * ADAPTER_STATE_LOCK must be released.
  975. *
  976. * Returns:
  977. * qla2x00 local function return status code.
  978. *
  979. * Context:
  980. * Kernel context.
  981. */
  982. int
  983. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  984. {
  985. int rval;
  986. mbx_cmd_t mc;
  987. mbx_cmd_t *mcp = &mc;
  988. struct qla_hw_data *ha = vha->hw;
  989. ql_dbg(ql_dbg_mbx, vha, 0x104c, "Entered %s.\n", __func__);
  990. if (IS_QLA82XX(ha) && ql2xdbwr)
  991. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  992. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  993. if (ha->flags.npiv_supported)
  994. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  995. else
  996. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  997. mcp->mb[1] = 0;
  998. mcp->mb[2] = MSW(ha->init_cb_dma);
  999. mcp->mb[3] = LSW(ha->init_cb_dma);
  1000. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1001. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1002. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1003. if (IS_QLA81XX(ha) && ha->ex_init_cb->ex_version) {
  1004. mcp->mb[1] = BIT_0;
  1005. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1006. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1007. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1008. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1009. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1010. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1011. }
  1012. mcp->in_mb = MBX_0;
  1013. mcp->buf_size = size;
  1014. mcp->flags = MBX_DMA_OUT;
  1015. mcp->tov = MBX_TOV_SECONDS;
  1016. rval = qla2x00_mailbox_command(vha, mcp);
  1017. if (rval != QLA_SUCCESS) {
  1018. /*EMPTY*/
  1019. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1020. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1021. } else {
  1022. /*EMPTY*/
  1023. ql_dbg(ql_dbg_mbx, vha, 0x104e, "Done %s.\n", __func__);
  1024. }
  1025. return rval;
  1026. }
  1027. /*
  1028. * qla2x00_get_port_database
  1029. * Issue normal/enhanced get port database mailbox command
  1030. * and copy device name as necessary.
  1031. *
  1032. * Input:
  1033. * ha = adapter state pointer.
  1034. * dev = structure pointer.
  1035. * opt = enhanced cmd option byte.
  1036. *
  1037. * Returns:
  1038. * qla2x00 local function return status code.
  1039. *
  1040. * Context:
  1041. * Kernel context.
  1042. */
  1043. int
  1044. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1045. {
  1046. int rval;
  1047. mbx_cmd_t mc;
  1048. mbx_cmd_t *mcp = &mc;
  1049. port_database_t *pd;
  1050. struct port_database_24xx *pd24;
  1051. dma_addr_t pd_dma;
  1052. struct qla_hw_data *ha = vha->hw;
  1053. ql_dbg(ql_dbg_mbx, vha, 0x104f, "Entered %s.\n", __func__);
  1054. pd24 = NULL;
  1055. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1056. if (pd == NULL) {
  1057. ql_log(ql_log_warn, vha, 0x1050,
  1058. "Failed to allocate port database structure.\n");
  1059. return QLA_MEMORY_ALLOC_FAILED;
  1060. }
  1061. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1062. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1063. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1064. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1065. mcp->mb[2] = MSW(pd_dma);
  1066. mcp->mb[3] = LSW(pd_dma);
  1067. mcp->mb[6] = MSW(MSD(pd_dma));
  1068. mcp->mb[7] = LSW(MSD(pd_dma));
  1069. mcp->mb[9] = vha->vp_idx;
  1070. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1071. mcp->in_mb = MBX_0;
  1072. if (IS_FWI2_CAPABLE(ha)) {
  1073. mcp->mb[1] = fcport->loop_id;
  1074. mcp->mb[10] = opt;
  1075. mcp->out_mb |= MBX_10|MBX_1;
  1076. mcp->in_mb |= MBX_1;
  1077. } else if (HAS_EXTENDED_IDS(ha)) {
  1078. mcp->mb[1] = fcport->loop_id;
  1079. mcp->mb[10] = opt;
  1080. mcp->out_mb |= MBX_10|MBX_1;
  1081. } else {
  1082. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1083. mcp->out_mb |= MBX_1;
  1084. }
  1085. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1086. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1087. mcp->flags = MBX_DMA_IN;
  1088. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1089. rval = qla2x00_mailbox_command(vha, mcp);
  1090. if (rval != QLA_SUCCESS)
  1091. goto gpd_error_out;
  1092. if (IS_FWI2_CAPABLE(ha)) {
  1093. pd24 = (struct port_database_24xx *) pd;
  1094. /* Check for logged in state. */
  1095. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1096. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1097. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1098. "Unable to verify login-state (%x/%x) for "
  1099. "loop_id %x.\n", pd24->current_login_state,
  1100. pd24->last_login_state, fcport->loop_id);
  1101. rval = QLA_FUNCTION_FAILED;
  1102. goto gpd_error_out;
  1103. }
  1104. /* Names are little-endian. */
  1105. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1106. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1107. /* Get port_id of device. */
  1108. fcport->d_id.b.domain = pd24->port_id[0];
  1109. fcport->d_id.b.area = pd24->port_id[1];
  1110. fcport->d_id.b.al_pa = pd24->port_id[2];
  1111. fcport->d_id.b.rsvd_1 = 0;
  1112. /* If not target must be initiator or unknown type. */
  1113. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1114. fcport->port_type = FCT_INITIATOR;
  1115. else
  1116. fcport->port_type = FCT_TARGET;
  1117. } else {
  1118. /* Check for logged in state. */
  1119. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1120. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1121. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1122. "Unable to verify login-state (%x/%x) - "
  1123. "portid=%02x%02x%02x.\n", pd->master_state,
  1124. pd->slave_state, fcport->d_id.b.domain,
  1125. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1126. rval = QLA_FUNCTION_FAILED;
  1127. goto gpd_error_out;
  1128. }
  1129. /* Names are little-endian. */
  1130. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1131. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1132. /* Get port_id of device. */
  1133. fcport->d_id.b.domain = pd->port_id[0];
  1134. fcport->d_id.b.area = pd->port_id[3];
  1135. fcport->d_id.b.al_pa = pd->port_id[2];
  1136. fcport->d_id.b.rsvd_1 = 0;
  1137. /* If not target must be initiator or unknown type. */
  1138. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1139. fcport->port_type = FCT_INITIATOR;
  1140. else
  1141. fcport->port_type = FCT_TARGET;
  1142. /* Passback COS information. */
  1143. fcport->supported_classes = (pd->options & BIT_4) ?
  1144. FC_COS_CLASS2: FC_COS_CLASS3;
  1145. }
  1146. gpd_error_out:
  1147. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1148. if (rval != QLA_SUCCESS) {
  1149. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1150. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1151. mcp->mb[0], mcp->mb[1]);
  1152. } else {
  1153. ql_dbg(ql_dbg_mbx, vha, 0x1053, "Done %s.\n", __func__);
  1154. }
  1155. return rval;
  1156. }
  1157. /*
  1158. * qla2x00_get_firmware_state
  1159. * Get adapter firmware state.
  1160. *
  1161. * Input:
  1162. * ha = adapter block pointer.
  1163. * dptr = pointer for firmware state.
  1164. * TARGET_QUEUE_LOCK must be released.
  1165. * ADAPTER_STATE_LOCK must be released.
  1166. *
  1167. * Returns:
  1168. * qla2x00 local function return status code.
  1169. *
  1170. * Context:
  1171. * Kernel context.
  1172. */
  1173. int
  1174. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1175. {
  1176. int rval;
  1177. mbx_cmd_t mc;
  1178. mbx_cmd_t *mcp = &mc;
  1179. ql_dbg(ql_dbg_mbx, vha, 0x1054, "Entered %s.\n", __func__);
  1180. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1181. mcp->out_mb = MBX_0;
  1182. if (IS_FWI2_CAPABLE(vha->hw))
  1183. mcp->in_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1184. else
  1185. mcp->in_mb = MBX_1|MBX_0;
  1186. mcp->tov = MBX_TOV_SECONDS;
  1187. mcp->flags = 0;
  1188. rval = qla2x00_mailbox_command(vha, mcp);
  1189. /* Return firmware states. */
  1190. states[0] = mcp->mb[1];
  1191. if (IS_FWI2_CAPABLE(vha->hw)) {
  1192. states[1] = mcp->mb[2];
  1193. states[2] = mcp->mb[3];
  1194. states[3] = mcp->mb[4];
  1195. states[4] = mcp->mb[5];
  1196. }
  1197. if (rval != QLA_SUCCESS) {
  1198. /*EMPTY*/
  1199. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1200. } else {
  1201. /*EMPTY*/
  1202. ql_dbg(ql_dbg_mbx, vha, 0x1056, "Done %s.\n", __func__);
  1203. }
  1204. return rval;
  1205. }
  1206. /*
  1207. * qla2x00_get_port_name
  1208. * Issue get port name mailbox command.
  1209. * Returned name is in big endian format.
  1210. *
  1211. * Input:
  1212. * ha = adapter block pointer.
  1213. * loop_id = loop ID of device.
  1214. * name = pointer for name.
  1215. * TARGET_QUEUE_LOCK must be released.
  1216. * ADAPTER_STATE_LOCK must be released.
  1217. *
  1218. * Returns:
  1219. * qla2x00 local function return status code.
  1220. *
  1221. * Context:
  1222. * Kernel context.
  1223. */
  1224. int
  1225. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1226. uint8_t opt)
  1227. {
  1228. int rval;
  1229. mbx_cmd_t mc;
  1230. mbx_cmd_t *mcp = &mc;
  1231. ql_dbg(ql_dbg_mbx, vha, 0x1057, "Entered %s.\n", __func__);
  1232. mcp->mb[0] = MBC_GET_PORT_NAME;
  1233. mcp->mb[9] = vha->vp_idx;
  1234. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1235. if (HAS_EXTENDED_IDS(vha->hw)) {
  1236. mcp->mb[1] = loop_id;
  1237. mcp->mb[10] = opt;
  1238. mcp->out_mb |= MBX_10;
  1239. } else {
  1240. mcp->mb[1] = loop_id << 8 | opt;
  1241. }
  1242. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1243. mcp->tov = MBX_TOV_SECONDS;
  1244. mcp->flags = 0;
  1245. rval = qla2x00_mailbox_command(vha, mcp);
  1246. if (rval != QLA_SUCCESS) {
  1247. /*EMPTY*/
  1248. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1249. } else {
  1250. if (name != NULL) {
  1251. /* This function returns name in big endian. */
  1252. name[0] = MSB(mcp->mb[2]);
  1253. name[1] = LSB(mcp->mb[2]);
  1254. name[2] = MSB(mcp->mb[3]);
  1255. name[3] = LSB(mcp->mb[3]);
  1256. name[4] = MSB(mcp->mb[6]);
  1257. name[5] = LSB(mcp->mb[6]);
  1258. name[6] = MSB(mcp->mb[7]);
  1259. name[7] = LSB(mcp->mb[7]);
  1260. }
  1261. ql_dbg(ql_dbg_mbx, vha, 0x1059, "Done %s.\n", __func__);
  1262. }
  1263. return rval;
  1264. }
  1265. /*
  1266. * qla2x00_lip_reset
  1267. * Issue LIP reset mailbox command.
  1268. *
  1269. * Input:
  1270. * ha = adapter block pointer.
  1271. * TARGET_QUEUE_LOCK must be released.
  1272. * ADAPTER_STATE_LOCK must be released.
  1273. *
  1274. * Returns:
  1275. * qla2x00 local function return status code.
  1276. *
  1277. * Context:
  1278. * Kernel context.
  1279. */
  1280. int
  1281. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1282. {
  1283. int rval;
  1284. mbx_cmd_t mc;
  1285. mbx_cmd_t *mcp = &mc;
  1286. ql_dbg(ql_dbg_mbx, vha, 0x105a, "Entered %s.\n", __func__);
  1287. if (IS_QLA8XXX_TYPE(vha->hw)) {
  1288. /* Logout across all FCFs. */
  1289. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1290. mcp->mb[1] = BIT_1;
  1291. mcp->mb[2] = 0;
  1292. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1293. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1294. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1295. mcp->mb[1] = BIT_6;
  1296. mcp->mb[2] = 0;
  1297. mcp->mb[3] = vha->hw->loop_reset_delay;
  1298. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1299. } else {
  1300. mcp->mb[0] = MBC_LIP_RESET;
  1301. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1302. if (HAS_EXTENDED_IDS(vha->hw)) {
  1303. mcp->mb[1] = 0x00ff;
  1304. mcp->mb[10] = 0;
  1305. mcp->out_mb |= MBX_10;
  1306. } else {
  1307. mcp->mb[1] = 0xff00;
  1308. }
  1309. mcp->mb[2] = vha->hw->loop_reset_delay;
  1310. mcp->mb[3] = 0;
  1311. }
  1312. mcp->in_mb = MBX_0;
  1313. mcp->tov = MBX_TOV_SECONDS;
  1314. mcp->flags = 0;
  1315. rval = qla2x00_mailbox_command(vha, mcp);
  1316. if (rval != QLA_SUCCESS) {
  1317. /*EMPTY*/
  1318. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1319. } else {
  1320. /*EMPTY*/
  1321. ql_dbg(ql_dbg_mbx, vha, 0x105c, "Done %s.\n", __func__);
  1322. }
  1323. return rval;
  1324. }
  1325. /*
  1326. * qla2x00_send_sns
  1327. * Send SNS command.
  1328. *
  1329. * Input:
  1330. * ha = adapter block pointer.
  1331. * sns = pointer for command.
  1332. * cmd_size = command size.
  1333. * buf_size = response/command size.
  1334. * TARGET_QUEUE_LOCK must be released.
  1335. * ADAPTER_STATE_LOCK must be released.
  1336. *
  1337. * Returns:
  1338. * qla2x00 local function return status code.
  1339. *
  1340. * Context:
  1341. * Kernel context.
  1342. */
  1343. int
  1344. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1345. uint16_t cmd_size, size_t buf_size)
  1346. {
  1347. int rval;
  1348. mbx_cmd_t mc;
  1349. mbx_cmd_t *mcp = &mc;
  1350. ql_dbg(ql_dbg_mbx, vha, 0x105d, "Entered %s.\n", __func__);
  1351. ql_dbg(ql_dbg_mbx, vha, 0x105e,
  1352. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1353. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1354. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1355. mcp->mb[1] = cmd_size;
  1356. mcp->mb[2] = MSW(sns_phys_address);
  1357. mcp->mb[3] = LSW(sns_phys_address);
  1358. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1359. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1360. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1361. mcp->in_mb = MBX_0|MBX_1;
  1362. mcp->buf_size = buf_size;
  1363. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1364. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1365. rval = qla2x00_mailbox_command(vha, mcp);
  1366. if (rval != QLA_SUCCESS) {
  1367. /*EMPTY*/
  1368. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1369. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1370. rval, mcp->mb[0], mcp->mb[1]);
  1371. } else {
  1372. /*EMPTY*/
  1373. ql_dbg(ql_dbg_mbx, vha, 0x1060, "Done %s.\n", __func__);
  1374. }
  1375. return rval;
  1376. }
  1377. int
  1378. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1379. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1380. {
  1381. int rval;
  1382. struct logio_entry_24xx *lg;
  1383. dma_addr_t lg_dma;
  1384. uint32_t iop[2];
  1385. struct qla_hw_data *ha = vha->hw;
  1386. struct req_que *req;
  1387. struct rsp_que *rsp;
  1388. ql_dbg(ql_dbg_mbx, vha, 0x1061, "Entered %s.\n", __func__);
  1389. if (ha->flags.cpu_affinity_enabled)
  1390. req = ha->req_q_map[0];
  1391. else
  1392. req = vha->req;
  1393. rsp = req->rsp;
  1394. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1395. if (lg == NULL) {
  1396. ql_log(ql_log_warn, vha, 0x1062,
  1397. "Failed to allocate login IOCB.\n");
  1398. return QLA_MEMORY_ALLOC_FAILED;
  1399. }
  1400. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1401. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1402. lg->entry_count = 1;
  1403. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1404. lg->nport_handle = cpu_to_le16(loop_id);
  1405. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1406. if (opt & BIT_0)
  1407. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1408. if (opt & BIT_1)
  1409. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1410. lg->port_id[0] = al_pa;
  1411. lg->port_id[1] = area;
  1412. lg->port_id[2] = domain;
  1413. lg->vp_index = vha->vp_idx;
  1414. rval = qla2x00_issue_iocb(vha, lg, lg_dma, 0);
  1415. if (rval != QLA_SUCCESS) {
  1416. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1417. "Failed to issue login IOCB (%x).\n", rval);
  1418. } else if (lg->entry_status != 0) {
  1419. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1420. "Failed to complete IOCB -- error status (%x).\n",
  1421. lg->entry_status);
  1422. rval = QLA_FUNCTION_FAILED;
  1423. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1424. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1425. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1426. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1427. "Failed to complete IOCB -- completion status (%x) "
  1428. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1429. iop[0], iop[1]);
  1430. switch (iop[0]) {
  1431. case LSC_SCODE_PORTID_USED:
  1432. mb[0] = MBS_PORT_ID_USED;
  1433. mb[1] = LSW(iop[1]);
  1434. break;
  1435. case LSC_SCODE_NPORT_USED:
  1436. mb[0] = MBS_LOOP_ID_USED;
  1437. break;
  1438. case LSC_SCODE_NOLINK:
  1439. case LSC_SCODE_NOIOCB:
  1440. case LSC_SCODE_NOXCB:
  1441. case LSC_SCODE_CMD_FAILED:
  1442. case LSC_SCODE_NOFABRIC:
  1443. case LSC_SCODE_FW_NOT_READY:
  1444. case LSC_SCODE_NOT_LOGGED_IN:
  1445. case LSC_SCODE_NOPCB:
  1446. case LSC_SCODE_ELS_REJECT:
  1447. case LSC_SCODE_CMD_PARAM_ERR:
  1448. case LSC_SCODE_NONPORT:
  1449. case LSC_SCODE_LOGGED_IN:
  1450. case LSC_SCODE_NOFLOGI_ACC:
  1451. default:
  1452. mb[0] = MBS_COMMAND_ERROR;
  1453. break;
  1454. }
  1455. } else {
  1456. ql_dbg(ql_dbg_mbx, vha, 0x1066, "Done %s.\n", __func__);
  1457. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1458. mb[0] = MBS_COMMAND_COMPLETE;
  1459. mb[1] = 0;
  1460. if (iop[0] & BIT_4) {
  1461. if (iop[0] & BIT_8)
  1462. mb[1] |= BIT_1;
  1463. } else
  1464. mb[1] = BIT_0;
  1465. /* Passback COS information. */
  1466. mb[10] = 0;
  1467. if (lg->io_parameter[7] || lg->io_parameter[8])
  1468. mb[10] |= BIT_0; /* Class 2. */
  1469. if (lg->io_parameter[9] || lg->io_parameter[10])
  1470. mb[10] |= BIT_1; /* Class 3. */
  1471. }
  1472. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1473. return rval;
  1474. }
  1475. /*
  1476. * qla2x00_login_fabric
  1477. * Issue login fabric port mailbox command.
  1478. *
  1479. * Input:
  1480. * ha = adapter block pointer.
  1481. * loop_id = device loop ID.
  1482. * domain = device domain.
  1483. * area = device area.
  1484. * al_pa = device AL_PA.
  1485. * status = pointer for return status.
  1486. * opt = command options.
  1487. * TARGET_QUEUE_LOCK must be released.
  1488. * ADAPTER_STATE_LOCK must be released.
  1489. *
  1490. * Returns:
  1491. * qla2x00 local function return status code.
  1492. *
  1493. * Context:
  1494. * Kernel context.
  1495. */
  1496. int
  1497. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1498. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1499. {
  1500. int rval;
  1501. mbx_cmd_t mc;
  1502. mbx_cmd_t *mcp = &mc;
  1503. struct qla_hw_data *ha = vha->hw;
  1504. ql_dbg(ql_dbg_mbx, vha, 0x1067, "Entered %s.\n", __func__);
  1505. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1506. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1507. if (HAS_EXTENDED_IDS(ha)) {
  1508. mcp->mb[1] = loop_id;
  1509. mcp->mb[10] = opt;
  1510. mcp->out_mb |= MBX_10;
  1511. } else {
  1512. mcp->mb[1] = (loop_id << 8) | opt;
  1513. }
  1514. mcp->mb[2] = domain;
  1515. mcp->mb[3] = area << 8 | al_pa;
  1516. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1517. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1518. mcp->flags = 0;
  1519. rval = qla2x00_mailbox_command(vha, mcp);
  1520. /* Return mailbox statuses. */
  1521. if (mb != NULL) {
  1522. mb[0] = mcp->mb[0];
  1523. mb[1] = mcp->mb[1];
  1524. mb[2] = mcp->mb[2];
  1525. mb[6] = mcp->mb[6];
  1526. mb[7] = mcp->mb[7];
  1527. /* COS retrieved from Get-Port-Database mailbox command. */
  1528. mb[10] = 0;
  1529. }
  1530. if (rval != QLA_SUCCESS) {
  1531. /* RLU tmp code: need to change main mailbox_command function to
  1532. * return ok even when the mailbox completion value is not
  1533. * SUCCESS. The caller needs to be responsible to interpret
  1534. * the return values of this mailbox command if we're not
  1535. * to change too much of the existing code.
  1536. */
  1537. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1538. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1539. mcp->mb[0] == 0x4006)
  1540. rval = QLA_SUCCESS;
  1541. /*EMPTY*/
  1542. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1543. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1544. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1545. } else {
  1546. /*EMPTY*/
  1547. ql_dbg(ql_dbg_mbx, vha, 0x1069, "Done %s.\n", __func__);
  1548. }
  1549. return rval;
  1550. }
  1551. /*
  1552. * qla2x00_login_local_device
  1553. * Issue login loop port mailbox command.
  1554. *
  1555. * Input:
  1556. * ha = adapter block pointer.
  1557. * loop_id = device loop ID.
  1558. * opt = command options.
  1559. *
  1560. * Returns:
  1561. * Return status code.
  1562. *
  1563. * Context:
  1564. * Kernel context.
  1565. *
  1566. */
  1567. int
  1568. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1569. uint16_t *mb_ret, uint8_t opt)
  1570. {
  1571. int rval;
  1572. mbx_cmd_t mc;
  1573. mbx_cmd_t *mcp = &mc;
  1574. struct qla_hw_data *ha = vha->hw;
  1575. ql_dbg(ql_dbg_mbx, vha, 0x106a, "Entered %s.\n", __func__);
  1576. if (IS_FWI2_CAPABLE(ha))
  1577. return qla24xx_login_fabric(vha, fcport->loop_id,
  1578. fcport->d_id.b.domain, fcport->d_id.b.area,
  1579. fcport->d_id.b.al_pa, mb_ret, opt);
  1580. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1581. if (HAS_EXTENDED_IDS(ha))
  1582. mcp->mb[1] = fcport->loop_id;
  1583. else
  1584. mcp->mb[1] = fcport->loop_id << 8;
  1585. mcp->mb[2] = opt;
  1586. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1587. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1588. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1589. mcp->flags = 0;
  1590. rval = qla2x00_mailbox_command(vha, mcp);
  1591. /* Return mailbox statuses. */
  1592. if (mb_ret != NULL) {
  1593. mb_ret[0] = mcp->mb[0];
  1594. mb_ret[1] = mcp->mb[1];
  1595. mb_ret[6] = mcp->mb[6];
  1596. mb_ret[7] = mcp->mb[7];
  1597. }
  1598. if (rval != QLA_SUCCESS) {
  1599. /* AV tmp code: need to change main mailbox_command function to
  1600. * return ok even when the mailbox completion value is not
  1601. * SUCCESS. The caller needs to be responsible to interpret
  1602. * the return values of this mailbox command if we're not
  1603. * to change too much of the existing code.
  1604. */
  1605. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1606. rval = QLA_SUCCESS;
  1607. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1608. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1609. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1610. } else {
  1611. /*EMPTY*/
  1612. ql_dbg(ql_dbg_mbx, vha, 0x106c, "Done %s.\n", __func__);
  1613. }
  1614. return (rval);
  1615. }
  1616. int
  1617. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1618. uint8_t area, uint8_t al_pa)
  1619. {
  1620. int rval;
  1621. struct logio_entry_24xx *lg;
  1622. dma_addr_t lg_dma;
  1623. struct qla_hw_data *ha = vha->hw;
  1624. struct req_que *req;
  1625. struct rsp_que *rsp;
  1626. ql_dbg(ql_dbg_mbx, vha, 0x106d, "Entered %s.\n", __func__);
  1627. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1628. if (lg == NULL) {
  1629. ql_log(ql_log_warn, vha, 0x106e,
  1630. "Failed to allocate logout IOCB.\n");
  1631. return QLA_MEMORY_ALLOC_FAILED;
  1632. }
  1633. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1634. if (ql2xmaxqueues > 1)
  1635. req = ha->req_q_map[0];
  1636. else
  1637. req = vha->req;
  1638. rsp = req->rsp;
  1639. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1640. lg->entry_count = 1;
  1641. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1642. lg->nport_handle = cpu_to_le16(loop_id);
  1643. lg->control_flags =
  1644. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1645. LCF_FREE_NPORT);
  1646. lg->port_id[0] = al_pa;
  1647. lg->port_id[1] = area;
  1648. lg->port_id[2] = domain;
  1649. lg->vp_index = vha->vp_idx;
  1650. rval = qla2x00_issue_iocb(vha, lg, lg_dma, 0);
  1651. if (rval != QLA_SUCCESS) {
  1652. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1653. "Failed to issue logout IOCB (%x).\n", rval);
  1654. } else if (lg->entry_status != 0) {
  1655. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1656. "Failed to complete IOCB -- error status (%x).\n",
  1657. lg->entry_status);
  1658. rval = QLA_FUNCTION_FAILED;
  1659. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1660. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1661. "Failed to complete IOCB -- completion status (%x) "
  1662. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1663. le32_to_cpu(lg->io_parameter[0]),
  1664. le32_to_cpu(lg->io_parameter[1]));
  1665. } else {
  1666. /*EMPTY*/
  1667. ql_dbg(ql_dbg_mbx, vha, 0x1072, "Done %s.\n", __func__);
  1668. }
  1669. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1670. return rval;
  1671. }
  1672. /*
  1673. * qla2x00_fabric_logout
  1674. * Issue logout fabric port mailbox command.
  1675. *
  1676. * Input:
  1677. * ha = adapter block pointer.
  1678. * loop_id = device loop ID.
  1679. * TARGET_QUEUE_LOCK must be released.
  1680. * ADAPTER_STATE_LOCK must be released.
  1681. *
  1682. * Returns:
  1683. * qla2x00 local function return status code.
  1684. *
  1685. * Context:
  1686. * Kernel context.
  1687. */
  1688. int
  1689. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1690. uint8_t area, uint8_t al_pa)
  1691. {
  1692. int rval;
  1693. mbx_cmd_t mc;
  1694. mbx_cmd_t *mcp = &mc;
  1695. ql_dbg(ql_dbg_mbx, vha, 0x1073, "Entered %s.\n", __func__);
  1696. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1697. mcp->out_mb = MBX_1|MBX_0;
  1698. if (HAS_EXTENDED_IDS(vha->hw)) {
  1699. mcp->mb[1] = loop_id;
  1700. mcp->mb[10] = 0;
  1701. mcp->out_mb |= MBX_10;
  1702. } else {
  1703. mcp->mb[1] = loop_id << 8;
  1704. }
  1705. mcp->in_mb = MBX_1|MBX_0;
  1706. mcp->tov = MBX_TOV_SECONDS;
  1707. mcp->flags = 0;
  1708. rval = qla2x00_mailbox_command(vha, mcp);
  1709. if (rval != QLA_SUCCESS) {
  1710. /*EMPTY*/
  1711. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  1712. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  1713. } else {
  1714. /*EMPTY*/
  1715. ql_dbg(ql_dbg_mbx, vha, 0x1075, "Done %s.\n", __func__);
  1716. }
  1717. return rval;
  1718. }
  1719. /*
  1720. * qla2x00_full_login_lip
  1721. * Issue full login LIP mailbox command.
  1722. *
  1723. * Input:
  1724. * ha = adapter block pointer.
  1725. * TARGET_QUEUE_LOCK must be released.
  1726. * ADAPTER_STATE_LOCK must be released.
  1727. *
  1728. * Returns:
  1729. * qla2x00 local function return status code.
  1730. *
  1731. * Context:
  1732. * Kernel context.
  1733. */
  1734. int
  1735. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  1736. {
  1737. int rval;
  1738. mbx_cmd_t mc;
  1739. mbx_cmd_t *mcp = &mc;
  1740. ql_dbg(ql_dbg_mbx, vha, 0x1076, "Entered %s.\n", __func__);
  1741. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1742. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  1743. mcp->mb[2] = 0;
  1744. mcp->mb[3] = 0;
  1745. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1746. mcp->in_mb = MBX_0;
  1747. mcp->tov = MBX_TOV_SECONDS;
  1748. mcp->flags = 0;
  1749. rval = qla2x00_mailbox_command(vha, mcp);
  1750. if (rval != QLA_SUCCESS) {
  1751. /*EMPTY*/
  1752. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  1753. } else {
  1754. /*EMPTY*/
  1755. ql_dbg(ql_dbg_mbx, vha, 0x1078, "Done %s.\n", __func__);
  1756. }
  1757. return rval;
  1758. }
  1759. /*
  1760. * qla2x00_get_id_list
  1761. *
  1762. * Input:
  1763. * ha = adapter block pointer.
  1764. *
  1765. * Returns:
  1766. * qla2x00 local function return status code.
  1767. *
  1768. * Context:
  1769. * Kernel context.
  1770. */
  1771. int
  1772. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  1773. uint16_t *entries)
  1774. {
  1775. int rval;
  1776. mbx_cmd_t mc;
  1777. mbx_cmd_t *mcp = &mc;
  1778. ql_dbg(ql_dbg_mbx, vha, 0x1079, "Entered %s.\n", __func__);
  1779. if (id_list == NULL)
  1780. return QLA_FUNCTION_FAILED;
  1781. mcp->mb[0] = MBC_GET_ID_LIST;
  1782. mcp->out_mb = MBX_0;
  1783. if (IS_FWI2_CAPABLE(vha->hw)) {
  1784. mcp->mb[2] = MSW(id_list_dma);
  1785. mcp->mb[3] = LSW(id_list_dma);
  1786. mcp->mb[6] = MSW(MSD(id_list_dma));
  1787. mcp->mb[7] = LSW(MSD(id_list_dma));
  1788. mcp->mb[8] = 0;
  1789. mcp->mb[9] = vha->vp_idx;
  1790. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  1791. } else {
  1792. mcp->mb[1] = MSW(id_list_dma);
  1793. mcp->mb[2] = LSW(id_list_dma);
  1794. mcp->mb[3] = MSW(MSD(id_list_dma));
  1795. mcp->mb[6] = LSW(MSD(id_list_dma));
  1796. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  1797. }
  1798. mcp->in_mb = MBX_1|MBX_0;
  1799. mcp->tov = MBX_TOV_SECONDS;
  1800. mcp->flags = 0;
  1801. rval = qla2x00_mailbox_command(vha, mcp);
  1802. if (rval != QLA_SUCCESS) {
  1803. /*EMPTY*/
  1804. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  1805. } else {
  1806. *entries = mcp->mb[1];
  1807. ql_dbg(ql_dbg_mbx, vha, 0x107b, "Done %s.\n", __func__);
  1808. }
  1809. return rval;
  1810. }
  1811. /*
  1812. * qla2x00_get_resource_cnts
  1813. * Get current firmware resource counts.
  1814. *
  1815. * Input:
  1816. * ha = adapter block pointer.
  1817. *
  1818. * Returns:
  1819. * qla2x00 local function return status code.
  1820. *
  1821. * Context:
  1822. * Kernel context.
  1823. */
  1824. int
  1825. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  1826. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  1827. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  1828. {
  1829. int rval;
  1830. mbx_cmd_t mc;
  1831. mbx_cmd_t *mcp = &mc;
  1832. ql_dbg(ql_dbg_mbx, vha, 0x107c, "Entered %s.\n", __func__);
  1833. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  1834. mcp->out_mb = MBX_0;
  1835. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1836. if (IS_QLA81XX(vha->hw))
  1837. mcp->in_mb |= MBX_12;
  1838. mcp->tov = MBX_TOV_SECONDS;
  1839. mcp->flags = 0;
  1840. rval = qla2x00_mailbox_command(vha, mcp);
  1841. if (rval != QLA_SUCCESS) {
  1842. /*EMPTY*/
  1843. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  1844. "Failed mb[0]=%x.\n", mcp->mb[0]);
  1845. } else {
  1846. ql_dbg(ql_dbg_mbx, vha, 0x107e,
  1847. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  1848. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  1849. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  1850. mcp->mb[11], mcp->mb[12]);
  1851. if (cur_xchg_cnt)
  1852. *cur_xchg_cnt = mcp->mb[3];
  1853. if (orig_xchg_cnt)
  1854. *orig_xchg_cnt = mcp->mb[6];
  1855. if (cur_iocb_cnt)
  1856. *cur_iocb_cnt = mcp->mb[7];
  1857. if (orig_iocb_cnt)
  1858. *orig_iocb_cnt = mcp->mb[10];
  1859. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  1860. *max_npiv_vports = mcp->mb[11];
  1861. if (IS_QLA81XX(vha->hw) && max_fcfs)
  1862. *max_fcfs = mcp->mb[12];
  1863. }
  1864. return (rval);
  1865. }
  1866. /*
  1867. * qla2x00_get_fcal_position_map
  1868. * Get FCAL (LILP) position map using mailbox command
  1869. *
  1870. * Input:
  1871. * ha = adapter state pointer.
  1872. * pos_map = buffer pointer (can be NULL).
  1873. *
  1874. * Returns:
  1875. * qla2x00 local function return status code.
  1876. *
  1877. * Context:
  1878. * Kernel context.
  1879. */
  1880. int
  1881. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  1882. {
  1883. int rval;
  1884. mbx_cmd_t mc;
  1885. mbx_cmd_t *mcp = &mc;
  1886. char *pmap;
  1887. dma_addr_t pmap_dma;
  1888. struct qla_hw_data *ha = vha->hw;
  1889. ql_dbg(ql_dbg_mbx, vha, 0x107f, "Entered %s.\n", __func__);
  1890. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  1891. if (pmap == NULL) {
  1892. ql_log(ql_log_warn, vha, 0x1080,
  1893. "Memory alloc failed.\n");
  1894. return QLA_MEMORY_ALLOC_FAILED;
  1895. }
  1896. memset(pmap, 0, FCAL_MAP_SIZE);
  1897. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  1898. mcp->mb[2] = MSW(pmap_dma);
  1899. mcp->mb[3] = LSW(pmap_dma);
  1900. mcp->mb[6] = MSW(MSD(pmap_dma));
  1901. mcp->mb[7] = LSW(MSD(pmap_dma));
  1902. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1903. mcp->in_mb = MBX_1|MBX_0;
  1904. mcp->buf_size = FCAL_MAP_SIZE;
  1905. mcp->flags = MBX_DMA_IN;
  1906. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1907. rval = qla2x00_mailbox_command(vha, mcp);
  1908. if (rval == QLA_SUCCESS) {
  1909. ql_dbg(ql_dbg_mbx, vha, 0x1081,
  1910. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  1911. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  1912. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  1913. pmap, pmap[0] + 1);
  1914. if (pos_map)
  1915. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  1916. }
  1917. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  1918. if (rval != QLA_SUCCESS) {
  1919. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  1920. } else {
  1921. ql_dbg(ql_dbg_mbx, vha, 0x1083, "Done %s.\n", __func__);
  1922. }
  1923. return rval;
  1924. }
  1925. /*
  1926. * qla2x00_get_link_status
  1927. *
  1928. * Input:
  1929. * ha = adapter block pointer.
  1930. * loop_id = device loop ID.
  1931. * ret_buf = pointer to link status return buffer.
  1932. *
  1933. * Returns:
  1934. * 0 = success.
  1935. * BIT_0 = mem alloc error.
  1936. * BIT_1 = mailbox error.
  1937. */
  1938. int
  1939. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  1940. struct link_statistics *stats, dma_addr_t stats_dma)
  1941. {
  1942. int rval;
  1943. mbx_cmd_t mc;
  1944. mbx_cmd_t *mcp = &mc;
  1945. uint32_t *siter, *diter, dwords;
  1946. struct qla_hw_data *ha = vha->hw;
  1947. ql_dbg(ql_dbg_mbx, vha, 0x1084, "Entered %s.\n", __func__);
  1948. mcp->mb[0] = MBC_GET_LINK_STATUS;
  1949. mcp->mb[2] = MSW(stats_dma);
  1950. mcp->mb[3] = LSW(stats_dma);
  1951. mcp->mb[6] = MSW(MSD(stats_dma));
  1952. mcp->mb[7] = LSW(MSD(stats_dma));
  1953. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1954. mcp->in_mb = MBX_0;
  1955. if (IS_FWI2_CAPABLE(ha)) {
  1956. mcp->mb[1] = loop_id;
  1957. mcp->mb[4] = 0;
  1958. mcp->mb[10] = 0;
  1959. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  1960. mcp->in_mb |= MBX_1;
  1961. } else if (HAS_EXTENDED_IDS(ha)) {
  1962. mcp->mb[1] = loop_id;
  1963. mcp->mb[10] = 0;
  1964. mcp->out_mb |= MBX_10|MBX_1;
  1965. } else {
  1966. mcp->mb[1] = loop_id << 8;
  1967. mcp->out_mb |= MBX_1;
  1968. }
  1969. mcp->tov = MBX_TOV_SECONDS;
  1970. mcp->flags = IOCTL_CMD;
  1971. rval = qla2x00_mailbox_command(vha, mcp);
  1972. if (rval == QLA_SUCCESS) {
  1973. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  1974. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  1975. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1976. rval = QLA_FUNCTION_FAILED;
  1977. } else {
  1978. /* Copy over data -- firmware data is LE. */
  1979. ql_dbg(ql_dbg_mbx, vha, 0x1086, "Done %s.\n", __func__);
  1980. dwords = offsetof(struct link_statistics, unused1) / 4;
  1981. siter = diter = &stats->link_fail_cnt;
  1982. while (dwords--)
  1983. *diter++ = le32_to_cpu(*siter++);
  1984. }
  1985. } else {
  1986. /* Failed. */
  1987. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  1988. }
  1989. return rval;
  1990. }
  1991. int
  1992. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  1993. dma_addr_t stats_dma)
  1994. {
  1995. int rval;
  1996. mbx_cmd_t mc;
  1997. mbx_cmd_t *mcp = &mc;
  1998. uint32_t *siter, *diter, dwords;
  1999. ql_dbg(ql_dbg_mbx, vha, 0x1088, "Entered %s.\n", __func__);
  2000. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2001. mcp->mb[2] = MSW(stats_dma);
  2002. mcp->mb[3] = LSW(stats_dma);
  2003. mcp->mb[6] = MSW(MSD(stats_dma));
  2004. mcp->mb[7] = LSW(MSD(stats_dma));
  2005. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2006. mcp->mb[9] = vha->vp_idx;
  2007. mcp->mb[10] = 0;
  2008. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2009. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2010. mcp->tov = MBX_TOV_SECONDS;
  2011. mcp->flags = IOCTL_CMD;
  2012. rval = qla2x00_mailbox_command(vha, mcp);
  2013. if (rval == QLA_SUCCESS) {
  2014. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2015. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2016. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2017. rval = QLA_FUNCTION_FAILED;
  2018. } else {
  2019. ql_dbg(ql_dbg_mbx, vha, 0x108a, "Done %s.\n", __func__);
  2020. /* Copy over data -- firmware data is LE. */
  2021. dwords = sizeof(struct link_statistics) / 4;
  2022. siter = diter = &stats->link_fail_cnt;
  2023. while (dwords--)
  2024. *diter++ = le32_to_cpu(*siter++);
  2025. }
  2026. } else {
  2027. /* Failed. */
  2028. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2029. }
  2030. return rval;
  2031. }
  2032. int
  2033. qla24xx_abort_command(srb_t *sp)
  2034. {
  2035. int rval;
  2036. unsigned long flags = 0;
  2037. struct abort_entry_24xx *abt;
  2038. dma_addr_t abt_dma;
  2039. uint32_t handle;
  2040. fc_port_t *fcport = sp->fcport;
  2041. struct scsi_qla_host *vha = fcport->vha;
  2042. struct qla_hw_data *ha = vha->hw;
  2043. struct req_que *req = vha->req;
  2044. ql_dbg(ql_dbg_mbx, vha, 0x108c, "Entered %s.\n", __func__);
  2045. spin_lock_irqsave(&ha->hardware_lock, flags);
  2046. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  2047. if (req->outstanding_cmds[handle] == sp)
  2048. break;
  2049. }
  2050. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2051. if (handle == MAX_OUTSTANDING_COMMANDS) {
  2052. /* Command not found. */
  2053. return QLA_FUNCTION_FAILED;
  2054. }
  2055. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2056. if (abt == NULL) {
  2057. ql_log(ql_log_warn, vha, 0x108d,
  2058. "Failed to allocate abort IOCB.\n");
  2059. return QLA_MEMORY_ALLOC_FAILED;
  2060. }
  2061. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2062. abt->entry_type = ABORT_IOCB_TYPE;
  2063. abt->entry_count = 1;
  2064. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2065. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2066. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2067. abt->port_id[0] = fcport->d_id.b.al_pa;
  2068. abt->port_id[1] = fcport->d_id.b.area;
  2069. abt->port_id[2] = fcport->d_id.b.domain;
  2070. abt->vp_index = fcport->vp_idx;
  2071. abt->req_que_no = cpu_to_le16(req->id);
  2072. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2073. if (rval != QLA_SUCCESS) {
  2074. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2075. "Failed to issue IOCB (%x).\n", rval);
  2076. } else if (abt->entry_status != 0) {
  2077. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2078. "Failed to complete IOCB -- error status (%x).\n",
  2079. abt->entry_status);
  2080. rval = QLA_FUNCTION_FAILED;
  2081. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2082. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2083. "Failed to complete IOCB -- completion status (%x).\n",
  2084. le16_to_cpu(abt->nport_handle));
  2085. rval = QLA_FUNCTION_FAILED;
  2086. } else {
  2087. ql_dbg(ql_dbg_mbx, vha, 0x1091, "Done %s.\n", __func__);
  2088. }
  2089. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2090. return rval;
  2091. }
  2092. struct tsk_mgmt_cmd {
  2093. union {
  2094. struct tsk_mgmt_entry tsk;
  2095. struct sts_entry_24xx sts;
  2096. } p;
  2097. };
  2098. static int
  2099. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2100. unsigned int l, int tag)
  2101. {
  2102. int rval, rval2;
  2103. struct tsk_mgmt_cmd *tsk;
  2104. struct sts_entry_24xx *sts;
  2105. dma_addr_t tsk_dma;
  2106. scsi_qla_host_t *vha;
  2107. struct qla_hw_data *ha;
  2108. struct req_que *req;
  2109. struct rsp_que *rsp;
  2110. vha = fcport->vha;
  2111. ha = vha->hw;
  2112. req = vha->req;
  2113. ql_dbg(ql_dbg_mbx, vha, 0x1092, "Entered %s.\n", __func__);
  2114. if (ha->flags.cpu_affinity_enabled)
  2115. rsp = ha->rsp_q_map[tag + 1];
  2116. else
  2117. rsp = req->rsp;
  2118. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2119. if (tsk == NULL) {
  2120. ql_log(ql_log_warn, vha, 0x1093,
  2121. "Failed to allocate task management IOCB.\n");
  2122. return QLA_MEMORY_ALLOC_FAILED;
  2123. }
  2124. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2125. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2126. tsk->p.tsk.entry_count = 1;
  2127. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2128. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2129. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2130. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2131. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2132. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2133. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2134. tsk->p.tsk.vp_index = fcport->vp_idx;
  2135. if (type == TCF_LUN_RESET) {
  2136. int_to_scsilun(l, &tsk->p.tsk.lun);
  2137. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2138. sizeof(tsk->p.tsk.lun));
  2139. }
  2140. sts = &tsk->p.sts;
  2141. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2142. if (rval != QLA_SUCCESS) {
  2143. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2144. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2145. } else if (sts->entry_status != 0) {
  2146. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2147. "Failed to complete IOCB -- error status (%x).\n",
  2148. sts->entry_status);
  2149. rval = QLA_FUNCTION_FAILED;
  2150. } else if (sts->comp_status !=
  2151. __constant_cpu_to_le16(CS_COMPLETE)) {
  2152. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2153. "Failed to complete IOCB -- completion status (%x).\n",
  2154. le16_to_cpu(sts->comp_status));
  2155. rval = QLA_FUNCTION_FAILED;
  2156. } else if (le16_to_cpu(sts->scsi_status) &
  2157. SS_RESPONSE_INFO_LEN_VALID) {
  2158. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2159. ql_dbg(ql_dbg_mbx, vha, 0x1097,
  2160. "Ignoring inconsistent data length -- not enough "
  2161. "response info (%d).\n",
  2162. le32_to_cpu(sts->rsp_data_len));
  2163. } else if (sts->data[3]) {
  2164. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2165. "Failed to complete IOCB -- response (%x).\n",
  2166. sts->data[3]);
  2167. rval = QLA_FUNCTION_FAILED;
  2168. }
  2169. }
  2170. /* Issue marker IOCB. */
  2171. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2172. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2173. if (rval2 != QLA_SUCCESS) {
  2174. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2175. "Failed to issue marker IOCB (%x).\n", rval2);
  2176. } else {
  2177. ql_dbg(ql_dbg_mbx, vha, 0x109a, "Done %s.\n", __func__);
  2178. }
  2179. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2180. return rval;
  2181. }
  2182. int
  2183. qla24xx_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  2184. {
  2185. struct qla_hw_data *ha = fcport->vha->hw;
  2186. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2187. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2188. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2189. }
  2190. int
  2191. qla24xx_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  2192. {
  2193. struct qla_hw_data *ha = fcport->vha->hw;
  2194. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2195. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2196. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2197. }
  2198. int
  2199. qla2x00_system_error(scsi_qla_host_t *vha)
  2200. {
  2201. int rval;
  2202. mbx_cmd_t mc;
  2203. mbx_cmd_t *mcp = &mc;
  2204. struct qla_hw_data *ha = vha->hw;
  2205. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2206. return QLA_FUNCTION_FAILED;
  2207. ql_dbg(ql_dbg_mbx, vha, 0x109b, "Entered %s.\n", __func__);
  2208. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2209. mcp->out_mb = MBX_0;
  2210. mcp->in_mb = MBX_0;
  2211. mcp->tov = 5;
  2212. mcp->flags = 0;
  2213. rval = qla2x00_mailbox_command(vha, mcp);
  2214. if (rval != QLA_SUCCESS) {
  2215. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2216. } else {
  2217. ql_dbg(ql_dbg_mbx, vha, 0x109d, "Done %s.\n", __func__);
  2218. }
  2219. return rval;
  2220. }
  2221. /**
  2222. * qla2x00_set_serdes_params() -
  2223. * @ha: HA context
  2224. *
  2225. * Returns
  2226. */
  2227. int
  2228. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2229. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2230. {
  2231. int rval;
  2232. mbx_cmd_t mc;
  2233. mbx_cmd_t *mcp = &mc;
  2234. ql_dbg(ql_dbg_mbx, vha, 0x109e, "Entered %s.\n", __func__);
  2235. mcp->mb[0] = MBC_SERDES_PARAMS;
  2236. mcp->mb[1] = BIT_0;
  2237. mcp->mb[2] = sw_em_1g | BIT_15;
  2238. mcp->mb[3] = sw_em_2g | BIT_15;
  2239. mcp->mb[4] = sw_em_4g | BIT_15;
  2240. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2241. mcp->in_mb = MBX_0;
  2242. mcp->tov = MBX_TOV_SECONDS;
  2243. mcp->flags = 0;
  2244. rval = qla2x00_mailbox_command(vha, mcp);
  2245. if (rval != QLA_SUCCESS) {
  2246. /*EMPTY*/
  2247. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2248. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2249. } else {
  2250. /*EMPTY*/
  2251. ql_dbg(ql_dbg_mbx, vha, 0x10a0, "Done %s.\n", __func__);
  2252. }
  2253. return rval;
  2254. }
  2255. int
  2256. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2257. {
  2258. int rval;
  2259. mbx_cmd_t mc;
  2260. mbx_cmd_t *mcp = &mc;
  2261. if (!IS_FWI2_CAPABLE(vha->hw))
  2262. return QLA_FUNCTION_FAILED;
  2263. ql_dbg(ql_dbg_mbx, vha, 0x10a1, "Entered %s.\n", __func__);
  2264. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2265. mcp->out_mb = MBX_0;
  2266. mcp->in_mb = MBX_0;
  2267. mcp->tov = 5;
  2268. mcp->flags = 0;
  2269. rval = qla2x00_mailbox_command(vha, mcp);
  2270. if (rval != QLA_SUCCESS) {
  2271. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2272. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2273. rval = QLA_INVALID_COMMAND;
  2274. } else {
  2275. ql_dbg(ql_dbg_mbx, vha, 0x10a3, "Done %s.\n", __func__);
  2276. }
  2277. return rval;
  2278. }
  2279. int
  2280. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2281. uint16_t buffers)
  2282. {
  2283. int rval;
  2284. mbx_cmd_t mc;
  2285. mbx_cmd_t *mcp = &mc;
  2286. ql_dbg(ql_dbg_mbx, vha, 0x10a4, "Entered %s.\n", __func__);
  2287. if (!IS_FWI2_CAPABLE(vha->hw))
  2288. return QLA_FUNCTION_FAILED;
  2289. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2290. return QLA_FUNCTION_FAILED;
  2291. mcp->mb[0] = MBC_TRACE_CONTROL;
  2292. mcp->mb[1] = TC_EFT_ENABLE;
  2293. mcp->mb[2] = LSW(eft_dma);
  2294. mcp->mb[3] = MSW(eft_dma);
  2295. mcp->mb[4] = LSW(MSD(eft_dma));
  2296. mcp->mb[5] = MSW(MSD(eft_dma));
  2297. mcp->mb[6] = buffers;
  2298. mcp->mb[7] = TC_AEN_DISABLE;
  2299. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2300. mcp->in_mb = MBX_1|MBX_0;
  2301. mcp->tov = MBX_TOV_SECONDS;
  2302. mcp->flags = 0;
  2303. rval = qla2x00_mailbox_command(vha, mcp);
  2304. if (rval != QLA_SUCCESS) {
  2305. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2306. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2307. rval, mcp->mb[0], mcp->mb[1]);
  2308. } else {
  2309. ql_dbg(ql_dbg_mbx, vha, 0x10a6, "Done %s.\n", __func__);
  2310. }
  2311. return rval;
  2312. }
  2313. int
  2314. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2315. {
  2316. int rval;
  2317. mbx_cmd_t mc;
  2318. mbx_cmd_t *mcp = &mc;
  2319. ql_dbg(ql_dbg_mbx, vha, 0x10a7, "Entered %s.\n", __func__);
  2320. if (!IS_FWI2_CAPABLE(vha->hw))
  2321. return QLA_FUNCTION_FAILED;
  2322. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2323. return QLA_FUNCTION_FAILED;
  2324. mcp->mb[0] = MBC_TRACE_CONTROL;
  2325. mcp->mb[1] = TC_EFT_DISABLE;
  2326. mcp->out_mb = MBX_1|MBX_0;
  2327. mcp->in_mb = MBX_1|MBX_0;
  2328. mcp->tov = MBX_TOV_SECONDS;
  2329. mcp->flags = 0;
  2330. rval = qla2x00_mailbox_command(vha, mcp);
  2331. if (rval != QLA_SUCCESS) {
  2332. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2333. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2334. rval, mcp->mb[0], mcp->mb[1]);
  2335. } else {
  2336. ql_dbg(ql_dbg_mbx, vha, 0x10a9, "Done %s.\n", __func__);
  2337. }
  2338. return rval;
  2339. }
  2340. int
  2341. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2342. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2343. {
  2344. int rval;
  2345. mbx_cmd_t mc;
  2346. mbx_cmd_t *mcp = &mc;
  2347. ql_dbg(ql_dbg_mbx, vha, 0x10aa, "Entered %s.\n", __func__);
  2348. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw))
  2349. return QLA_FUNCTION_FAILED;
  2350. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2351. return QLA_FUNCTION_FAILED;
  2352. mcp->mb[0] = MBC_TRACE_CONTROL;
  2353. mcp->mb[1] = TC_FCE_ENABLE;
  2354. mcp->mb[2] = LSW(fce_dma);
  2355. mcp->mb[3] = MSW(fce_dma);
  2356. mcp->mb[4] = LSW(MSD(fce_dma));
  2357. mcp->mb[5] = MSW(MSD(fce_dma));
  2358. mcp->mb[6] = buffers;
  2359. mcp->mb[7] = TC_AEN_DISABLE;
  2360. mcp->mb[8] = 0;
  2361. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2362. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2363. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2364. MBX_1|MBX_0;
  2365. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2366. mcp->tov = MBX_TOV_SECONDS;
  2367. mcp->flags = 0;
  2368. rval = qla2x00_mailbox_command(vha, mcp);
  2369. if (rval != QLA_SUCCESS) {
  2370. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2371. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2372. rval, mcp->mb[0], mcp->mb[1]);
  2373. } else {
  2374. ql_dbg(ql_dbg_mbx, vha, 0x10ac, "Done %s.\n", __func__);
  2375. if (mb)
  2376. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2377. if (dwords)
  2378. *dwords = buffers;
  2379. }
  2380. return rval;
  2381. }
  2382. int
  2383. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2384. {
  2385. int rval;
  2386. mbx_cmd_t mc;
  2387. mbx_cmd_t *mcp = &mc;
  2388. ql_dbg(ql_dbg_mbx, vha, 0x10ad, "Entered %s.\n", __func__);
  2389. if (!IS_FWI2_CAPABLE(vha->hw))
  2390. return QLA_FUNCTION_FAILED;
  2391. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2392. return QLA_FUNCTION_FAILED;
  2393. mcp->mb[0] = MBC_TRACE_CONTROL;
  2394. mcp->mb[1] = TC_FCE_DISABLE;
  2395. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2396. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2397. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2398. MBX_1|MBX_0;
  2399. mcp->tov = MBX_TOV_SECONDS;
  2400. mcp->flags = 0;
  2401. rval = qla2x00_mailbox_command(vha, mcp);
  2402. if (rval != QLA_SUCCESS) {
  2403. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2404. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2405. rval, mcp->mb[0], mcp->mb[1]);
  2406. } else {
  2407. ql_dbg(ql_dbg_mbx, vha, 0x10af, "Done %s.\n", __func__);
  2408. if (wr)
  2409. *wr = (uint64_t) mcp->mb[5] << 48 |
  2410. (uint64_t) mcp->mb[4] << 32 |
  2411. (uint64_t) mcp->mb[3] << 16 |
  2412. (uint64_t) mcp->mb[2];
  2413. if (rd)
  2414. *rd = (uint64_t) mcp->mb[9] << 48 |
  2415. (uint64_t) mcp->mb[8] << 32 |
  2416. (uint64_t) mcp->mb[7] << 16 |
  2417. (uint64_t) mcp->mb[6];
  2418. }
  2419. return rval;
  2420. }
  2421. int
  2422. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2423. uint16_t *port_speed, uint16_t *mb)
  2424. {
  2425. int rval;
  2426. mbx_cmd_t mc;
  2427. mbx_cmd_t *mcp = &mc;
  2428. ql_dbg(ql_dbg_mbx, vha, 0x10b0, "Entered %s.\n", __func__);
  2429. if (!IS_IIDMA_CAPABLE(vha->hw))
  2430. return QLA_FUNCTION_FAILED;
  2431. mcp->mb[0] = MBC_PORT_PARAMS;
  2432. mcp->mb[1] = loop_id;
  2433. mcp->mb[2] = mcp->mb[3] = 0;
  2434. mcp->mb[9] = vha->vp_idx;
  2435. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2436. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2437. mcp->tov = MBX_TOV_SECONDS;
  2438. mcp->flags = 0;
  2439. rval = qla2x00_mailbox_command(vha, mcp);
  2440. /* Return mailbox statuses. */
  2441. if (mb != NULL) {
  2442. mb[0] = mcp->mb[0];
  2443. mb[1] = mcp->mb[1];
  2444. mb[3] = mcp->mb[3];
  2445. }
  2446. if (rval != QLA_SUCCESS) {
  2447. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2448. } else {
  2449. ql_dbg(ql_dbg_mbx, vha, 0x10b2, "Done %s.\n", __func__);
  2450. if (port_speed)
  2451. *port_speed = mcp->mb[3];
  2452. }
  2453. return rval;
  2454. }
  2455. int
  2456. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2457. uint16_t port_speed, uint16_t *mb)
  2458. {
  2459. int rval;
  2460. mbx_cmd_t mc;
  2461. mbx_cmd_t *mcp = &mc;
  2462. ql_dbg(ql_dbg_mbx, vha, 0x10b3, "Entered %s.\n", __func__);
  2463. if (!IS_IIDMA_CAPABLE(vha->hw))
  2464. return QLA_FUNCTION_FAILED;
  2465. mcp->mb[0] = MBC_PORT_PARAMS;
  2466. mcp->mb[1] = loop_id;
  2467. mcp->mb[2] = BIT_0;
  2468. if (IS_QLA8XXX_TYPE(vha->hw))
  2469. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2470. else
  2471. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2472. mcp->mb[9] = vha->vp_idx;
  2473. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2474. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2475. mcp->tov = MBX_TOV_SECONDS;
  2476. mcp->flags = 0;
  2477. rval = qla2x00_mailbox_command(vha, mcp);
  2478. /* Return mailbox statuses. */
  2479. if (mb != NULL) {
  2480. mb[0] = mcp->mb[0];
  2481. mb[1] = mcp->mb[1];
  2482. mb[3] = mcp->mb[3];
  2483. }
  2484. if (rval != QLA_SUCCESS) {
  2485. ql_dbg(ql_dbg_mbx, vha, 0x10b4, "Failed=%x.\n", rval);
  2486. } else {
  2487. ql_dbg(ql_dbg_mbx, vha, 0x10b5, "Done %s.\n", __func__);
  2488. }
  2489. return rval;
  2490. }
  2491. void
  2492. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2493. struct vp_rpt_id_entry_24xx *rptid_entry)
  2494. {
  2495. uint8_t vp_idx;
  2496. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2497. struct qla_hw_data *ha = vha->hw;
  2498. scsi_qla_host_t *vp;
  2499. unsigned long flags;
  2500. ql_dbg(ql_dbg_mbx, vha, 0x10b6, "Entered %s.\n", __func__);
  2501. if (rptid_entry->entry_status != 0)
  2502. return;
  2503. if (rptid_entry->format == 0) {
  2504. ql_dbg(ql_dbg_mbx, vha, 0x10b7,
  2505. "Format 0 : Number of VPs setup %d, number of "
  2506. "VPs acquired %d.\n",
  2507. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2508. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2509. ql_dbg(ql_dbg_mbx, vha, 0x10b8,
  2510. "Primary port id %02x%02x%02x.\n",
  2511. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2512. rptid_entry->port_id[0]);
  2513. } else if (rptid_entry->format == 1) {
  2514. vp_idx = LSB(stat);
  2515. ql_dbg(ql_dbg_mbx, vha, 0x10b9,
  2516. "Format 1: VP[%d] enabled - status %d - with "
  2517. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2518. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2519. rptid_entry->port_id[0]);
  2520. vp = vha;
  2521. if (vp_idx == 0 && (MSB(stat) != 1))
  2522. goto reg_needed;
  2523. if (MSB(stat) == 1) {
  2524. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2525. "Could not acquire ID for VP[%d].\n", vp_idx);
  2526. return;
  2527. }
  2528. spin_lock_irqsave(&ha->vport_slock, flags);
  2529. list_for_each_entry(vp, &ha->vp_list, list)
  2530. if (vp_idx == vp->vp_idx)
  2531. break;
  2532. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2533. if (!vp)
  2534. return;
  2535. vp->d_id.b.domain = rptid_entry->port_id[2];
  2536. vp->d_id.b.area = rptid_entry->port_id[1];
  2537. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  2538. /*
  2539. * Cannot configure here as we are still sitting on the
  2540. * response queue. Handle it in dpc context.
  2541. */
  2542. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  2543. reg_needed:
  2544. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  2545. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  2546. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  2547. qla2xxx_wake_dpc(vha);
  2548. }
  2549. }
  2550. /*
  2551. * qla24xx_modify_vp_config
  2552. * Change VP configuration for vha
  2553. *
  2554. * Input:
  2555. * vha = adapter block pointer.
  2556. *
  2557. * Returns:
  2558. * qla2xxx local function return status code.
  2559. *
  2560. * Context:
  2561. * Kernel context.
  2562. */
  2563. int
  2564. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  2565. {
  2566. int rval;
  2567. struct vp_config_entry_24xx *vpmod;
  2568. dma_addr_t vpmod_dma;
  2569. struct qla_hw_data *ha = vha->hw;
  2570. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2571. /* This can be called by the parent */
  2572. ql_dbg(ql_dbg_mbx, vha, 0x10bb, "Entered %s.\n", __func__);
  2573. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  2574. if (!vpmod) {
  2575. ql_log(ql_log_warn, vha, 0x10bc,
  2576. "Failed to allocate modify VP IOCB.\n");
  2577. return QLA_MEMORY_ALLOC_FAILED;
  2578. }
  2579. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  2580. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  2581. vpmod->entry_count = 1;
  2582. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  2583. vpmod->vp_count = 1;
  2584. vpmod->vp_index1 = vha->vp_idx;
  2585. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  2586. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  2587. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  2588. vpmod->entry_count = 1;
  2589. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  2590. if (rval != QLA_SUCCESS) {
  2591. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  2592. "Failed to issue VP config IOCB (%x).\n", rval);
  2593. } else if (vpmod->comp_status != 0) {
  2594. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  2595. "Failed to complete IOCB -- error status (%x).\n",
  2596. vpmod->comp_status);
  2597. rval = QLA_FUNCTION_FAILED;
  2598. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2599. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  2600. "Failed to complete IOCB -- completion status (%x).\n",
  2601. le16_to_cpu(vpmod->comp_status));
  2602. rval = QLA_FUNCTION_FAILED;
  2603. } else {
  2604. /* EMPTY */
  2605. ql_dbg(ql_dbg_mbx, vha, 0x10c0, "Done %s.\n", __func__);
  2606. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  2607. }
  2608. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  2609. return rval;
  2610. }
  2611. /*
  2612. * qla24xx_control_vp
  2613. * Enable a virtual port for given host
  2614. *
  2615. * Input:
  2616. * ha = adapter block pointer.
  2617. * vhba = virtual adapter (unused)
  2618. * index = index number for enabled VP
  2619. *
  2620. * Returns:
  2621. * qla2xxx local function return status code.
  2622. *
  2623. * Context:
  2624. * Kernel context.
  2625. */
  2626. int
  2627. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  2628. {
  2629. int rval;
  2630. int map, pos;
  2631. struct vp_ctrl_entry_24xx *vce;
  2632. dma_addr_t vce_dma;
  2633. struct qla_hw_data *ha = vha->hw;
  2634. int vp_index = vha->vp_idx;
  2635. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2636. ql_dbg(ql_dbg_mbx, vha, 0x10c1,
  2637. "Entered %s enabling index %d.\n", __func__, vp_index);
  2638. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  2639. return QLA_PARAMETER_ERROR;
  2640. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  2641. if (!vce) {
  2642. ql_log(ql_log_warn, vha, 0x10c2,
  2643. "Failed to allocate VP control IOCB.\n");
  2644. return QLA_MEMORY_ALLOC_FAILED;
  2645. }
  2646. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  2647. vce->entry_type = VP_CTRL_IOCB_TYPE;
  2648. vce->entry_count = 1;
  2649. vce->command = cpu_to_le16(cmd);
  2650. vce->vp_count = __constant_cpu_to_le16(1);
  2651. /* index map in firmware starts with 1; decrement index
  2652. * this is ok as we never use index 0
  2653. */
  2654. map = (vp_index - 1) / 8;
  2655. pos = (vp_index - 1) & 7;
  2656. mutex_lock(&ha->vport_lock);
  2657. vce->vp_idx_map[map] |= 1 << pos;
  2658. mutex_unlock(&ha->vport_lock);
  2659. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  2660. if (rval != QLA_SUCCESS) {
  2661. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  2662. "Failed to issue VP control IOCB (%x).\n", rval);
  2663. } else if (vce->entry_status != 0) {
  2664. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  2665. "Failed to complete IOCB -- error status (%x).\n",
  2666. vce->entry_status);
  2667. rval = QLA_FUNCTION_FAILED;
  2668. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2669. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  2670. "Failed to complet IOCB -- completion status (%x).\n",
  2671. le16_to_cpu(vce->comp_status));
  2672. rval = QLA_FUNCTION_FAILED;
  2673. } else {
  2674. ql_dbg(ql_dbg_mbx, vha, 0x10c6, "Done %s.\n", __func__);
  2675. }
  2676. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  2677. return rval;
  2678. }
  2679. /*
  2680. * qla2x00_send_change_request
  2681. * Receive or disable RSCN request from fabric controller
  2682. *
  2683. * Input:
  2684. * ha = adapter block pointer
  2685. * format = registration format:
  2686. * 0 - Reserved
  2687. * 1 - Fabric detected registration
  2688. * 2 - N_port detected registration
  2689. * 3 - Full registration
  2690. * FF - clear registration
  2691. * vp_idx = Virtual port index
  2692. *
  2693. * Returns:
  2694. * qla2x00 local function return status code.
  2695. *
  2696. * Context:
  2697. * Kernel Context
  2698. */
  2699. int
  2700. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  2701. uint16_t vp_idx)
  2702. {
  2703. int rval;
  2704. mbx_cmd_t mc;
  2705. mbx_cmd_t *mcp = &mc;
  2706. ql_dbg(ql_dbg_mbx, vha, 0x10c7, "Entered %s.\n", __func__);
  2707. /*
  2708. * This command is implicitly executed by firmware during login for the
  2709. * physical hosts
  2710. */
  2711. if (vp_idx == 0)
  2712. return QLA_FUNCTION_FAILED;
  2713. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  2714. mcp->mb[1] = format;
  2715. mcp->mb[9] = vp_idx;
  2716. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  2717. mcp->in_mb = MBX_0|MBX_1;
  2718. mcp->tov = MBX_TOV_SECONDS;
  2719. mcp->flags = 0;
  2720. rval = qla2x00_mailbox_command(vha, mcp);
  2721. if (rval == QLA_SUCCESS) {
  2722. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2723. rval = BIT_1;
  2724. }
  2725. } else
  2726. rval = BIT_1;
  2727. return rval;
  2728. }
  2729. int
  2730. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  2731. uint32_t size)
  2732. {
  2733. int rval;
  2734. mbx_cmd_t mc;
  2735. mbx_cmd_t *mcp = &mc;
  2736. ql_dbg(ql_dbg_mbx, vha, 0x1009, "Entered %s.\n", __func__);
  2737. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  2738. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  2739. mcp->mb[8] = MSW(addr);
  2740. mcp->out_mb = MBX_8|MBX_0;
  2741. } else {
  2742. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  2743. mcp->out_mb = MBX_0;
  2744. }
  2745. mcp->mb[1] = LSW(addr);
  2746. mcp->mb[2] = MSW(req_dma);
  2747. mcp->mb[3] = LSW(req_dma);
  2748. mcp->mb[6] = MSW(MSD(req_dma));
  2749. mcp->mb[7] = LSW(MSD(req_dma));
  2750. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  2751. if (IS_FWI2_CAPABLE(vha->hw)) {
  2752. mcp->mb[4] = MSW(size);
  2753. mcp->mb[5] = LSW(size);
  2754. mcp->out_mb |= MBX_5|MBX_4;
  2755. } else {
  2756. mcp->mb[4] = LSW(size);
  2757. mcp->out_mb |= MBX_4;
  2758. }
  2759. mcp->in_mb = MBX_0;
  2760. mcp->tov = MBX_TOV_SECONDS;
  2761. mcp->flags = 0;
  2762. rval = qla2x00_mailbox_command(vha, mcp);
  2763. if (rval != QLA_SUCCESS) {
  2764. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  2765. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2766. } else {
  2767. ql_dbg(ql_dbg_mbx, vha, 0x1007, "Done %s.\n", __func__);
  2768. }
  2769. return rval;
  2770. }
  2771. /* 84XX Support **************************************************************/
  2772. struct cs84xx_mgmt_cmd {
  2773. union {
  2774. struct verify_chip_entry_84xx req;
  2775. struct verify_chip_rsp_84xx rsp;
  2776. } p;
  2777. };
  2778. int
  2779. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  2780. {
  2781. int rval, retry;
  2782. struct cs84xx_mgmt_cmd *mn;
  2783. dma_addr_t mn_dma;
  2784. uint16_t options;
  2785. unsigned long flags;
  2786. struct qla_hw_data *ha = vha->hw;
  2787. ql_dbg(ql_dbg_mbx, vha, 0x10c8, "Entered %s.\n", __func__);
  2788. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  2789. if (mn == NULL) {
  2790. return QLA_MEMORY_ALLOC_FAILED;
  2791. }
  2792. /* Force Update? */
  2793. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  2794. /* Diagnostic firmware? */
  2795. /* options |= MENLO_DIAG_FW; */
  2796. /* We update the firmware with only one data sequence. */
  2797. options |= VCO_END_OF_DATA;
  2798. do {
  2799. retry = 0;
  2800. memset(mn, 0, sizeof(*mn));
  2801. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  2802. mn->p.req.entry_count = 1;
  2803. mn->p.req.options = cpu_to_le16(options);
  2804. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  2805. "Dump of Verify Request.\n");
  2806. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  2807. (uint8_t *)mn, sizeof(*mn));
  2808. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  2809. if (rval != QLA_SUCCESS) {
  2810. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  2811. "Failed to issue verify IOCB (%x).\n", rval);
  2812. goto verify_done;
  2813. }
  2814. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  2815. "Dump of Verify Response.\n");
  2816. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  2817. (uint8_t *)mn, sizeof(*mn));
  2818. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  2819. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  2820. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  2821. ql_dbg(ql_dbg_mbx, vha, 0x10ce,
  2822. "cs=%x fc=%x.\n", status[0], status[1]);
  2823. if (status[0] != CS_COMPLETE) {
  2824. rval = QLA_FUNCTION_FAILED;
  2825. if (!(options & VCO_DONT_UPDATE_FW)) {
  2826. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  2827. "Firmware update failed. Retrying "
  2828. "without update firmware.\n");
  2829. options |= VCO_DONT_UPDATE_FW;
  2830. options &= ~VCO_FORCE_UPDATE;
  2831. retry = 1;
  2832. }
  2833. } else {
  2834. ql_dbg(ql_dbg_mbx, vha, 0x10d0,
  2835. "Firmware updated to %x.\n",
  2836. le32_to_cpu(mn->p.rsp.fw_ver));
  2837. /* NOTE: we only update OP firmware. */
  2838. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  2839. ha->cs84xx->op_fw_version =
  2840. le32_to_cpu(mn->p.rsp.fw_ver);
  2841. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  2842. flags);
  2843. }
  2844. } while (retry);
  2845. verify_done:
  2846. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  2847. if (rval != QLA_SUCCESS) {
  2848. ql_dbg(ql_dbg_mbx, vha, 0x10d1, "Failed=%x.\n", rval);
  2849. } else {
  2850. ql_dbg(ql_dbg_mbx, vha, 0x10d2, "Done %s.\n", __func__);
  2851. }
  2852. return rval;
  2853. }
  2854. int
  2855. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  2856. {
  2857. int rval;
  2858. unsigned long flags;
  2859. mbx_cmd_t mc;
  2860. mbx_cmd_t *mcp = &mc;
  2861. struct device_reg_25xxmq __iomem *reg;
  2862. struct qla_hw_data *ha = vha->hw;
  2863. ql_dbg(ql_dbg_mbx, vha, 0x10d3, "Entered %s.\n", __func__);
  2864. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2865. mcp->mb[1] = req->options;
  2866. mcp->mb[2] = MSW(LSD(req->dma));
  2867. mcp->mb[3] = LSW(LSD(req->dma));
  2868. mcp->mb[6] = MSW(MSD(req->dma));
  2869. mcp->mb[7] = LSW(MSD(req->dma));
  2870. mcp->mb[5] = req->length;
  2871. if (req->rsp)
  2872. mcp->mb[10] = req->rsp->id;
  2873. mcp->mb[12] = req->qos;
  2874. mcp->mb[11] = req->vp_idx;
  2875. mcp->mb[13] = req->rid;
  2876. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  2877. QLA_QUE_PAGE * req->id);
  2878. mcp->mb[4] = req->id;
  2879. /* que in ptr index */
  2880. mcp->mb[8] = 0;
  2881. /* que out ptr index */
  2882. mcp->mb[9] = 0;
  2883. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  2884. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2885. mcp->in_mb = MBX_0;
  2886. mcp->flags = MBX_DMA_OUT;
  2887. mcp->tov = 60;
  2888. spin_lock_irqsave(&ha->hardware_lock, flags);
  2889. if (!(req->options & BIT_0)) {
  2890. WRT_REG_DWORD(&reg->req_q_in, 0);
  2891. WRT_REG_DWORD(&reg->req_q_out, 0);
  2892. }
  2893. req->req_q_in = &reg->req_q_in;
  2894. req->req_q_out = &reg->req_q_out;
  2895. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2896. rval = qla2x00_mailbox_command(vha, mcp);
  2897. if (rval != QLA_SUCCESS) {
  2898. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  2899. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2900. } else {
  2901. ql_dbg(ql_dbg_mbx, vha, 0x10d5, "Done %s.\n", __func__);
  2902. }
  2903. return rval;
  2904. }
  2905. int
  2906. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  2907. {
  2908. int rval;
  2909. unsigned long flags;
  2910. mbx_cmd_t mc;
  2911. mbx_cmd_t *mcp = &mc;
  2912. struct device_reg_25xxmq __iomem *reg;
  2913. struct qla_hw_data *ha = vha->hw;
  2914. ql_dbg(ql_dbg_mbx, vha, 0x10d6, "Entered %s.\n", __func__);
  2915. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2916. mcp->mb[1] = rsp->options;
  2917. mcp->mb[2] = MSW(LSD(rsp->dma));
  2918. mcp->mb[3] = LSW(LSD(rsp->dma));
  2919. mcp->mb[6] = MSW(MSD(rsp->dma));
  2920. mcp->mb[7] = LSW(MSD(rsp->dma));
  2921. mcp->mb[5] = rsp->length;
  2922. mcp->mb[14] = rsp->msix->entry;
  2923. mcp->mb[13] = rsp->rid;
  2924. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  2925. QLA_QUE_PAGE * rsp->id);
  2926. mcp->mb[4] = rsp->id;
  2927. /* que in ptr index */
  2928. mcp->mb[8] = 0;
  2929. /* que out ptr index */
  2930. mcp->mb[9] = 0;
  2931. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  2932. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2933. mcp->in_mb = MBX_0;
  2934. mcp->flags = MBX_DMA_OUT;
  2935. mcp->tov = 60;
  2936. spin_lock_irqsave(&ha->hardware_lock, flags);
  2937. if (!(rsp->options & BIT_0)) {
  2938. WRT_REG_DWORD(&reg->rsp_q_out, 0);
  2939. WRT_REG_DWORD(&reg->rsp_q_in, 0);
  2940. }
  2941. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2942. rval = qla2x00_mailbox_command(vha, mcp);
  2943. if (rval != QLA_SUCCESS) {
  2944. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  2945. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2946. } else {
  2947. ql_dbg(ql_dbg_mbx, vha, 0x10d8, "Done %s.\n", __func__);
  2948. }
  2949. return rval;
  2950. }
  2951. int
  2952. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  2953. {
  2954. int rval;
  2955. mbx_cmd_t mc;
  2956. mbx_cmd_t *mcp = &mc;
  2957. ql_dbg(ql_dbg_mbx, vha, 0x10d9, "Entered %s.\n", __func__);
  2958. mcp->mb[0] = MBC_IDC_ACK;
  2959. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  2960. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2961. mcp->in_mb = MBX_0;
  2962. mcp->tov = MBX_TOV_SECONDS;
  2963. mcp->flags = 0;
  2964. rval = qla2x00_mailbox_command(vha, mcp);
  2965. if (rval != QLA_SUCCESS) {
  2966. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  2967. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2968. } else {
  2969. ql_dbg(ql_dbg_mbx, vha, 0x10db, "Done %s.\n", __func__);
  2970. }
  2971. return rval;
  2972. }
  2973. int
  2974. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  2975. {
  2976. int rval;
  2977. mbx_cmd_t mc;
  2978. mbx_cmd_t *mcp = &mc;
  2979. ql_dbg(ql_dbg_mbx, vha, 0x10dc, "Entered %s.\n", __func__);
  2980. if (!IS_QLA81XX(vha->hw))
  2981. return QLA_FUNCTION_FAILED;
  2982. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  2983. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  2984. mcp->out_mb = MBX_1|MBX_0;
  2985. mcp->in_mb = MBX_1|MBX_0;
  2986. mcp->tov = MBX_TOV_SECONDS;
  2987. mcp->flags = 0;
  2988. rval = qla2x00_mailbox_command(vha, mcp);
  2989. if (rval != QLA_SUCCESS) {
  2990. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  2991. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2992. rval, mcp->mb[0], mcp->mb[1]);
  2993. } else {
  2994. ql_dbg(ql_dbg_mbx, vha, 0x10de, "Done %s.\n", __func__);
  2995. *sector_size = mcp->mb[1];
  2996. }
  2997. return rval;
  2998. }
  2999. int
  3000. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3001. {
  3002. int rval;
  3003. mbx_cmd_t mc;
  3004. mbx_cmd_t *mcp = &mc;
  3005. if (!IS_QLA81XX(vha->hw))
  3006. return QLA_FUNCTION_FAILED;
  3007. ql_dbg(ql_dbg_mbx, vha, 0x10df, "Entered %s.\n", __func__);
  3008. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3009. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3010. FAC_OPT_CMD_WRITE_PROTECT;
  3011. mcp->out_mb = MBX_1|MBX_0;
  3012. mcp->in_mb = MBX_1|MBX_0;
  3013. mcp->tov = MBX_TOV_SECONDS;
  3014. mcp->flags = 0;
  3015. rval = qla2x00_mailbox_command(vha, mcp);
  3016. if (rval != QLA_SUCCESS) {
  3017. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3018. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3019. rval, mcp->mb[0], mcp->mb[1]);
  3020. } else {
  3021. ql_dbg(ql_dbg_mbx, vha, 0x10e1, "Done %s.\n", __func__);
  3022. }
  3023. return rval;
  3024. }
  3025. int
  3026. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3027. {
  3028. int rval;
  3029. mbx_cmd_t mc;
  3030. mbx_cmd_t *mcp = &mc;
  3031. if (!IS_QLA81XX(vha->hw))
  3032. return QLA_FUNCTION_FAILED;
  3033. ql_dbg(ql_dbg_mbx, vha, 0x10e2, "Entered %s.\n", __func__);
  3034. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3035. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3036. mcp->mb[2] = LSW(start);
  3037. mcp->mb[3] = MSW(start);
  3038. mcp->mb[4] = LSW(finish);
  3039. mcp->mb[5] = MSW(finish);
  3040. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3041. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3042. mcp->tov = MBX_TOV_SECONDS;
  3043. mcp->flags = 0;
  3044. rval = qla2x00_mailbox_command(vha, mcp);
  3045. if (rval != QLA_SUCCESS) {
  3046. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3047. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3048. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3049. } else {
  3050. ql_dbg(ql_dbg_mbx, vha, 0x10e4, "Done %s.\n", __func__);
  3051. }
  3052. return rval;
  3053. }
  3054. int
  3055. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3056. {
  3057. int rval = 0;
  3058. mbx_cmd_t mc;
  3059. mbx_cmd_t *mcp = &mc;
  3060. ql_dbg(ql_dbg_mbx, vha, 0x10e5, "Entered %s.\n", __func__);
  3061. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3062. mcp->out_mb = MBX_0;
  3063. mcp->in_mb = MBX_0|MBX_1;
  3064. mcp->tov = MBX_TOV_SECONDS;
  3065. mcp->flags = 0;
  3066. rval = qla2x00_mailbox_command(vha, mcp);
  3067. if (rval != QLA_SUCCESS) {
  3068. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3069. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3070. rval, mcp->mb[0], mcp->mb[1]);
  3071. } else {
  3072. ql_dbg(ql_dbg_mbx, vha, 0x10e7, "Done %s.\n", __func__);
  3073. }
  3074. return rval;
  3075. }
  3076. int
  3077. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3078. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3079. {
  3080. int rval;
  3081. mbx_cmd_t mc;
  3082. mbx_cmd_t *mcp = &mc;
  3083. struct qla_hw_data *ha = vha->hw;
  3084. ql_dbg(ql_dbg_mbx, vha, 0x10e8, "Entered %s.\n", __func__);
  3085. if (!IS_FWI2_CAPABLE(ha))
  3086. return QLA_FUNCTION_FAILED;
  3087. if (len == 1)
  3088. opt |= BIT_0;
  3089. mcp->mb[0] = MBC_READ_SFP;
  3090. mcp->mb[1] = dev;
  3091. mcp->mb[2] = MSW(sfp_dma);
  3092. mcp->mb[3] = LSW(sfp_dma);
  3093. mcp->mb[6] = MSW(MSD(sfp_dma));
  3094. mcp->mb[7] = LSW(MSD(sfp_dma));
  3095. mcp->mb[8] = len;
  3096. mcp->mb[9] = off;
  3097. mcp->mb[10] = opt;
  3098. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3099. mcp->in_mb = MBX_1|MBX_0;
  3100. mcp->tov = MBX_TOV_SECONDS;
  3101. mcp->flags = 0;
  3102. rval = qla2x00_mailbox_command(vha, mcp);
  3103. if (opt & BIT_0)
  3104. *sfp = mcp->mb[1];
  3105. if (rval != QLA_SUCCESS) {
  3106. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3107. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3108. } else {
  3109. ql_dbg(ql_dbg_mbx, vha, 0x10ea, "Done %s.\n", __func__);
  3110. }
  3111. return rval;
  3112. }
  3113. int
  3114. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3115. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3116. {
  3117. int rval;
  3118. mbx_cmd_t mc;
  3119. mbx_cmd_t *mcp = &mc;
  3120. struct qla_hw_data *ha = vha->hw;
  3121. ql_dbg(ql_dbg_mbx, vha, 0x10eb, "Entered %s.\n", __func__);
  3122. if (!IS_FWI2_CAPABLE(ha))
  3123. return QLA_FUNCTION_FAILED;
  3124. if (len == 1)
  3125. opt |= BIT_0;
  3126. if (opt & BIT_0)
  3127. len = *sfp;
  3128. mcp->mb[0] = MBC_WRITE_SFP;
  3129. mcp->mb[1] = dev;
  3130. mcp->mb[2] = MSW(sfp_dma);
  3131. mcp->mb[3] = LSW(sfp_dma);
  3132. mcp->mb[6] = MSW(MSD(sfp_dma));
  3133. mcp->mb[7] = LSW(MSD(sfp_dma));
  3134. mcp->mb[8] = len;
  3135. mcp->mb[9] = off;
  3136. mcp->mb[10] = opt;
  3137. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3138. mcp->in_mb = MBX_1|MBX_0;
  3139. mcp->tov = MBX_TOV_SECONDS;
  3140. mcp->flags = 0;
  3141. rval = qla2x00_mailbox_command(vha, mcp);
  3142. if (rval != QLA_SUCCESS) {
  3143. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3144. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3145. } else {
  3146. ql_dbg(ql_dbg_mbx, vha, 0x10ed, "Done %s.\n", __func__);
  3147. }
  3148. return rval;
  3149. }
  3150. int
  3151. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3152. uint16_t size_in_bytes, uint16_t *actual_size)
  3153. {
  3154. int rval;
  3155. mbx_cmd_t mc;
  3156. mbx_cmd_t *mcp = &mc;
  3157. ql_dbg(ql_dbg_mbx, vha, 0x10ee, "Entered %s.\n", __func__);
  3158. if (!IS_QLA8XXX_TYPE(vha->hw))
  3159. return QLA_FUNCTION_FAILED;
  3160. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3161. mcp->mb[2] = MSW(stats_dma);
  3162. mcp->mb[3] = LSW(stats_dma);
  3163. mcp->mb[6] = MSW(MSD(stats_dma));
  3164. mcp->mb[7] = LSW(MSD(stats_dma));
  3165. mcp->mb[8] = size_in_bytes >> 2;
  3166. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3167. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3168. mcp->tov = MBX_TOV_SECONDS;
  3169. mcp->flags = 0;
  3170. rval = qla2x00_mailbox_command(vha, mcp);
  3171. if (rval != QLA_SUCCESS) {
  3172. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3173. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3174. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3175. } else {
  3176. ql_dbg(ql_dbg_mbx, vha, 0x10f0, "Done %s.\n", __func__);
  3177. *actual_size = mcp->mb[2] << 2;
  3178. }
  3179. return rval;
  3180. }
  3181. int
  3182. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3183. uint16_t size)
  3184. {
  3185. int rval;
  3186. mbx_cmd_t mc;
  3187. mbx_cmd_t *mcp = &mc;
  3188. ql_dbg(ql_dbg_mbx, vha, 0x10f1, "Entered %s.\n", __func__);
  3189. if (!IS_QLA8XXX_TYPE(vha->hw))
  3190. return QLA_FUNCTION_FAILED;
  3191. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3192. mcp->mb[1] = 0;
  3193. mcp->mb[2] = MSW(tlv_dma);
  3194. mcp->mb[3] = LSW(tlv_dma);
  3195. mcp->mb[6] = MSW(MSD(tlv_dma));
  3196. mcp->mb[7] = LSW(MSD(tlv_dma));
  3197. mcp->mb[8] = size;
  3198. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3199. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3200. mcp->tov = MBX_TOV_SECONDS;
  3201. mcp->flags = 0;
  3202. rval = qla2x00_mailbox_command(vha, mcp);
  3203. if (rval != QLA_SUCCESS) {
  3204. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3205. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3206. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3207. } else {
  3208. ql_dbg(ql_dbg_mbx, vha, 0x10f3, "Done %s.\n", __func__);
  3209. }
  3210. return rval;
  3211. }
  3212. int
  3213. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3214. {
  3215. int rval;
  3216. mbx_cmd_t mc;
  3217. mbx_cmd_t *mcp = &mc;
  3218. ql_dbg(ql_dbg_mbx, vha, 0x10f4, "Entered %s.\n", __func__);
  3219. if (!IS_FWI2_CAPABLE(vha->hw))
  3220. return QLA_FUNCTION_FAILED;
  3221. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3222. mcp->mb[1] = LSW(risc_addr);
  3223. mcp->mb[8] = MSW(risc_addr);
  3224. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3225. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3226. mcp->tov = 30;
  3227. mcp->flags = 0;
  3228. rval = qla2x00_mailbox_command(vha, mcp);
  3229. if (rval != QLA_SUCCESS) {
  3230. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3231. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3232. } else {
  3233. ql_dbg(ql_dbg_mbx, vha, 0x10f6, "Done %s.\n", __func__);
  3234. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3235. }
  3236. return rval;
  3237. }
  3238. int
  3239. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3240. uint16_t *mresp)
  3241. {
  3242. int rval;
  3243. mbx_cmd_t mc;
  3244. mbx_cmd_t *mcp = &mc;
  3245. uint32_t iter_cnt = 0x1;
  3246. ql_dbg(ql_dbg_mbx, vha, 0x10f7, "Entered %s.\n", __func__);
  3247. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3248. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3249. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3250. /* transfer count */
  3251. mcp->mb[10] = LSW(mreq->transfer_size);
  3252. mcp->mb[11] = MSW(mreq->transfer_size);
  3253. /* send data address */
  3254. mcp->mb[14] = LSW(mreq->send_dma);
  3255. mcp->mb[15] = MSW(mreq->send_dma);
  3256. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3257. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3258. /* receive data address */
  3259. mcp->mb[16] = LSW(mreq->rcv_dma);
  3260. mcp->mb[17] = MSW(mreq->rcv_dma);
  3261. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3262. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3263. /* Iteration count */
  3264. mcp->mb[18] = LSW(iter_cnt);
  3265. mcp->mb[19] = MSW(iter_cnt);
  3266. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3267. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3268. if (IS_QLA8XXX_TYPE(vha->hw))
  3269. mcp->out_mb |= MBX_2;
  3270. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3271. mcp->buf_size = mreq->transfer_size;
  3272. mcp->tov = MBX_TOV_SECONDS;
  3273. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3274. rval = qla2x00_mailbox_command(vha, mcp);
  3275. if (rval != QLA_SUCCESS) {
  3276. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3277. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3278. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3279. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3280. } else {
  3281. ql_dbg(ql_dbg_mbx, vha, 0x10f9, "Done %s.\n", __func__);
  3282. }
  3283. /* Copy mailbox information */
  3284. memcpy( mresp, mcp->mb, 64);
  3285. return rval;
  3286. }
  3287. int
  3288. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3289. uint16_t *mresp)
  3290. {
  3291. int rval;
  3292. mbx_cmd_t mc;
  3293. mbx_cmd_t *mcp = &mc;
  3294. struct qla_hw_data *ha = vha->hw;
  3295. ql_dbg(ql_dbg_mbx, vha, 0x10fa, "Entered %s.\n", __func__);
  3296. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3297. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3298. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3299. if (IS_QLA8XXX_TYPE(ha)) {
  3300. mcp->mb[1] |= BIT_15;
  3301. mcp->mb[2] = vha->fcoe_fcf_idx;
  3302. }
  3303. mcp->mb[16] = LSW(mreq->rcv_dma);
  3304. mcp->mb[17] = MSW(mreq->rcv_dma);
  3305. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3306. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3307. mcp->mb[10] = LSW(mreq->transfer_size);
  3308. mcp->mb[14] = LSW(mreq->send_dma);
  3309. mcp->mb[15] = MSW(mreq->send_dma);
  3310. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3311. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3312. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3313. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3314. if (IS_QLA8XXX_TYPE(ha))
  3315. mcp->out_mb |= MBX_2;
  3316. mcp->in_mb = MBX_0;
  3317. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) || IS_QLA8XXX_TYPE(ha))
  3318. mcp->in_mb |= MBX_1;
  3319. if (IS_QLA8XXX_TYPE(ha))
  3320. mcp->in_mb |= MBX_3;
  3321. mcp->tov = MBX_TOV_SECONDS;
  3322. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3323. mcp->buf_size = mreq->transfer_size;
  3324. rval = qla2x00_mailbox_command(vha, mcp);
  3325. if (rval != QLA_SUCCESS) {
  3326. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3327. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3328. rval, mcp->mb[0], mcp->mb[1]);
  3329. } else {
  3330. ql_dbg(ql_dbg_mbx, vha, 0x10fc, "Done %s.\n", __func__);
  3331. }
  3332. /* Copy mailbox information */
  3333. memcpy(mresp, mcp->mb, 64);
  3334. return rval;
  3335. }
  3336. int
  3337. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3338. {
  3339. int rval;
  3340. mbx_cmd_t mc;
  3341. mbx_cmd_t *mcp = &mc;
  3342. ql_dbg(ql_dbg_mbx, vha, 0x10fd,
  3343. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3344. mcp->mb[0] = MBC_ISP84XX_RESET;
  3345. mcp->mb[1] = enable_diagnostic;
  3346. mcp->out_mb = MBX_1|MBX_0;
  3347. mcp->in_mb = MBX_1|MBX_0;
  3348. mcp->tov = MBX_TOV_SECONDS;
  3349. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3350. rval = qla2x00_mailbox_command(vha, mcp);
  3351. if (rval != QLA_SUCCESS)
  3352. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3353. else
  3354. ql_dbg(ql_dbg_mbx, vha, 0x10ff, "Done %s.\n", __func__);
  3355. return rval;
  3356. }
  3357. int
  3358. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  3359. {
  3360. int rval;
  3361. mbx_cmd_t mc;
  3362. mbx_cmd_t *mcp = &mc;
  3363. ql_dbg(ql_dbg_mbx, vha, 0x1100, "Entered %s.\n", __func__);
  3364. if (!IS_FWI2_CAPABLE(vha->hw))
  3365. return QLA_FUNCTION_FAILED;
  3366. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  3367. mcp->mb[1] = LSW(risc_addr);
  3368. mcp->mb[2] = LSW(data);
  3369. mcp->mb[3] = MSW(data);
  3370. mcp->mb[8] = MSW(risc_addr);
  3371. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  3372. mcp->in_mb = MBX_0;
  3373. mcp->tov = 30;
  3374. mcp->flags = 0;
  3375. rval = qla2x00_mailbox_command(vha, mcp);
  3376. if (rval != QLA_SUCCESS) {
  3377. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  3378. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3379. } else {
  3380. ql_dbg(ql_dbg_mbx, vha, 0x1102, "Done %s.\n", __func__);
  3381. }
  3382. return rval;
  3383. }
  3384. int
  3385. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  3386. {
  3387. int rval;
  3388. uint32_t stat, timer;
  3389. uint16_t mb0 = 0;
  3390. struct qla_hw_data *ha = vha->hw;
  3391. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  3392. rval = QLA_SUCCESS;
  3393. ql_dbg(ql_dbg_mbx, vha, 0x1103, "Entered %s.\n", __func__);
  3394. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  3395. /* Write the MBC data to the registers */
  3396. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  3397. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  3398. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  3399. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  3400. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  3401. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  3402. /* Poll for MBC interrupt */
  3403. for (timer = 6000000; timer; timer--) {
  3404. /* Check for pending interrupts. */
  3405. stat = RD_REG_DWORD(&reg->host_status);
  3406. if (stat & HSRX_RISC_INT) {
  3407. stat &= 0xff;
  3408. if (stat == 0x1 || stat == 0x2 ||
  3409. stat == 0x10 || stat == 0x11) {
  3410. set_bit(MBX_INTERRUPT,
  3411. &ha->mbx_cmd_flags);
  3412. mb0 = RD_REG_WORD(&reg->mailbox0);
  3413. WRT_REG_DWORD(&reg->hccr,
  3414. HCCRX_CLR_RISC_INT);
  3415. RD_REG_DWORD(&reg->hccr);
  3416. break;
  3417. }
  3418. }
  3419. udelay(5);
  3420. }
  3421. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  3422. rval = mb0 & MBS_MASK;
  3423. else
  3424. rval = QLA_FUNCTION_FAILED;
  3425. if (rval != QLA_SUCCESS) {
  3426. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  3427. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  3428. } else {
  3429. ql_dbg(ql_dbg_mbx, vha, 0x1105, "Done %s.\n", __func__);
  3430. }
  3431. return rval;
  3432. }
  3433. int
  3434. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  3435. {
  3436. int rval;
  3437. mbx_cmd_t mc;
  3438. mbx_cmd_t *mcp = &mc;
  3439. struct qla_hw_data *ha = vha->hw;
  3440. ql_dbg(ql_dbg_mbx, vha, 0x1106, "Entered %s.\n", __func__);
  3441. if (!IS_FWI2_CAPABLE(ha))
  3442. return QLA_FUNCTION_FAILED;
  3443. mcp->mb[0] = MBC_DATA_RATE;
  3444. mcp->mb[1] = 0;
  3445. mcp->out_mb = MBX_1|MBX_0;
  3446. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3447. mcp->tov = MBX_TOV_SECONDS;
  3448. mcp->flags = 0;
  3449. rval = qla2x00_mailbox_command(vha, mcp);
  3450. if (rval != QLA_SUCCESS) {
  3451. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  3452. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3453. } else {
  3454. ql_dbg(ql_dbg_mbx, vha, 0x1108, "Done %s.\n", __func__);
  3455. if (mcp->mb[1] != 0x7)
  3456. ha->link_data_rate = mcp->mb[1];
  3457. }
  3458. return rval;
  3459. }
  3460. int
  3461. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3462. {
  3463. int rval;
  3464. mbx_cmd_t mc;
  3465. mbx_cmd_t *mcp = &mc;
  3466. struct qla_hw_data *ha = vha->hw;
  3467. ql_dbg(ql_dbg_mbx, vha, 0x1109, "Entered %s.\n", __func__);
  3468. if (!IS_QLA81XX(ha))
  3469. return QLA_FUNCTION_FAILED;
  3470. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  3471. mcp->out_mb = MBX_0;
  3472. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3473. mcp->tov = MBX_TOV_SECONDS;
  3474. mcp->flags = 0;
  3475. rval = qla2x00_mailbox_command(vha, mcp);
  3476. if (rval != QLA_SUCCESS) {
  3477. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  3478. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3479. } else {
  3480. /* Copy all bits to preserve original value */
  3481. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  3482. ql_dbg(ql_dbg_mbx, vha, 0x110b, "Done %s.\n", __func__);
  3483. }
  3484. return rval;
  3485. }
  3486. int
  3487. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3488. {
  3489. int rval;
  3490. mbx_cmd_t mc;
  3491. mbx_cmd_t *mcp = &mc;
  3492. ql_dbg(ql_dbg_mbx, vha, 0x110c, "Entered %s.\n", __func__);
  3493. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  3494. /* Copy all bits to preserve original setting */
  3495. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  3496. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3497. mcp->in_mb = MBX_0;
  3498. mcp->tov = MBX_TOV_SECONDS;
  3499. mcp->flags = 0;
  3500. rval = qla2x00_mailbox_command(vha, mcp);
  3501. if (rval != QLA_SUCCESS) {
  3502. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  3503. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3504. } else
  3505. ql_dbg(ql_dbg_mbx, vha, 0x110e, "Done %s.\n", __func__);
  3506. return rval;
  3507. }
  3508. int
  3509. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  3510. uint16_t *mb)
  3511. {
  3512. int rval;
  3513. mbx_cmd_t mc;
  3514. mbx_cmd_t *mcp = &mc;
  3515. struct qla_hw_data *ha = vha->hw;
  3516. ql_dbg(ql_dbg_mbx, vha, 0x110f, "Entered %s.\n", __func__);
  3517. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  3518. return QLA_FUNCTION_FAILED;
  3519. mcp->mb[0] = MBC_PORT_PARAMS;
  3520. mcp->mb[1] = loop_id;
  3521. if (ha->flags.fcp_prio_enabled)
  3522. mcp->mb[2] = BIT_1;
  3523. else
  3524. mcp->mb[2] = BIT_2;
  3525. mcp->mb[4] = priority & 0xf;
  3526. mcp->mb[9] = vha->vp_idx;
  3527. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3528. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  3529. mcp->tov = 30;
  3530. mcp->flags = 0;
  3531. rval = qla2x00_mailbox_command(vha, mcp);
  3532. if (mb != NULL) {
  3533. mb[0] = mcp->mb[0];
  3534. mb[1] = mcp->mb[1];
  3535. mb[3] = mcp->mb[3];
  3536. mb[4] = mcp->mb[4];
  3537. }
  3538. if (rval != QLA_SUCCESS) {
  3539. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  3540. } else {
  3541. ql_dbg(ql_dbg_mbx, vha, 0x10cc, "Done %s.\n", __func__);
  3542. }
  3543. return rval;
  3544. }
  3545. int
  3546. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp, uint16_t *frac)
  3547. {
  3548. int rval;
  3549. uint8_t byte;
  3550. struct qla_hw_data *ha = vha->hw;
  3551. ql_dbg(ql_dbg_mbx, vha, 0x10ca, "Entered %s.\n", __func__);
  3552. /* Integer part */
  3553. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x01, 1, BIT_13|BIT_0);
  3554. if (rval != QLA_SUCCESS) {
  3555. ql_dbg(ql_dbg_mbx, vha, 0x10c9, "Failed=%x.\n", rval);
  3556. ha->flags.thermal_supported = 0;
  3557. goto fail;
  3558. }
  3559. *temp = byte;
  3560. /* Fraction part */
  3561. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x10, 1, BIT_13|BIT_0);
  3562. if (rval != QLA_SUCCESS) {
  3563. ql_dbg(ql_dbg_mbx, vha, 0x1019, "Failed=%x.\n", rval);
  3564. ha->flags.thermal_supported = 0;
  3565. goto fail;
  3566. }
  3567. *frac = (byte >> 6) * 25;
  3568. ql_dbg(ql_dbg_mbx, vha, 0x1018, "Done %s.\n", __func__);
  3569. fail:
  3570. return rval;
  3571. }
  3572. int
  3573. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  3574. {
  3575. int rval;
  3576. struct qla_hw_data *ha = vha->hw;
  3577. mbx_cmd_t mc;
  3578. mbx_cmd_t *mcp = &mc;
  3579. ql_dbg(ql_dbg_mbx, vha, 0x1017, "Entered %s.\n", __func__);
  3580. if (!IS_FWI2_CAPABLE(ha))
  3581. return QLA_FUNCTION_FAILED;
  3582. memset(mcp, 0, sizeof(mbx_cmd_t));
  3583. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3584. mcp->mb[1] = 1;
  3585. mcp->out_mb = MBX_1|MBX_0;
  3586. mcp->in_mb = MBX_0;
  3587. mcp->tov = 30;
  3588. mcp->flags = 0;
  3589. rval = qla2x00_mailbox_command(vha, mcp);
  3590. if (rval != QLA_SUCCESS) {
  3591. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  3592. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3593. } else {
  3594. ql_dbg(ql_dbg_mbx, vha, 0x100e, "Done %s.\n", __func__);
  3595. }
  3596. return rval;
  3597. }
  3598. int
  3599. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  3600. {
  3601. int rval;
  3602. struct qla_hw_data *ha = vha->hw;
  3603. mbx_cmd_t mc;
  3604. mbx_cmd_t *mcp = &mc;
  3605. ql_dbg(ql_dbg_mbx, vha, 0x100d, "Entered %s.\n", __func__);
  3606. if (!IS_QLA82XX(ha))
  3607. return QLA_FUNCTION_FAILED;
  3608. memset(mcp, 0, sizeof(mbx_cmd_t));
  3609. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3610. mcp->mb[1] = 0;
  3611. mcp->out_mb = MBX_1|MBX_0;
  3612. mcp->in_mb = MBX_0;
  3613. mcp->tov = 30;
  3614. mcp->flags = 0;
  3615. rval = qla2x00_mailbox_command(vha, mcp);
  3616. if (rval != QLA_SUCCESS) {
  3617. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  3618. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3619. } else {
  3620. ql_dbg(ql_dbg_mbx, vha, 0x100b, "Done %s.\n", __func__);
  3621. }
  3622. return rval;
  3623. }