be_main.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /**
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@emulex.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <scsi/scsi.h>
  26. #include <scsi/scsi_cmnd.h>
  27. #include <scsi/scsi_device.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/iscsi_proto.h>
  30. #include <scsi/libiscsi.h>
  31. #include <scsi/scsi_transport_iscsi.h>
  32. #include "be.h"
  33. #define DRV_NAME "be2iscsi"
  34. #define BUILD_STR "2.103.298.0"
  35. #define BE_NAME "ServerEngines BladeEngine2" \
  36. "Linux iSCSI Driver version" BUILD_STR
  37. #define DRV_DESC BE_NAME " " "Driver"
  38. #define BE_VENDOR_ID 0x19A2
  39. /* DEVICE ID's for BE2 */
  40. #define BE_DEVICE_ID1 0x212
  41. #define OC_DEVICE_ID1 0x702
  42. #define OC_DEVICE_ID2 0x703
  43. /* DEVICE ID's for BE3 */
  44. #define BE_DEVICE_ID2 0x222
  45. #define OC_DEVICE_ID3 0x712
  46. #define BE2_IO_DEPTH 1024
  47. #define BE2_MAX_SESSIONS 256
  48. #define BE2_CMDS_PER_CXN 128
  49. #define BE2_TMFS 16
  50. #define BE2_NOPOUT_REQ 16
  51. #define BE2_SGE 32
  52. #define BE2_DEFPDU_HDR_SZ 64
  53. #define BE2_DEFPDU_DATA_SZ 8192
  54. #define MAX_CPUS 31
  55. #define BEISCSI_SGLIST_ELEMENTS 30
  56. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  57. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  58. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  59. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  60. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  61. #define BEISCSI_MAX_FRAGS_INIT 192
  62. #define BE_NUM_MSIX_ENTRIES 1
  63. #define MPU_EP_CONTROL 0
  64. #define MPU_EP_SEMAPHORE 0xac
  65. #define BE2_SOFT_RESET 0x5c
  66. #define BE2_PCI_ONLINE0 0xb0
  67. #define BE2_PCI_ONLINE1 0xb4
  68. #define BE2_SET_RESET 0x80
  69. #define BE2_MPU_IRAM_ONLINE 0x00000080
  70. #define BE_SENSE_INFO_SIZE 258
  71. #define BE_ISCSI_PDU_HEADER_SIZE 64
  72. #define BE_MIN_MEM_SIZE 16384
  73. #define MAX_CMD_SZ 65536
  74. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  75. #define DBG_LVL 0x00000001
  76. #define DBG_LVL_1 0x00000001
  77. #define DBG_LVL_2 0x00000002
  78. #define DBG_LVL_3 0x00000004
  79. #define DBG_LVL_4 0x00000008
  80. #define DBG_LVL_5 0x00000010
  81. #define DBG_LVL_6 0x00000020
  82. #define DBG_LVL_7 0x00000040
  83. #define DBG_LVL_8 0x00000080
  84. #define SE_DEBUG(debug_mask, fmt, args...) \
  85. do { \
  86. if (debug_mask & DBG_LVL) { \
  87. printk(KERN_ERR "(%s():%d):", __func__, __LINE__);\
  88. printk(fmt, ##args); \
  89. } \
  90. } while (0);
  91. #define BE_ADAPTER_UP 0x00000000
  92. #define BE_ADAPTER_LINK_DOWN 0x00000001
  93. /**
  94. * hardware needs the async PDU buffers to be posted in multiples of 8
  95. * So have atleast 8 of them by default
  96. */
  97. #define HWI_GET_ASYNC_PDU_CTX(phwi) (phwi->phwi_ctxt->pasync_ctx)
  98. /********* Memory BAR register ************/
  99. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  100. /**
  101. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  102. * Disable" may still globally block interrupts in addition to individual
  103. * interrupt masks; a mechanism for the device driver to block all interrupts
  104. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  105. * with the OS.
  106. */
  107. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  108. /********* ISR0 Register offset **********/
  109. #define CEV_ISR0_OFFSET 0xC18
  110. #define CEV_ISR_SIZE 4
  111. /**
  112. * Macros for reading/writing a protection domain or CSR registers
  113. * in BladeEngine.
  114. */
  115. #define DB_TXULP0_OFFSET 0x40
  116. #define DB_RXULP0_OFFSET 0xA0
  117. /********* Event Q door bell *************/
  118. #define DB_EQ_OFFSET DB_CQ_OFFSET
  119. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  120. /* Clear the interrupt for this eq */
  121. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  122. /* Must be 1 */
  123. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  124. /* Number of event entries processed */
  125. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  126. /* Rearm bit */
  127. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  128. /********* Compl Q door bell *************/
  129. #define DB_CQ_OFFSET 0x120
  130. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  131. /* Number of event entries processed */
  132. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  133. /* Rearm bit */
  134. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  135. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  136. #define HWI_GET_DEF_BUFQ_ID(pc) (((struct hwi_controller *)\
  137. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data.id)
  138. #define HWI_GET_DEF_HDRQ_ID(pc) (((struct hwi_controller *)\
  139. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr.id)
  140. #define PAGES_REQUIRED(x) \
  141. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  142. enum be_mem_enum {
  143. HWI_MEM_ADDN_CONTEXT,
  144. HWI_MEM_WRB,
  145. HWI_MEM_WRBH,
  146. HWI_MEM_SGLH,
  147. HWI_MEM_SGE,
  148. HWI_MEM_ASYNC_HEADER_BUF, /* 5 */
  149. HWI_MEM_ASYNC_DATA_BUF,
  150. HWI_MEM_ASYNC_HEADER_RING,
  151. HWI_MEM_ASYNC_DATA_RING,
  152. HWI_MEM_ASYNC_HEADER_HANDLE,
  153. HWI_MEM_ASYNC_DATA_HANDLE, /* 10 */
  154. HWI_MEM_ASYNC_PDU_CONTEXT,
  155. ISCSI_MEM_GLOBAL_HEADER,
  156. SE_MEM_MAX
  157. };
  158. struct be_bus_address32 {
  159. unsigned int address_lo;
  160. unsigned int address_hi;
  161. };
  162. struct be_bus_address64 {
  163. unsigned long long address;
  164. };
  165. struct be_bus_address {
  166. union {
  167. struct be_bus_address32 a32;
  168. struct be_bus_address64 a64;
  169. } u;
  170. };
  171. struct mem_array {
  172. struct be_bus_address bus_address; /* Bus address of location */
  173. void *virtual_address; /* virtual address to the location */
  174. unsigned int size; /* Size required by memory block */
  175. };
  176. struct be_mem_descriptor {
  177. unsigned int index; /* Index of this memory parameter */
  178. unsigned int category; /* type indicates cached/non-cached */
  179. unsigned int num_elements; /* number of elements in this
  180. * descriptor
  181. */
  182. unsigned int alignment_mask; /* Alignment mask for this block */
  183. unsigned int size_in_bytes; /* Size required by memory block */
  184. struct mem_array *mem_array;
  185. };
  186. struct sgl_handle {
  187. unsigned int sgl_index;
  188. unsigned int type;
  189. unsigned int cid;
  190. struct iscsi_task *task;
  191. struct iscsi_sge *pfrag;
  192. };
  193. struct hba_parameters {
  194. unsigned int ios_per_ctrl;
  195. unsigned int cxns_per_ctrl;
  196. unsigned int asyncpdus_per_ctrl;
  197. unsigned int icds_per_ctrl;
  198. unsigned int num_sge_per_io;
  199. unsigned int defpdu_hdr_sz;
  200. unsigned int defpdu_data_sz;
  201. unsigned int num_cq_entries;
  202. unsigned int num_eq_entries;
  203. unsigned int wrbs_per_cxn;
  204. unsigned int crashmode;
  205. unsigned int hba_num;
  206. unsigned int mgmt_ws_sz;
  207. unsigned int hwi_ws_sz;
  208. unsigned int eto;
  209. unsigned int ldto;
  210. unsigned int dbg_flags;
  211. unsigned int num_cxn;
  212. unsigned int eq_timer;
  213. /**
  214. * These are calculated from other params. They're here
  215. * for debug purposes
  216. */
  217. unsigned int num_mcc_pages;
  218. unsigned int num_mcc_cq_pages;
  219. unsigned int num_cq_pages;
  220. unsigned int num_eq_pages;
  221. unsigned int num_async_pdu_buf_pages;
  222. unsigned int num_async_pdu_buf_sgl_pages;
  223. unsigned int num_async_pdu_buf_cq_pages;
  224. unsigned int num_async_pdu_hdr_pages;
  225. unsigned int num_async_pdu_hdr_sgl_pages;
  226. unsigned int num_async_pdu_hdr_cq_pages;
  227. unsigned int num_sge;
  228. };
  229. struct invalidate_command_table {
  230. unsigned short icd;
  231. unsigned short cid;
  232. } __packed;
  233. struct beiscsi_hba {
  234. struct hba_parameters params;
  235. struct hwi_controller *phwi_ctrlr;
  236. unsigned int mem_req[SE_MEM_MAX];
  237. /* PCI BAR mapped addresses */
  238. u8 __iomem *csr_va; /* CSR */
  239. u8 __iomem *db_va; /* Door Bell */
  240. u8 __iomem *pci_va; /* PCI Config */
  241. struct be_bus_address csr_pa; /* CSR */
  242. struct be_bus_address db_pa; /* CSR */
  243. struct be_bus_address pci_pa; /* CSR */
  244. /* PCI representation of our HBA */
  245. struct pci_dev *pcidev;
  246. unsigned int state;
  247. unsigned short asic_revision;
  248. unsigned int num_cpus;
  249. unsigned int nxt_cqid;
  250. struct msix_entry msix_entries[MAX_CPUS + 1];
  251. bool msix_enabled;
  252. struct be_mem_descriptor *init_mem;
  253. unsigned short io_sgl_alloc_index;
  254. unsigned short io_sgl_free_index;
  255. unsigned short io_sgl_hndl_avbl;
  256. struct sgl_handle **io_sgl_hndl_base;
  257. struct sgl_handle **sgl_hndl_array;
  258. unsigned short eh_sgl_alloc_index;
  259. unsigned short eh_sgl_free_index;
  260. unsigned short eh_sgl_hndl_avbl;
  261. struct sgl_handle **eh_sgl_hndl_base;
  262. spinlock_t io_sgl_lock;
  263. spinlock_t mgmt_sgl_lock;
  264. spinlock_t isr_lock;
  265. unsigned int age;
  266. unsigned short avlbl_cids;
  267. unsigned short cid_alloc;
  268. unsigned short cid_free;
  269. struct beiscsi_conn *conn_table[BE2_MAX_SESSIONS * 2];
  270. struct list_head hba_queue;
  271. unsigned short *cid_array;
  272. struct iscsi_endpoint **ep_array;
  273. struct iscsi_boot_kset *boot_kset;
  274. struct Scsi_Host *shost;
  275. struct {
  276. /**
  277. * group together since they are used most frequently
  278. * for cid to cri conversion
  279. */
  280. unsigned int iscsi_cid_start;
  281. unsigned int phys_port;
  282. unsigned int isr_offset;
  283. unsigned int iscsi_icd_start;
  284. unsigned int iscsi_cid_count;
  285. unsigned int iscsi_icd_count;
  286. unsigned int pci_function;
  287. unsigned short cid_alloc;
  288. unsigned short cid_free;
  289. unsigned short avlbl_cids;
  290. unsigned short iscsi_features;
  291. spinlock_t cid_lock;
  292. } fw_config;
  293. u8 mac_address[ETH_ALEN];
  294. unsigned short todo_cq;
  295. unsigned short todo_mcc_cq;
  296. char wq_name[20];
  297. struct workqueue_struct *wq; /* The actuak work queue */
  298. struct work_struct work_cqs; /* The work being queued */
  299. struct be_ctrl_info ctrl;
  300. unsigned int generation;
  301. unsigned int read_mac_address;
  302. struct mgmt_session_info boot_sess;
  303. struct invalidate_command_table inv_tbl[128];
  304. };
  305. struct beiscsi_session {
  306. struct pci_pool *bhs_pool;
  307. };
  308. /**
  309. * struct beiscsi_conn - iscsi connection structure
  310. */
  311. struct beiscsi_conn {
  312. struct iscsi_conn *conn;
  313. struct beiscsi_hba *phba;
  314. u32 exp_statsn;
  315. u32 beiscsi_conn_cid;
  316. struct beiscsi_endpoint *ep;
  317. unsigned short login_in_progress;
  318. struct wrb_handle *plogin_wrb_handle;
  319. struct sgl_handle *plogin_sgl_handle;
  320. struct beiscsi_session *beiscsi_sess;
  321. struct iscsi_task *task;
  322. };
  323. /* This structure is used by the chip */
  324. struct pdu_data_out {
  325. u32 dw[12];
  326. };
  327. /**
  328. * Pseudo amap definition in which each bit of the actual structure is defined
  329. * as a byte: used to calculate offset/shift/mask of each field
  330. */
  331. struct amap_pdu_data_out {
  332. u8 opcode[6]; /* opcode */
  333. u8 rsvd0[2]; /* should be 0 */
  334. u8 rsvd1[7];
  335. u8 final_bit; /* F bit */
  336. u8 rsvd2[16];
  337. u8 ahs_length[8]; /* no AHS */
  338. u8 data_len_hi[8];
  339. u8 data_len_lo[16]; /* DataSegmentLength */
  340. u8 lun[64];
  341. u8 itt[32]; /* ITT; initiator task tag */
  342. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  343. u8 rsvd3[32];
  344. u8 exp_stat_sn[32];
  345. u8 rsvd4[32];
  346. u8 data_sn[32];
  347. u8 buffer_offset[32];
  348. u8 rsvd5[32];
  349. };
  350. struct be_cmd_bhs {
  351. struct iscsi_scsi_req iscsi_hdr;
  352. unsigned char pad1[16];
  353. struct pdu_data_out iscsi_data_pdu;
  354. unsigned char pad2[BE_SENSE_INFO_SIZE -
  355. sizeof(struct pdu_data_out)];
  356. };
  357. struct beiscsi_io_task {
  358. struct wrb_handle *pwrb_handle;
  359. struct sgl_handle *psgl_handle;
  360. struct beiscsi_conn *conn;
  361. struct scsi_cmnd *scsi_cmnd;
  362. unsigned int cmd_sn;
  363. unsigned int flags;
  364. unsigned short cid;
  365. unsigned short header_len;
  366. itt_t libiscsi_itt;
  367. struct be_cmd_bhs *cmd_bhs;
  368. struct be_bus_address bhs_pa;
  369. unsigned short bhs_len;
  370. };
  371. struct be_nonio_bhs {
  372. struct iscsi_hdr iscsi_hdr;
  373. unsigned char pad1[16];
  374. struct pdu_data_out iscsi_data_pdu;
  375. unsigned char pad2[BE_SENSE_INFO_SIZE -
  376. sizeof(struct pdu_data_out)];
  377. };
  378. struct be_status_bhs {
  379. struct iscsi_scsi_req iscsi_hdr;
  380. unsigned char pad1[16];
  381. /**
  382. * The plus 2 below is to hold the sense info length that gets
  383. * DMA'ed by RxULP
  384. */
  385. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  386. };
  387. struct iscsi_sge {
  388. u32 dw[4];
  389. };
  390. /**
  391. * Pseudo amap definition in which each bit of the actual structure is defined
  392. * as a byte: used to calculate offset/shift/mask of each field
  393. */
  394. struct amap_iscsi_sge {
  395. u8 addr_hi[32];
  396. u8 addr_lo[32];
  397. u8 sge_offset[22]; /* DWORD 2 */
  398. u8 rsvd0[9]; /* DWORD 2 */
  399. u8 last_sge; /* DWORD 2 */
  400. u8 len[17]; /* DWORD 3 */
  401. u8 rsvd1[15]; /* DWORD 3 */
  402. };
  403. struct beiscsi_offload_params {
  404. u32 dw[5];
  405. };
  406. #define OFFLD_PARAMS_ERL 0x00000003
  407. #define OFFLD_PARAMS_DDE 0x00000004
  408. #define OFFLD_PARAMS_HDE 0x00000008
  409. #define OFFLD_PARAMS_IR2T 0x00000010
  410. #define OFFLD_PARAMS_IMD 0x00000020
  411. /**
  412. * Pseudo amap definition in which each bit of the actual structure is defined
  413. * as a byte: used to calculate offset/shift/mask of each field
  414. */
  415. struct amap_beiscsi_offload_params {
  416. u8 max_burst_length[32];
  417. u8 max_send_data_segment_length[32];
  418. u8 first_burst_length[32];
  419. u8 erl[2];
  420. u8 dde[1];
  421. u8 hde[1];
  422. u8 ir2t[1];
  423. u8 imd[1];
  424. u8 pad[26];
  425. u8 exp_statsn[32];
  426. };
  427. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  428. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  429. struct async_pdu_handle {
  430. struct list_head link;
  431. struct be_bus_address pa;
  432. void *pbuffer;
  433. unsigned int consumed;
  434. unsigned char index;
  435. unsigned char is_header;
  436. unsigned short cri;
  437. unsigned long buffer_len;
  438. };
  439. struct hwi_async_entry {
  440. struct {
  441. unsigned char hdr_received;
  442. unsigned char hdr_len;
  443. unsigned short bytes_received;
  444. unsigned int bytes_needed;
  445. struct list_head list;
  446. } wait_queue;
  447. struct list_head header_busy_list;
  448. struct list_head data_busy_list;
  449. };
  450. struct hwi_async_pdu_context {
  451. struct {
  452. struct be_bus_address pa_base;
  453. void *va_base;
  454. void *ring_base;
  455. struct async_pdu_handle *handle_base;
  456. unsigned int host_write_ptr;
  457. unsigned int ep_read_ptr;
  458. unsigned int writables;
  459. unsigned int free_entries;
  460. unsigned int busy_entries;
  461. unsigned int buffer_size;
  462. unsigned int num_entries;
  463. struct list_head free_list;
  464. } async_header;
  465. struct {
  466. struct be_bus_address pa_base;
  467. void *va_base;
  468. void *ring_base;
  469. struct async_pdu_handle *handle_base;
  470. unsigned int host_write_ptr;
  471. unsigned int ep_read_ptr;
  472. unsigned int writables;
  473. unsigned int free_entries;
  474. unsigned int busy_entries;
  475. unsigned int buffer_size;
  476. struct list_head free_list;
  477. unsigned int num_entries;
  478. } async_data;
  479. /**
  480. * This is a varying size list! Do not add anything
  481. * after this entry!!
  482. */
  483. struct hwi_async_entry async_entry[BE2_MAX_SESSIONS * 2];
  484. };
  485. #define PDUCQE_CODE_MASK 0x0000003F
  486. #define PDUCQE_DPL_MASK 0xFFFF0000
  487. #define PDUCQE_INDEX_MASK 0x0000FFFF
  488. struct i_t_dpdu_cqe {
  489. u32 dw[4];
  490. } __packed;
  491. /**
  492. * Pseudo amap definition in which each bit of the actual structure is defined
  493. * as a byte: used to calculate offset/shift/mask of each field
  494. */
  495. struct amap_i_t_dpdu_cqe {
  496. u8 db_addr_hi[32];
  497. u8 db_addr_lo[32];
  498. u8 code[6];
  499. u8 cid[10];
  500. u8 dpl[16];
  501. u8 index[16];
  502. u8 num_cons[10];
  503. u8 rsvd0[4];
  504. u8 final;
  505. u8 valid;
  506. } __packed;
  507. #define CQE_VALID_MASK 0x80000000
  508. #define CQE_CODE_MASK 0x0000003F
  509. #define CQE_CID_MASK 0x0000FFC0
  510. #define EQE_VALID_MASK 0x00000001
  511. #define EQE_MAJORCODE_MASK 0x0000000E
  512. #define EQE_RESID_MASK 0xFFFF0000
  513. struct be_eq_entry {
  514. u32 dw[1];
  515. } __packed;
  516. /**
  517. * Pseudo amap definition in which each bit of the actual structure is defined
  518. * as a byte: used to calculate offset/shift/mask of each field
  519. */
  520. struct amap_eq_entry {
  521. u8 valid; /* DWORD 0 */
  522. u8 major_code[3]; /* DWORD 0 */
  523. u8 minor_code[12]; /* DWORD 0 */
  524. u8 resource_id[16]; /* DWORD 0 */
  525. } __packed;
  526. struct cq_db {
  527. u32 dw[1];
  528. } __packed;
  529. /**
  530. * Pseudo amap definition in which each bit of the actual structure is defined
  531. * as a byte: used to calculate offset/shift/mask of each field
  532. */
  533. struct amap_cq_db {
  534. u8 qid[10];
  535. u8 event[1];
  536. u8 rsvd0[5];
  537. u8 num_popped[13];
  538. u8 rearm[1];
  539. u8 rsvd1[2];
  540. } __packed;
  541. void beiscsi_process_eq(struct beiscsi_hba *phba);
  542. struct iscsi_wrb {
  543. u32 dw[16];
  544. } __packed;
  545. #define WRB_TYPE_MASK 0xF0000000
  546. /**
  547. * Pseudo amap definition in which each bit of the actual structure is defined
  548. * as a byte: used to calculate offset/shift/mask of each field
  549. */
  550. struct amap_iscsi_wrb {
  551. u8 lun[14]; /* DWORD 0 */
  552. u8 lt; /* DWORD 0 */
  553. u8 invld; /* DWORD 0 */
  554. u8 wrb_idx[8]; /* DWORD 0 */
  555. u8 dsp; /* DWORD 0 */
  556. u8 dmsg; /* DWORD 0 */
  557. u8 undr_run; /* DWORD 0 */
  558. u8 over_run; /* DWORD 0 */
  559. u8 type[4]; /* DWORD 0 */
  560. u8 ptr2nextwrb[8]; /* DWORD 1 */
  561. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  562. u8 sgl_icd_idx[12]; /* DWORD 2 */
  563. u8 rsvd0[20]; /* DWORD 2 */
  564. u8 exp_data_sn[32]; /* DWORD 3 */
  565. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  566. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  567. u8 cmdsn_itt[32]; /* DWORD 6 */
  568. u8 dif_ref_tag[32]; /* DWORD 7 */
  569. u8 sge0_addr_hi[32]; /* DWORD 8 */
  570. u8 sge0_addr_lo[32]; /* DWORD 9 */
  571. u8 sge0_offset[22]; /* DWORD 10 */
  572. u8 pbs; /* DWORD 10 */
  573. u8 dif_mode[2]; /* DWORD 10 */
  574. u8 rsvd1[6]; /* DWORD 10 */
  575. u8 sge0_last; /* DWORD 10 */
  576. u8 sge0_len[17]; /* DWORD 11 */
  577. u8 dif_meta_tag[14]; /* DWORD 11 */
  578. u8 sge0_in_ddr; /* DWORD 11 */
  579. u8 sge1_addr_hi[32]; /* DWORD 12 */
  580. u8 sge1_addr_lo[32]; /* DWORD 13 */
  581. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  582. u8 rsvd2[9]; /* DWORD 14 */
  583. u8 sge1_last; /* DWORD 14 */
  584. u8 sge1_len[17]; /* DWORD 15 */
  585. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  586. u8 rsvd3[2]; /* DWORD 15 */
  587. u8 sge1_in_ddr; /* DWORD 15 */
  588. } __packed;
  589. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  590. void
  591. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  592. void beiscsi_process_all_cqs(struct work_struct *work);
  593. struct pdu_nop_out {
  594. u32 dw[12];
  595. };
  596. /**
  597. * Pseudo amap definition in which each bit of the actual structure is defined
  598. * as a byte: used to calculate offset/shift/mask of each field
  599. */
  600. struct amap_pdu_nop_out {
  601. u8 opcode[6]; /* opcode 0x00 */
  602. u8 i_bit; /* I Bit */
  603. u8 x_bit; /* reserved; should be 0 */
  604. u8 fp_bit_filler1[7];
  605. u8 f_bit; /* always 1 */
  606. u8 reserved1[16];
  607. u8 ahs_length[8]; /* no AHS */
  608. u8 data_len_hi[8];
  609. u8 data_len_lo[16]; /* DataSegmentLength */
  610. u8 lun[64];
  611. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  612. u8 ttt[32]; /* target id for ping or 0xffffffff */
  613. u8 cmd_sn[32];
  614. u8 exp_stat_sn[32];
  615. u8 reserved5[128];
  616. };
  617. #define PDUBASE_OPCODE_MASK 0x0000003F
  618. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  619. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  620. struct pdu_base {
  621. u32 dw[16];
  622. } __packed;
  623. /**
  624. * Pseudo amap definition in which each bit of the actual structure is defined
  625. * as a byte: used to calculate offset/shift/mask of each field
  626. */
  627. struct amap_pdu_base {
  628. u8 opcode[6];
  629. u8 i_bit; /* immediate bit */
  630. u8 x_bit; /* reserved, always 0 */
  631. u8 reserved1[24]; /* opcode-specific fields */
  632. u8 ahs_length[8]; /* length units is 4 byte words */
  633. u8 data_len_hi[8];
  634. u8 data_len_lo[16]; /* DatasegmentLength */
  635. u8 lun[64]; /* lun or opcode-specific fields */
  636. u8 itt[32]; /* initiator task tag */
  637. u8 reserved4[224];
  638. };
  639. struct iscsi_target_context_update_wrb {
  640. u32 dw[16];
  641. } __packed;
  642. /**
  643. * Pseudo amap definition in which each bit of the actual structure is defined
  644. * as a byte: used to calculate offset/shift/mask of each field
  645. */
  646. struct amap_iscsi_target_context_update_wrb {
  647. u8 lun[14]; /* DWORD 0 */
  648. u8 lt; /* DWORD 0 */
  649. u8 invld; /* DWORD 0 */
  650. u8 wrb_idx[8]; /* DWORD 0 */
  651. u8 dsp; /* DWORD 0 */
  652. u8 dmsg; /* DWORD 0 */
  653. u8 undr_run; /* DWORD 0 */
  654. u8 over_run; /* DWORD 0 */
  655. u8 type[4]; /* DWORD 0 */
  656. u8 ptr2nextwrb[8]; /* DWORD 1 */
  657. u8 max_burst_length[19]; /* DWORD 1 */
  658. u8 rsvd0[5]; /* DWORD 1 */
  659. u8 rsvd1[15]; /* DWORD 2 */
  660. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  661. u8 first_burst_length[14]; /* DWORD 3 */
  662. u8 rsvd2[2]; /* DWORD 3 */
  663. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  664. u8 rsvd3[5]; /* DWORD 3 */
  665. u8 session_state[3]; /* DWORD 3 */
  666. u8 rsvd4[16]; /* DWORD 4 */
  667. u8 tx_jumbo; /* DWORD 4 */
  668. u8 hde; /* DWORD 4 */
  669. u8 dde; /* DWORD 4 */
  670. u8 erl[2]; /* DWORD 4 */
  671. u8 domain_id[5]; /* DWORD 4 */
  672. u8 mode; /* DWORD 4 */
  673. u8 imd; /* DWORD 4 */
  674. u8 ir2t; /* DWORD 4 */
  675. u8 notpredblq[2]; /* DWORD 4 */
  676. u8 compltonack; /* DWORD 4 */
  677. u8 stat_sn[32]; /* DWORD 5 */
  678. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  679. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  680. u8 pad_addr_hi[32]; /* DWORD 8 */
  681. u8 pad_addr_lo[32]; /* DWORD 9 */
  682. u8 rsvd5[32]; /* DWORD 10 */
  683. u8 rsvd6[32]; /* DWORD 11 */
  684. u8 rsvd7[32]; /* DWORD 12 */
  685. u8 rsvd8[32]; /* DWORD 13 */
  686. u8 rsvd9[32]; /* DWORD 14 */
  687. u8 rsvd10[32]; /* DWORD 15 */
  688. } __packed;
  689. struct be_ring {
  690. u32 pages; /* queue size in pages */
  691. u32 id; /* queue id assigned by beklib */
  692. u32 num; /* number of elements in queue */
  693. u32 cidx; /* consumer index */
  694. u32 pidx; /* producer index -- not used by most rings */
  695. u32 item_size; /* size in bytes of one object */
  696. void *va; /* The virtual address of the ring. This
  697. * should be last to allow 32 & 64 bit debugger
  698. * extensions to work.
  699. */
  700. };
  701. struct hwi_wrb_context {
  702. struct list_head wrb_handle_list;
  703. struct list_head wrb_handle_drvr_list;
  704. struct wrb_handle **pwrb_handle_base;
  705. struct wrb_handle **pwrb_handle_basestd;
  706. struct iscsi_wrb *plast_wrb;
  707. unsigned short alloc_index;
  708. unsigned short free_index;
  709. unsigned short wrb_handles_available;
  710. unsigned short cid;
  711. };
  712. struct hwi_controller {
  713. struct list_head io_sgl_list;
  714. struct list_head eh_sgl_list;
  715. struct sgl_handle *psgl_handle_base;
  716. unsigned int wrb_mem_index;
  717. struct hwi_wrb_context wrb_context[BE2_MAX_SESSIONS * 2];
  718. struct mcc_wrb *pmcc_wrb_base;
  719. struct be_ring default_pdu_hdr;
  720. struct be_ring default_pdu_data;
  721. struct hwi_context_memory *phwi_ctxt;
  722. };
  723. enum hwh_type_enum {
  724. HWH_TYPE_IO = 1,
  725. HWH_TYPE_LOGOUT = 2,
  726. HWH_TYPE_TMF = 3,
  727. HWH_TYPE_NOP = 4,
  728. HWH_TYPE_IO_RD = 5,
  729. HWH_TYPE_LOGIN = 11,
  730. HWH_TYPE_INVALID = 0xFFFFFFFF
  731. };
  732. struct wrb_handle {
  733. enum hwh_type_enum type;
  734. unsigned short wrb_index;
  735. unsigned short nxt_wrb_index;
  736. struct iscsi_task *pio_handle;
  737. struct iscsi_wrb *pwrb;
  738. };
  739. struct hwi_context_memory {
  740. /* Adaptive interrupt coalescing (AIC) info */
  741. u16 min_eqd; /* in usecs */
  742. u16 max_eqd; /* in usecs */
  743. u16 cur_eqd; /* in usecs */
  744. struct be_eq_obj be_eq[MAX_CPUS];
  745. struct be_queue_info be_cq[MAX_CPUS];
  746. struct be_queue_info be_def_hdrq;
  747. struct be_queue_info be_def_dataq;
  748. struct be_queue_info be_wrbq[BE2_MAX_SESSIONS];
  749. struct be_mcc_wrb_context *pbe_mcc_context;
  750. struct hwi_async_pdu_context *pasync_ctx;
  751. };
  752. #endif