mc13892-regulator.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /*
  2. * Regulator Driver for Freescale MC13892 PMIC
  3. *
  4. * Copyright 2010 Yong Shen <yong.shen@linaro.org>
  5. *
  6. * Based on draft driver from Arnaud Patard <arnaud.patard@rtp-net.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/mfd/mc13892.h>
  13. #include <linux/regulator/machine.h>
  14. #include <linux/regulator/driver.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/init.h>
  19. #include <linux/err.h>
  20. #include "mc13xxx.h"
  21. #define MC13892_REVISION 7
  22. #define MC13892_POWERCTL0 13
  23. #define MC13892_POWERCTL0_USEROFFSPI 3
  24. #define MC13892_POWERCTL0_VCOINCELLVSEL 20
  25. #define MC13892_POWERCTL0_VCOINCELLVSEL_M (7<<20)
  26. #define MC13892_POWERCTL0_VCOINCELLEN (1<<23)
  27. #define MC13892_SWITCHERS0_SWxHI (1<<23)
  28. #define MC13892_SWITCHERS0 24
  29. #define MC13892_SWITCHERS0_SW1VSEL 0
  30. #define MC13892_SWITCHERS0_SW1VSEL_M (0x1f<<0)
  31. #define MC13892_SWITCHERS0_SW1HI (1<<23)
  32. #define MC13892_SWITCHERS0_SW1EN 0
  33. #define MC13892_SWITCHERS1 25
  34. #define MC13892_SWITCHERS1_SW2VSEL 0
  35. #define MC13892_SWITCHERS1_SW2VSEL_M (0x1f<<0)
  36. #define MC13892_SWITCHERS1_SW2HI (1<<23)
  37. #define MC13892_SWITCHERS1_SW2EN 0
  38. #define MC13892_SWITCHERS2 26
  39. #define MC13892_SWITCHERS2_SW3VSEL 0
  40. #define MC13892_SWITCHERS2_SW3VSEL_M (0x1f<<0)
  41. #define MC13892_SWITCHERS2_SW3HI (1<<23)
  42. #define MC13892_SWITCHERS2_SW3EN 0
  43. #define MC13892_SWITCHERS3 27
  44. #define MC13892_SWITCHERS3_SW4VSEL 0
  45. #define MC13892_SWITCHERS3_SW4VSEL_M (0x1f<<0)
  46. #define MC13892_SWITCHERS3_SW4HI (1<<23)
  47. #define MC13892_SWITCHERS3_SW4EN 0
  48. #define MC13892_SWITCHERS4 28
  49. #define MC13892_SWITCHERS4_SW1MODE 0
  50. #define MC13892_SWITCHERS4_SW1MODE_AUTO (8<<0)
  51. #define MC13892_SWITCHERS4_SW1MODE_M (0xf<<0)
  52. #define MC13892_SWITCHERS4_SW2MODE 10
  53. #define MC13892_SWITCHERS4_SW2MODE_AUTO (8<<10)
  54. #define MC13892_SWITCHERS4_SW2MODE_M (0xf<<10)
  55. #define MC13892_SWITCHERS5 29
  56. #define MC13892_SWITCHERS5_SW3MODE 0
  57. #define MC13892_SWITCHERS5_SW3MODE_AUTO (8<<0)
  58. #define MC13892_SWITCHERS5_SW3MODE_M (0xf<<0)
  59. #define MC13892_SWITCHERS5_SW4MODE 8
  60. #define MC13892_SWITCHERS5_SW4MODE_AUTO (8<<8)
  61. #define MC13892_SWITCHERS5_SW4MODE_M (0xf<<8)
  62. #define MC13892_SWITCHERS5_SWBSTEN (1<<20)
  63. #define MC13892_REGULATORSETTING0 30
  64. #define MC13892_REGULATORSETTING0_VGEN1VSEL 0
  65. #define MC13892_REGULATORSETTING0_VDIGVSEL 4
  66. #define MC13892_REGULATORSETTING0_VGEN2VSEL 6
  67. #define MC13892_REGULATORSETTING0_VPLLVSEL 9
  68. #define MC13892_REGULATORSETTING0_VUSB2VSEL 11
  69. #define MC13892_REGULATORSETTING0_VGEN3VSEL 14
  70. #define MC13892_REGULATORSETTING0_VCAMVSEL 16
  71. #define MC13892_REGULATORSETTING0_VGEN1VSEL_M (3<<0)
  72. #define MC13892_REGULATORSETTING0_VDIGVSEL_M (3<<4)
  73. #define MC13892_REGULATORSETTING0_VGEN2VSEL_M (7<<6)
  74. #define MC13892_REGULATORSETTING0_VPLLVSEL_M (3<<9)
  75. #define MC13892_REGULATORSETTING0_VUSB2VSEL_M (3<<11)
  76. #define MC13892_REGULATORSETTING0_VGEN3VSEL_M (1<<14)
  77. #define MC13892_REGULATORSETTING0_VCAMVSEL_M (3<<16)
  78. #define MC13892_REGULATORSETTING1 31
  79. #define MC13892_REGULATORSETTING1_VVIDEOVSEL 2
  80. #define MC13892_REGULATORSETTING1_VAUDIOVSEL 4
  81. #define MC13892_REGULATORSETTING1_VSDVSEL 6
  82. #define MC13892_REGULATORSETTING1_VVIDEOVSEL_M (3<<2)
  83. #define MC13892_REGULATORSETTING1_VAUDIOVSEL_M (3<<4)
  84. #define MC13892_REGULATORSETTING1_VSDVSEL_M (7<<6)
  85. #define MC13892_REGULATORMODE0 32
  86. #define MC13892_REGULATORMODE0_VGEN1EN (1<<0)
  87. #define MC13892_REGULATORMODE0_VGEN1STDBY (1<<1)
  88. #define MC13892_REGULATORMODE0_VGEN1MODE (1<<2)
  89. #define MC13892_REGULATORMODE0_VIOHIEN (1<<3)
  90. #define MC13892_REGULATORMODE0_VIOHISTDBY (1<<4)
  91. #define MC13892_REGULATORMODE0_VIOHIMODE (1<<5)
  92. #define MC13892_REGULATORMODE0_VDIGEN (1<<9)
  93. #define MC13892_REGULATORMODE0_VDIGSTDBY (1<<10)
  94. #define MC13892_REGULATORMODE0_VDIGMODE (1<<11)
  95. #define MC13892_REGULATORMODE0_VGEN2EN (1<<12)
  96. #define MC13892_REGULATORMODE0_VGEN2STDBY (1<<13)
  97. #define MC13892_REGULATORMODE0_VGEN2MODE (1<<14)
  98. #define MC13892_REGULATORMODE0_VPLLEN (1<<15)
  99. #define MC13892_REGULATORMODE0_VPLLSTDBY (1<<16)
  100. #define MC13892_REGULATORMODE0_VPLLMODE (1<<17)
  101. #define MC13892_REGULATORMODE0_VUSB2EN (1<<18)
  102. #define MC13892_REGULATORMODE0_VUSB2STDBY (1<<19)
  103. #define MC13892_REGULATORMODE0_VUSB2MODE (1<<20)
  104. #define MC13892_REGULATORMODE1 33
  105. #define MC13892_REGULATORMODE1_VGEN3EN (1<<0)
  106. #define MC13892_REGULATORMODE1_VGEN3STDBY (1<<1)
  107. #define MC13892_REGULATORMODE1_VGEN3MODE (1<<2)
  108. #define MC13892_REGULATORMODE1_VCAMEN (1<<6)
  109. #define MC13892_REGULATORMODE1_VCAMSTDBY (1<<7)
  110. #define MC13892_REGULATORMODE1_VCAMMODE (1<<8)
  111. #define MC13892_REGULATORMODE1_VCAMCONFIGEN (1<<9)
  112. #define MC13892_REGULATORMODE1_VVIDEOEN (1<<12)
  113. #define MC13892_REGULATORMODE1_VVIDEOSTDBY (1<<13)
  114. #define MC13892_REGULATORMODE1_VVIDEOMODE (1<<14)
  115. #define MC13892_REGULATORMODE1_VAUDIOEN (1<<15)
  116. #define MC13892_REGULATORMODE1_VAUDIOSTDBY (1<<16)
  117. #define MC13892_REGULATORMODE1_VAUDIOMODE (1<<17)
  118. #define MC13892_REGULATORMODE1_VSDEN (1<<18)
  119. #define MC13892_REGULATORMODE1_VSDSTDBY (1<<19)
  120. #define MC13892_REGULATORMODE1_VSDMODE (1<<20)
  121. #define MC13892_POWERMISC 34
  122. #define MC13892_POWERMISC_GPO1EN (1<<6)
  123. #define MC13892_POWERMISC_GPO2EN (1<<8)
  124. #define MC13892_POWERMISC_GPO3EN (1<<10)
  125. #define MC13892_POWERMISC_GPO4EN (1<<12)
  126. #define MC13892_POWERMISC_PWGT1SPIEN (1<<15)
  127. #define MC13892_POWERMISC_PWGT2SPIEN (1<<16)
  128. #define MC13892_POWERMISC_GPO4ADINEN (1<<21)
  129. #define MC13892_POWERMISC_PWGTSPI_M (3 << 15)
  130. #define MC13892_USB1 50
  131. #define MC13892_USB1_VUSBEN (1<<3)
  132. static const int mc13892_vcoincell[] = {
  133. 2500000, 2700000, 2800000, 2900000, 3000000, 3100000,
  134. 3200000, 3300000,
  135. };
  136. static const int mc13892_sw1[] = {
  137. 600000, 625000, 650000, 675000, 700000, 725000,
  138. 750000, 775000, 800000, 825000, 850000, 875000,
  139. 900000, 925000, 950000, 975000, 1000000, 1025000,
  140. 1050000, 1075000, 1100000, 1125000, 1150000, 1175000,
  141. 1200000, 1225000, 1250000, 1275000, 1300000, 1325000,
  142. 1350000, 1375000
  143. };
  144. static const int mc13892_sw[] = {
  145. 600000, 625000, 650000, 675000, 700000, 725000,
  146. 750000, 775000, 800000, 825000, 850000, 875000,
  147. 900000, 925000, 950000, 975000, 1000000, 1025000,
  148. 1050000, 1075000, 1100000, 1125000, 1150000, 1175000,
  149. 1200000, 1225000, 1250000, 1275000, 1300000, 1325000,
  150. 1350000, 1375000, 1400000, 1425000, 1450000, 1475000,
  151. 1500000, 1525000, 1550000, 1575000, 1600000, 1625000,
  152. 1650000, 1675000, 1700000, 1725000, 1750000, 1775000,
  153. 1800000, 1825000, 1850000, 1875000
  154. };
  155. static const int mc13892_swbst[] = {
  156. 5000000,
  157. };
  158. static const int mc13892_viohi[] = {
  159. 2775000,
  160. };
  161. static const int mc13892_vpll[] = {
  162. 1050000, 1250000, 1650000, 1800000,
  163. };
  164. static const int mc13892_vdig[] = {
  165. 1050000, 1250000, 1650000, 1800000,
  166. };
  167. static const int mc13892_vsd[] = {
  168. 1800000, 2000000, 2600000, 2700000,
  169. 2800000, 2900000, 3000000, 3150000,
  170. };
  171. static const int mc13892_vusb2[] = {
  172. 2400000, 2600000, 2700000, 2775000,
  173. };
  174. static const int mc13892_vvideo[] = {
  175. 2700000, 2775000, 2500000, 2600000,
  176. };
  177. static const int mc13892_vaudio[] = {
  178. 2300000, 2500000, 2775000, 3000000,
  179. };
  180. static const int mc13892_vcam[] = {
  181. 2500000, 2600000, 2750000, 3000000,
  182. };
  183. static const int mc13892_vgen1[] = {
  184. 1200000, 1500000, 2775000, 3150000,
  185. };
  186. static const int mc13892_vgen2[] = {
  187. 1200000, 1500000, 1600000, 1800000,
  188. 2700000, 2800000, 3000000, 3150000,
  189. };
  190. static const int mc13892_vgen3[] = {
  191. 1800000, 2900000,
  192. };
  193. static const int mc13892_vusb[] = {
  194. 3300000,
  195. };
  196. static const int mc13892_gpo[] = {
  197. 2750000,
  198. };
  199. static const int mc13892_pwgtdrv[] = {
  200. 5000000,
  201. };
  202. static struct regulator_ops mc13892_gpo_regulator_ops;
  203. /* sw regulators need special care due to the "hi bit" */
  204. static struct regulator_ops mc13892_sw_regulator_ops;
  205. #define MC13892_FIXED_DEFINE(name, reg, voltages) \
  206. MC13xxx_FIXED_DEFINE(MC13892_, name, reg, voltages, \
  207. mc13xxx_fixed_regulator_ops)
  208. #define MC13892_GPO_DEFINE(name, reg, voltages) \
  209. MC13xxx_GPO_DEFINE(MC13892_, name, reg, voltages, \
  210. mc13892_gpo_regulator_ops)
  211. #define MC13892_SW_DEFINE(name, reg, vsel_reg, voltages) \
  212. MC13xxx_DEFINE(MC13892_, name, reg, vsel_reg, voltages, \
  213. mc13892_sw_regulator_ops)
  214. #define MC13892_DEFINE_REGU(name, reg, vsel_reg, voltages) \
  215. MC13xxx_DEFINE(MC13892_, name, reg, vsel_reg, voltages, \
  216. mc13xxx_regulator_ops)
  217. static struct mc13xxx_regulator mc13892_regulators[] = {
  218. MC13892_DEFINE_REGU(VCOINCELL, POWERCTL0, POWERCTL0, mc13892_vcoincell),
  219. MC13892_SW_DEFINE(SW1, SWITCHERS0, SWITCHERS0, mc13892_sw1),
  220. MC13892_SW_DEFINE(SW2, SWITCHERS1, SWITCHERS1, mc13892_sw),
  221. MC13892_SW_DEFINE(SW3, SWITCHERS2, SWITCHERS2, mc13892_sw),
  222. MC13892_SW_DEFINE(SW4, SWITCHERS3, SWITCHERS3, mc13892_sw),
  223. MC13892_FIXED_DEFINE(SWBST, SWITCHERS5, mc13892_swbst),
  224. MC13892_FIXED_DEFINE(VIOHI, REGULATORMODE0, mc13892_viohi),
  225. MC13892_DEFINE_REGU(VPLL, REGULATORMODE0, REGULATORSETTING0, \
  226. mc13892_vpll),
  227. MC13892_DEFINE_REGU(VDIG, REGULATORMODE0, REGULATORSETTING0, \
  228. mc13892_vdig),
  229. MC13892_DEFINE_REGU(VSD, REGULATORMODE1, REGULATORSETTING1, \
  230. mc13892_vsd),
  231. MC13892_DEFINE_REGU(VUSB2, REGULATORMODE0, REGULATORSETTING0, \
  232. mc13892_vusb2),
  233. MC13892_DEFINE_REGU(VVIDEO, REGULATORMODE1, REGULATORSETTING1, \
  234. mc13892_vvideo),
  235. MC13892_DEFINE_REGU(VAUDIO, REGULATORMODE1, REGULATORSETTING1, \
  236. mc13892_vaudio),
  237. MC13892_DEFINE_REGU(VCAM, REGULATORMODE1, REGULATORSETTING0, \
  238. mc13892_vcam),
  239. MC13892_DEFINE_REGU(VGEN1, REGULATORMODE0, REGULATORSETTING0, \
  240. mc13892_vgen1),
  241. MC13892_DEFINE_REGU(VGEN2, REGULATORMODE0, REGULATORSETTING0, \
  242. mc13892_vgen2),
  243. MC13892_DEFINE_REGU(VGEN3, REGULATORMODE1, REGULATORSETTING0, \
  244. mc13892_vgen3),
  245. MC13892_FIXED_DEFINE(VUSB, USB1, mc13892_vusb),
  246. MC13892_GPO_DEFINE(GPO1, POWERMISC, mc13892_gpo),
  247. MC13892_GPO_DEFINE(GPO2, POWERMISC, mc13892_gpo),
  248. MC13892_GPO_DEFINE(GPO3, POWERMISC, mc13892_gpo),
  249. MC13892_GPO_DEFINE(GPO4, POWERMISC, mc13892_gpo),
  250. MC13892_GPO_DEFINE(PWGT1SPI, POWERMISC, mc13892_pwgtdrv),
  251. MC13892_GPO_DEFINE(PWGT2SPI, POWERMISC, mc13892_pwgtdrv),
  252. };
  253. static int mc13892_powermisc_rmw(struct mc13xxx_regulator_priv *priv, u32 mask,
  254. u32 val)
  255. {
  256. struct mc13xxx *mc13892 = priv->mc13xxx;
  257. int ret;
  258. u32 valread;
  259. BUG_ON(val & ~mask);
  260. ret = mc13xxx_reg_read(mc13892, MC13892_POWERMISC, &valread);
  261. if (ret)
  262. return ret;
  263. /* Update the stored state for Power Gates. */
  264. priv->powermisc_pwgt_state =
  265. (priv->powermisc_pwgt_state & ~mask) | val;
  266. priv->powermisc_pwgt_state &= MC13892_POWERMISC_PWGTSPI_M;
  267. /* Construct the new register value */
  268. valread = (valread & ~mask) | val;
  269. /* Overwrite the PWGTxEN with the stored version */
  270. valread = (valread & ~MC13892_POWERMISC_PWGTSPI_M) |
  271. priv->powermisc_pwgt_state;
  272. return mc13xxx_reg_write(mc13892, MC13892_POWERMISC, valread);
  273. }
  274. static int mc13892_gpo_regulator_enable(struct regulator_dev *rdev)
  275. {
  276. struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
  277. int id = rdev_get_id(rdev);
  278. int ret;
  279. u32 en_val = mc13892_regulators[id].enable_bit;
  280. u32 mask = mc13892_regulators[id].enable_bit;
  281. dev_dbg(rdev_get_dev(rdev), "%s id: %d\n", __func__, id);
  282. /* Power Gate enable value is 0 */
  283. if (id == MC13892_PWGT1SPI || id == MC13892_PWGT2SPI)
  284. en_val = 0;
  285. if (id == MC13892_GPO4)
  286. mask |= MC13892_POWERMISC_GPO4ADINEN;
  287. mc13xxx_lock(priv->mc13xxx);
  288. ret = mc13892_powermisc_rmw(priv, mask, en_val);
  289. mc13xxx_unlock(priv->mc13xxx);
  290. return ret;
  291. }
  292. static int mc13892_gpo_regulator_disable(struct regulator_dev *rdev)
  293. {
  294. struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
  295. int id = rdev_get_id(rdev);
  296. int ret;
  297. u32 dis_val = 0;
  298. dev_dbg(rdev_get_dev(rdev), "%s id: %d\n", __func__, id);
  299. /* Power Gate disable value is 1 */
  300. if (id == MC13892_PWGT1SPI || id == MC13892_PWGT2SPI)
  301. dis_val = mc13892_regulators[id].enable_bit;
  302. mc13xxx_lock(priv->mc13xxx);
  303. ret = mc13892_powermisc_rmw(priv, mc13892_regulators[id].enable_bit,
  304. dis_val);
  305. mc13xxx_unlock(priv->mc13xxx);
  306. return ret;
  307. }
  308. static int mc13892_gpo_regulator_is_enabled(struct regulator_dev *rdev)
  309. {
  310. struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
  311. int ret, id = rdev_get_id(rdev);
  312. unsigned int val;
  313. mc13xxx_lock(priv->mc13xxx);
  314. ret = mc13xxx_reg_read(priv->mc13xxx, mc13892_regulators[id].reg, &val);
  315. mc13xxx_unlock(priv->mc13xxx);
  316. if (ret)
  317. return ret;
  318. /* Power Gates state is stored in powermisc_pwgt_state
  319. * where the meaning of bits is negated */
  320. val = (val & ~MC13892_POWERMISC_PWGTSPI_M) |
  321. (priv->powermisc_pwgt_state ^ MC13892_POWERMISC_PWGTSPI_M);
  322. return (val & mc13892_regulators[id].enable_bit) != 0;
  323. }
  324. static struct regulator_ops mc13892_gpo_regulator_ops = {
  325. .enable = mc13892_gpo_regulator_enable,
  326. .disable = mc13892_gpo_regulator_disable,
  327. .is_enabled = mc13892_gpo_regulator_is_enabled,
  328. .list_voltage = mc13xxx_regulator_list_voltage,
  329. .set_voltage = mc13xxx_fixed_regulator_set_voltage,
  330. .get_voltage = mc13xxx_fixed_regulator_get_voltage,
  331. };
  332. static int mc13892_sw_regulator_get_voltage(struct regulator_dev *rdev)
  333. {
  334. struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
  335. int ret, id = rdev_get_id(rdev);
  336. unsigned int val, hi;
  337. dev_dbg(rdev_get_dev(rdev), "%s id: %d\n", __func__, id);
  338. mc13xxx_lock(priv->mc13xxx);
  339. ret = mc13xxx_reg_read(priv->mc13xxx,
  340. mc13892_regulators[id].vsel_reg, &val);
  341. mc13xxx_unlock(priv->mc13xxx);
  342. if (ret)
  343. return ret;
  344. hi = val & MC13892_SWITCHERS0_SWxHI;
  345. val = (val & mc13892_regulators[id].vsel_mask)
  346. >> mc13892_regulators[id].vsel_shift;
  347. dev_dbg(rdev_get_dev(rdev), "%s id: %d val: %d\n", __func__, id, val);
  348. if (hi)
  349. val = (25000 * val) + 1100000;
  350. else
  351. val = (25000 * val) + 600000;
  352. return val;
  353. }
  354. static int mc13892_sw_regulator_set_voltage(struct regulator_dev *rdev,
  355. int min_uV, int max_uV, unsigned *selector)
  356. {
  357. struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
  358. int hi, value, mask, id = rdev_get_id(rdev);
  359. u32 valread;
  360. int ret;
  361. dev_dbg(rdev_get_dev(rdev), "%s id: %d min_uV: %d max_uV: %d\n",
  362. __func__, id, min_uV, max_uV);
  363. /* Find the best index */
  364. value = mc13xxx_get_best_voltage_index(rdev, min_uV, max_uV);
  365. dev_dbg(rdev_get_dev(rdev), "%s best value: %d\n", __func__, value);
  366. if (value < 0)
  367. return value;
  368. value = mc13892_regulators[id].voltages[value];
  369. mc13xxx_lock(priv->mc13xxx);
  370. ret = mc13xxx_reg_read(priv->mc13xxx,
  371. mc13892_regulators[id].vsel_reg, &valread);
  372. if (ret)
  373. goto err;
  374. if (value > 1375000)
  375. hi = 1;
  376. else if (value < 1100000)
  377. hi = 0;
  378. else
  379. hi = valread & MC13892_SWITCHERS0_SWxHI;
  380. if (hi) {
  381. value = (value - 1100000) / 25000;
  382. value |= MC13892_SWITCHERS0_SWxHI;
  383. } else
  384. value = (value - 600000) / 25000;
  385. mask = mc13892_regulators[id].vsel_mask | MC13892_SWITCHERS0_SWxHI;
  386. valread = (valread & ~mask) |
  387. (value << mc13892_regulators[id].vsel_shift);
  388. ret = mc13xxx_reg_write(priv->mc13xxx, mc13892_regulators[id].vsel_reg,
  389. valread);
  390. err:
  391. mc13xxx_unlock(priv->mc13xxx);
  392. return ret;
  393. }
  394. static struct regulator_ops mc13892_sw_regulator_ops = {
  395. .is_enabled = mc13xxx_sw_regulator_is_enabled,
  396. .list_voltage = mc13xxx_regulator_list_voltage,
  397. .set_voltage = mc13892_sw_regulator_set_voltage,
  398. .get_voltage = mc13892_sw_regulator_get_voltage,
  399. };
  400. static int mc13892_vcam_set_mode(struct regulator_dev *rdev, unsigned int mode)
  401. {
  402. unsigned int en_val = 0;
  403. struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
  404. int ret, id = rdev_get_id(rdev);
  405. if (mode == REGULATOR_MODE_FAST)
  406. en_val = MC13892_REGULATORMODE1_VCAMCONFIGEN;
  407. mc13xxx_lock(priv->mc13xxx);
  408. ret = mc13xxx_reg_rmw(priv->mc13xxx, mc13892_regulators[id].reg,
  409. MC13892_REGULATORMODE1_VCAMCONFIGEN, en_val);
  410. mc13xxx_unlock(priv->mc13xxx);
  411. return ret;
  412. }
  413. static unsigned int mc13892_vcam_get_mode(struct regulator_dev *rdev)
  414. {
  415. struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
  416. int ret, id = rdev_get_id(rdev);
  417. unsigned int val;
  418. mc13xxx_lock(priv->mc13xxx);
  419. ret = mc13xxx_reg_read(priv->mc13xxx, mc13892_regulators[id].reg, &val);
  420. mc13xxx_unlock(priv->mc13xxx);
  421. if (ret)
  422. return ret;
  423. if (val & MC13892_REGULATORMODE1_VCAMCONFIGEN)
  424. return REGULATOR_MODE_FAST;
  425. return REGULATOR_MODE_NORMAL;
  426. }
  427. static int __devinit mc13892_regulator_probe(struct platform_device *pdev)
  428. {
  429. struct mc13xxx_regulator_priv *priv;
  430. struct mc13xxx *mc13892 = dev_get_drvdata(pdev->dev.parent);
  431. struct mc13xxx_regulator_platform_data *pdata =
  432. dev_get_platdata(&pdev->dev);
  433. struct mc13xxx_regulator_init_data *init_data;
  434. int i, ret;
  435. u32 val;
  436. priv = kzalloc(sizeof(*priv) +
  437. pdata->num_regulators * sizeof(priv->regulators[0]),
  438. GFP_KERNEL);
  439. if (!priv)
  440. return -ENOMEM;
  441. priv->mc13xxx_regulators = mc13892_regulators;
  442. priv->mc13xxx = mc13892;
  443. mc13xxx_lock(mc13892);
  444. ret = mc13xxx_reg_read(mc13892, MC13892_REVISION, &val);
  445. if (ret)
  446. goto err_free;
  447. /* enable switch auto mode */
  448. if ((val & 0x0000FFFF) == 0x45d0) {
  449. ret = mc13xxx_reg_rmw(mc13892, MC13892_SWITCHERS4,
  450. MC13892_SWITCHERS4_SW1MODE_M |
  451. MC13892_SWITCHERS4_SW2MODE_M,
  452. MC13892_SWITCHERS4_SW1MODE_AUTO |
  453. MC13892_SWITCHERS4_SW2MODE_AUTO);
  454. if (ret)
  455. goto err_free;
  456. ret = mc13xxx_reg_rmw(mc13892, MC13892_SWITCHERS5,
  457. MC13892_SWITCHERS5_SW3MODE_M |
  458. MC13892_SWITCHERS5_SW4MODE_M,
  459. MC13892_SWITCHERS5_SW3MODE_AUTO |
  460. MC13892_SWITCHERS5_SW4MODE_AUTO);
  461. if (ret)
  462. goto err_free;
  463. }
  464. mc13xxx_unlock(mc13892);
  465. mc13892_regulators[MC13892_VCAM].desc.ops->set_mode
  466. = mc13892_vcam_set_mode;
  467. mc13892_regulators[MC13892_VCAM].desc.ops->get_mode
  468. = mc13892_vcam_get_mode;
  469. for (i = 0; i < pdata->num_regulators; i++) {
  470. init_data = &pdata->regulators[i];
  471. priv->regulators[i] = regulator_register(
  472. &mc13892_regulators[init_data->id].desc,
  473. &pdev->dev, init_data->init_data, priv);
  474. if (IS_ERR(priv->regulators[i])) {
  475. dev_err(&pdev->dev, "failed to register regulator %s\n",
  476. mc13892_regulators[i].desc.name);
  477. ret = PTR_ERR(priv->regulators[i]);
  478. goto err;
  479. }
  480. }
  481. platform_set_drvdata(pdev, priv);
  482. return 0;
  483. err:
  484. while (--i >= 0)
  485. regulator_unregister(priv->regulators[i]);
  486. err_free:
  487. mc13xxx_unlock(mc13892);
  488. kfree(priv);
  489. return ret;
  490. }
  491. static int __devexit mc13892_regulator_remove(struct platform_device *pdev)
  492. {
  493. struct mc13xxx_regulator_priv *priv = platform_get_drvdata(pdev);
  494. struct mc13xxx_regulator_platform_data *pdata =
  495. dev_get_platdata(&pdev->dev);
  496. int i;
  497. platform_set_drvdata(pdev, NULL);
  498. for (i = 0; i < pdata->num_regulators; i++)
  499. regulator_unregister(priv->regulators[i]);
  500. kfree(priv);
  501. return 0;
  502. }
  503. static struct platform_driver mc13892_regulator_driver = {
  504. .driver = {
  505. .name = "mc13892-regulator",
  506. .owner = THIS_MODULE,
  507. },
  508. .remove = __devexit_p(mc13892_regulator_remove),
  509. .probe = mc13892_regulator_probe,
  510. };
  511. static int __init mc13892_regulator_init(void)
  512. {
  513. return platform_driver_register(&mc13892_regulator_driver);
  514. }
  515. subsys_initcall(mc13892_regulator_init);
  516. static void __exit mc13892_regulator_exit(void)
  517. {
  518. platform_driver_unregister(&mc13892_regulator_driver);
  519. }
  520. module_exit(mc13892_regulator_exit);
  521. MODULE_LICENSE("GPL v2");
  522. MODULE_AUTHOR("Yong Shen <yong.shen@linaro.org>");
  523. MODULE_DESCRIPTION("Regulator Driver for Freescale MC13892 PMIC");
  524. MODULE_ALIAS("platform:mc13892-regulator");