quirks.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/dmi.h>
  25. #include <linux/pci-aspm.h>
  26. #include <linux/ioport.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * This quirk function disables memory decoding and releases memory resources
  31. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  32. * It also rounds up size to specified alignment.
  33. * Later on, the kernel will assign page-aligned memory resource back
  34. * to the device.
  35. */
  36. static void __devinit quirk_resource_alignment(struct pci_dev *dev)
  37. {
  38. int i;
  39. struct resource *r;
  40. resource_size_t align, size;
  41. u16 command;
  42. if (!pci_is_reassigndev(dev))
  43. return;
  44. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  45. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  46. dev_warn(&dev->dev,
  47. "Can't reassign resources to host bridge.\n");
  48. return;
  49. }
  50. dev_info(&dev->dev,
  51. "Disabling memory decoding and releasing memory resources.\n");
  52. pci_read_config_word(dev, PCI_COMMAND, &command);
  53. command &= ~PCI_COMMAND_MEMORY;
  54. pci_write_config_word(dev, PCI_COMMAND, command);
  55. align = pci_specified_resource_alignment(dev);
  56. for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
  57. r = &dev->resource[i];
  58. if (!(r->flags & IORESOURCE_MEM))
  59. continue;
  60. size = resource_size(r);
  61. if (size < align) {
  62. size = align;
  63. dev_info(&dev->dev,
  64. "Rounding up size of resource #%d to %#llx.\n",
  65. i, (unsigned long long)size);
  66. }
  67. r->end = size - 1;
  68. r->start = 0;
  69. }
  70. /* Need to disable bridge's resource window,
  71. * to enable the kernel to reassign new resource
  72. * window later on.
  73. */
  74. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  75. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  76. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  77. r = &dev->resource[i];
  78. if (!(r->flags & IORESOURCE_MEM))
  79. continue;
  80. r->end = resource_size(r) - 1;
  81. r->start = 0;
  82. }
  83. pci_disable_bridge_window(dev);
  84. }
  85. }
  86. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
  87. /*
  88. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  89. * conflict. But doing so may cause problems on host bridge and perhaps other
  90. * key system devices. For devices that need to have mmio decoding always-on,
  91. * we need to set the dev->mmio_always_on bit.
  92. */
  93. static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
  94. {
  95. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
  96. dev->mmio_always_on = 1;
  97. }
  98. DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_mmio_always_on);
  99. /* The Mellanox Tavor device gives false positive parity errors
  100. * Mark this device with a broken_parity_status, to allow
  101. * PCI scanning code to "skip" this now blacklisted device.
  102. */
  103. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  104. {
  105. dev->broken_parity_status = 1; /* This device gives false positives */
  106. }
  107. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  108. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  109. /* Deal with broken BIOS'es that neglect to enable passive release,
  110. which can cause problems in combination with the 82441FX/PPro MTRRs */
  111. static void quirk_passive_release(struct pci_dev *dev)
  112. {
  113. struct pci_dev *d = NULL;
  114. unsigned char dlc;
  115. /* We have to make sure a particular bit is set in the PIIX3
  116. ISA bridge, so we have to go out and find it. */
  117. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  118. pci_read_config_byte(d, 0x82, &dlc);
  119. if (!(dlc & 1<<1)) {
  120. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  121. dlc |= 1<<1;
  122. pci_write_config_byte(d, 0x82, dlc);
  123. }
  124. }
  125. }
  126. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  127. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  128. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  129. but VIA don't answer queries. If you happen to have good contacts at VIA
  130. ask them for me please -- Alan
  131. This appears to be BIOS not version dependent. So presumably there is a
  132. chipset level fix */
  133. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  134. {
  135. if (!isa_dma_bridge_buggy) {
  136. isa_dma_bridge_buggy=1;
  137. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  138. }
  139. }
  140. /*
  141. * Its not totally clear which chipsets are the problematic ones
  142. * We know 82C586 and 82C596 variants are affected.
  143. */
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  150. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  151. /*
  152. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  153. * for some HT machines to use C4 w/o hanging.
  154. */
  155. static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  156. {
  157. u32 pmbase;
  158. u16 pm1a;
  159. pci_read_config_dword(dev, 0x40, &pmbase);
  160. pmbase = pmbase & 0xff80;
  161. pm1a = inw(pmbase);
  162. if (pm1a & 0x10) {
  163. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  164. outw(0x10, pmbase);
  165. }
  166. }
  167. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  168. /*
  169. * Chipsets where PCI->PCI transfers vanish or hang
  170. */
  171. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  172. {
  173. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  174. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  175. pci_pci_problems |= PCIPCI_FAIL;
  176. }
  177. }
  178. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  179. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  180. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  181. {
  182. u8 rev;
  183. pci_read_config_byte(dev, 0x08, &rev);
  184. if (rev == 0x13) {
  185. /* Erratum 24 */
  186. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  187. pci_pci_problems |= PCIAGP_FAIL;
  188. }
  189. }
  190. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  191. /*
  192. * Triton requires workarounds to be used by the drivers
  193. */
  194. static void __devinit quirk_triton(struct pci_dev *dev)
  195. {
  196. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  197. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  198. pci_pci_problems |= PCIPCI_TRITON;
  199. }
  200. }
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  205. /*
  206. * VIA Apollo KT133 needs PCI latency patch
  207. * Made according to a windows driver based patch by George E. Breese
  208. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  209. * and http://www.georgebreese.com/net/software/#PCI
  210. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  211. * the info on which Mr Breese based his work.
  212. *
  213. * Updated based on further information from the site and also on
  214. * information provided by VIA
  215. */
  216. static void quirk_vialatency(struct pci_dev *dev)
  217. {
  218. struct pci_dev *p;
  219. u8 busarb;
  220. /* Ok we have a potential problem chipset here. Now see if we have
  221. a buggy southbridge */
  222. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  223. if (p!=NULL) {
  224. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  225. /* Check for buggy part revisions */
  226. if (p->revision < 0x40 || p->revision > 0x42)
  227. goto exit;
  228. } else {
  229. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  230. if (p==NULL) /* No problem parts */
  231. goto exit;
  232. /* Check for buggy part revisions */
  233. if (p->revision < 0x10 || p->revision > 0x12)
  234. goto exit;
  235. }
  236. /*
  237. * Ok we have the problem. Now set the PCI master grant to
  238. * occur every master grant. The apparent bug is that under high
  239. * PCI load (quite common in Linux of course) you can get data
  240. * loss when the CPU is held off the bus for 3 bus master requests
  241. * This happens to include the IDE controllers....
  242. *
  243. * VIA only apply this fix when an SB Live! is present but under
  244. * both Linux and Windows this isn't enough, and we have seen
  245. * corruption without SB Live! but with things like 3 UDMA IDE
  246. * controllers. So we ignore that bit of the VIA recommendation..
  247. */
  248. pci_read_config_byte(dev, 0x76, &busarb);
  249. /* Set bit 4 and bi 5 of byte 76 to 0x01
  250. "Master priority rotation on every PCI master grant */
  251. busarb &= ~(1<<5);
  252. busarb |= (1<<4);
  253. pci_write_config_byte(dev, 0x76, busarb);
  254. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  255. exit:
  256. pci_dev_put(p);
  257. }
  258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  259. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  261. /* Must restore this on a resume from RAM */
  262. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  263. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  264. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  265. /*
  266. * VIA Apollo VP3 needs ETBF on BT848/878
  267. */
  268. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  269. {
  270. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  271. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  272. pci_pci_problems |= PCIPCI_VIAETBF;
  273. }
  274. }
  275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  276. static void __devinit quirk_vsfx(struct pci_dev *dev)
  277. {
  278. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  279. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  280. pci_pci_problems |= PCIPCI_VSFX;
  281. }
  282. }
  283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  284. /*
  285. * Ali Magik requires workarounds to be used by the drivers
  286. * that DMA to AGP space. Latency must be set to 0xA and triton
  287. * workaround applied too
  288. * [Info kindly provided by ALi]
  289. */
  290. static void __init quirk_alimagik(struct pci_dev *dev)
  291. {
  292. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  293. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  294. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  295. }
  296. }
  297. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  298. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  299. /*
  300. * Natoma has some interesting boundary conditions with Zoran stuff
  301. * at least
  302. */
  303. static void __devinit quirk_natoma(struct pci_dev *dev)
  304. {
  305. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  306. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  307. pci_pci_problems |= PCIPCI_NATOMA;
  308. }
  309. }
  310. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  311. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  312. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  313. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  314. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  315. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  316. /*
  317. * This chip can cause PCI parity errors if config register 0xA0 is read
  318. * while DMAs are occurring.
  319. */
  320. static void __devinit quirk_citrine(struct pci_dev *dev)
  321. {
  322. dev->cfg_size = 0xA0;
  323. }
  324. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  325. /*
  326. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  327. * If it's needed, re-allocate the region.
  328. */
  329. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  330. {
  331. struct resource *r = &dev->resource[0];
  332. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  333. r->start = 0;
  334. r->end = 0x3ffffff;
  335. }
  336. }
  337. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  339. /*
  340. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  341. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  342. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  343. * (which conflicts w/ BAR1's memory range).
  344. */
  345. static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
  346. {
  347. if (pci_resource_len(dev, 0) != 8) {
  348. struct resource *res = &dev->resource[0];
  349. res->end = res->start + 8 - 1;
  350. dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
  351. "(incorrect header); workaround applied.\n");
  352. }
  353. }
  354. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  355. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  356. unsigned size, int nr, const char *name)
  357. {
  358. region &= ~(size-1);
  359. if (region) {
  360. struct pci_bus_region bus_region;
  361. struct resource *res = dev->resource + nr;
  362. res->name = pci_name(dev);
  363. res->start = region;
  364. res->end = region + size - 1;
  365. res->flags = IORESOURCE_IO;
  366. /* Convert from PCI bus to resource space. */
  367. bus_region.start = res->start;
  368. bus_region.end = res->end;
  369. pcibios_bus_to_resource(dev, res, &bus_region);
  370. if (pci_claim_resource(dev, nr) == 0)
  371. dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
  372. res, name);
  373. }
  374. }
  375. /*
  376. * ATI Northbridge setups MCE the processor if you even
  377. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  378. */
  379. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  380. {
  381. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  382. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  383. request_region(0x3b0, 0x0C, "RadeonIGP");
  384. request_region(0x3d3, 0x01, "RadeonIGP");
  385. }
  386. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  387. /*
  388. * Let's make the southbridge information explicit instead
  389. * of having to worry about people probing the ACPI areas,
  390. * for example.. (Yes, it happens, and if you read the wrong
  391. * ACPI register it will put the machine to sleep with no
  392. * way of waking it up again. Bummer).
  393. *
  394. * ALI M7101: Two IO regions pointed to by words at
  395. * 0xE0 (64 bytes of ACPI registers)
  396. * 0xE2 (32 bytes of SMB registers)
  397. */
  398. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  399. {
  400. u16 region;
  401. pci_read_config_word(dev, 0xE0, &region);
  402. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  403. pci_read_config_word(dev, 0xE2, &region);
  404. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  405. }
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  407. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  408. {
  409. u32 devres;
  410. u32 mask, size, base;
  411. pci_read_config_dword(dev, port, &devres);
  412. if ((devres & enable) != enable)
  413. return;
  414. mask = (devres >> 16) & 15;
  415. base = devres & 0xffff;
  416. size = 16;
  417. for (;;) {
  418. unsigned bit = size >> 1;
  419. if ((bit & mask) == bit)
  420. break;
  421. size = bit;
  422. }
  423. /*
  424. * For now we only print it out. Eventually we'll want to
  425. * reserve it (at least if it's in the 0x1000+ range), but
  426. * let's get enough confirmation reports first.
  427. */
  428. base &= -size;
  429. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  430. }
  431. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  432. {
  433. u32 devres;
  434. u32 mask, size, base;
  435. pci_read_config_dword(dev, port, &devres);
  436. if ((devres & enable) != enable)
  437. return;
  438. base = devres & 0xffff0000;
  439. mask = (devres & 0x3f) << 16;
  440. size = 128 << 16;
  441. for (;;) {
  442. unsigned bit = size >> 1;
  443. if ((bit & mask) == bit)
  444. break;
  445. size = bit;
  446. }
  447. /*
  448. * For now we only print it out. Eventually we'll want to
  449. * reserve it, but let's get enough confirmation reports first.
  450. */
  451. base &= -size;
  452. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  453. }
  454. /*
  455. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  456. * 0x40 (64 bytes of ACPI registers)
  457. * 0x90 (16 bytes of SMB registers)
  458. * and a few strange programmable PIIX4 device resources.
  459. */
  460. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  461. {
  462. u32 region, res_a;
  463. pci_read_config_dword(dev, 0x40, &region);
  464. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  465. pci_read_config_dword(dev, 0x90, &region);
  466. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  467. /* Device resource A has enables for some of the other ones */
  468. pci_read_config_dword(dev, 0x5c, &res_a);
  469. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  470. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  471. /* Device resource D is just bitfields for static resources */
  472. /* Device 12 enabled? */
  473. if (res_a & (1 << 29)) {
  474. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  475. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  476. }
  477. /* Device 13 enabled? */
  478. if (res_a & (1 << 30)) {
  479. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  480. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  481. }
  482. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  483. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  484. }
  485. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  486. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  487. #define ICH_PMBASE 0x40
  488. #define ICH_ACPI_CNTL 0x44
  489. #define ICH4_ACPI_EN 0x10
  490. #define ICH6_ACPI_EN 0x80
  491. #define ICH4_GPIOBASE 0x58
  492. #define ICH4_GPIO_CNTL 0x5c
  493. #define ICH4_GPIO_EN 0x10
  494. #define ICH6_GPIOBASE 0x48
  495. #define ICH6_GPIO_CNTL 0x4c
  496. #define ICH6_GPIO_EN 0x10
  497. /*
  498. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  499. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  500. * 0x58 (64 bytes of GPIO I/O space)
  501. */
  502. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  503. {
  504. u32 region;
  505. u8 enable;
  506. /*
  507. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  508. * with low legacy (and fixed) ports. We don't know the decoding
  509. * priority and can't tell whether the legacy device or the one created
  510. * here is really at that address. This happens on boards with broken
  511. * BIOSes.
  512. */
  513. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  514. if (enable & ICH4_ACPI_EN) {
  515. pci_read_config_dword(dev, ICH_PMBASE, &region);
  516. region &= PCI_BASE_ADDRESS_IO_MASK;
  517. if (region >= PCIBIOS_MIN_IO)
  518. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
  519. "ICH4 ACPI/GPIO/TCO");
  520. }
  521. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  522. if (enable & ICH4_GPIO_EN) {
  523. pci_read_config_dword(dev, ICH4_GPIOBASE, &region);
  524. region &= PCI_BASE_ADDRESS_IO_MASK;
  525. if (region >= PCIBIOS_MIN_IO)
  526. quirk_io_region(dev, region, 64,
  527. PCI_BRIDGE_RESOURCES + 1, "ICH4 GPIO");
  528. }
  529. }
  530. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  531. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  532. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  540. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  541. {
  542. u32 region;
  543. u8 enable;
  544. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  545. if (enable & ICH6_ACPI_EN) {
  546. pci_read_config_dword(dev, ICH_PMBASE, &region);
  547. region &= PCI_BASE_ADDRESS_IO_MASK;
  548. if (region >= PCIBIOS_MIN_IO)
  549. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
  550. "ICH6 ACPI/GPIO/TCO");
  551. }
  552. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  553. if (enable & ICH6_GPIO_EN) {
  554. pci_read_config_dword(dev, ICH6_GPIOBASE, &region);
  555. region &= PCI_BASE_ADDRESS_IO_MASK;
  556. if (region >= PCIBIOS_MIN_IO)
  557. quirk_io_region(dev, region, 64,
  558. PCI_BRIDGE_RESOURCES + 1, "ICH6 GPIO");
  559. }
  560. }
  561. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  562. {
  563. u32 val;
  564. u32 size, base;
  565. pci_read_config_dword(dev, reg, &val);
  566. /* Enabled? */
  567. if (!(val & 1))
  568. return;
  569. base = val & 0xfffc;
  570. if (dynsize) {
  571. /*
  572. * This is not correct. It is 16, 32 or 64 bytes depending on
  573. * register D31:F0:ADh bits 5:4.
  574. *
  575. * But this gets us at least _part_ of it.
  576. */
  577. size = 16;
  578. } else {
  579. size = 128;
  580. }
  581. base &= ~(size-1);
  582. /* Just print it out for now. We should reserve it after more debugging */
  583. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  584. }
  585. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  586. {
  587. /* Shared ACPI/GPIO decode with all ICH6+ */
  588. ich6_lpc_acpi_gpio(dev);
  589. /* ICH6-specific generic IO decode */
  590. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  591. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  592. }
  593. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  594. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  595. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  596. {
  597. u32 val;
  598. u32 mask, base;
  599. pci_read_config_dword(dev, reg, &val);
  600. /* Enabled? */
  601. if (!(val & 1))
  602. return;
  603. /*
  604. * IO base in bits 15:2, mask in bits 23:18, both
  605. * are dword-based
  606. */
  607. base = val & 0xfffc;
  608. mask = (val >> 16) & 0xfc;
  609. mask |= 3;
  610. /* Just print it out for now. We should reserve it after more debugging */
  611. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  612. }
  613. /* ICH7-10 has the same common LPC generic IO decode registers */
  614. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  615. {
  616. /* We share the common ACPI/GPIO decode with ICH6 */
  617. ich6_lpc_acpi_gpio(dev);
  618. /* And have 4 ICH7+ generic decodes */
  619. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  620. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  621. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  622. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  623. }
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  631. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  632. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  633. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  634. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  635. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  636. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  637. /*
  638. * VIA ACPI: One IO region pointed to by longword at
  639. * 0x48 or 0x20 (256 bytes of ACPI registers)
  640. */
  641. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  642. {
  643. u32 region;
  644. if (dev->revision & 0x10) {
  645. pci_read_config_dword(dev, 0x48, &region);
  646. region &= PCI_BASE_ADDRESS_IO_MASK;
  647. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  648. }
  649. }
  650. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  651. /*
  652. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  653. * 0x48 (256 bytes of ACPI registers)
  654. * 0x70 (128 bytes of hardware monitoring register)
  655. * 0x90 (16 bytes of SMB registers)
  656. */
  657. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  658. {
  659. u16 hm;
  660. u32 smb;
  661. quirk_vt82c586_acpi(dev);
  662. pci_read_config_word(dev, 0x70, &hm);
  663. hm &= PCI_BASE_ADDRESS_IO_MASK;
  664. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  665. pci_read_config_dword(dev, 0x90, &smb);
  666. smb &= PCI_BASE_ADDRESS_IO_MASK;
  667. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  668. }
  669. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  670. /*
  671. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  672. * 0x88 (128 bytes of power management registers)
  673. * 0xd0 (16 bytes of SMB registers)
  674. */
  675. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  676. {
  677. u16 pm, smb;
  678. pci_read_config_word(dev, 0x88, &pm);
  679. pm &= PCI_BASE_ADDRESS_IO_MASK;
  680. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  681. pci_read_config_word(dev, 0xd0, &smb);
  682. smb &= PCI_BASE_ADDRESS_IO_MASK;
  683. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  684. }
  685. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  686. /*
  687. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  688. * Disable fast back-to-back on the secondary bus segment
  689. */
  690. static void __devinit quirk_xio2000a(struct pci_dev *dev)
  691. {
  692. struct pci_dev *pdev;
  693. u16 command;
  694. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  695. "secondary bus fast back-to-back transfers disabled\n");
  696. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  697. pci_read_config_word(pdev, PCI_COMMAND, &command);
  698. if (command & PCI_COMMAND_FAST_BACK)
  699. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  700. }
  701. }
  702. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  703. quirk_xio2000a);
  704. #ifdef CONFIG_X86_IO_APIC
  705. #include <asm/io_apic.h>
  706. /*
  707. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  708. * devices to the external APIC.
  709. *
  710. * TODO: When we have device-specific interrupt routers,
  711. * this code will go away from quirks.
  712. */
  713. static void quirk_via_ioapic(struct pci_dev *dev)
  714. {
  715. u8 tmp;
  716. if (nr_ioapics < 1)
  717. tmp = 0; /* nothing routed to external APIC */
  718. else
  719. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  720. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  721. tmp == 0 ? "Disa" : "Ena");
  722. /* Offset 0x58: External APIC IRQ output control */
  723. pci_write_config_byte (dev, 0x58, tmp);
  724. }
  725. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  726. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  727. /*
  728. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  729. * This leads to doubled level interrupt rates.
  730. * Set this bit to get rid of cycle wastage.
  731. * Otherwise uncritical.
  732. */
  733. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  734. {
  735. u8 misc_control2;
  736. #define BYPASS_APIC_DEASSERT 8
  737. pci_read_config_byte(dev, 0x5B, &misc_control2);
  738. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  739. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  740. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  741. }
  742. }
  743. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  744. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  745. /*
  746. * The AMD io apic can hang the box when an apic irq is masked.
  747. * We check all revs >= B0 (yet not in the pre production!) as the bug
  748. * is currently marked NoFix
  749. *
  750. * We have multiple reports of hangs with this chipset that went away with
  751. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  752. * of course. However the advice is demonstrably good even if so..
  753. */
  754. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  755. {
  756. if (dev->revision >= 0x02) {
  757. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  758. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  759. }
  760. }
  761. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  762. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  763. {
  764. if (dev->devfn == 0 && dev->bus->number == 0)
  765. sis_apic_bug = 1;
  766. }
  767. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  768. #endif /* CONFIG_X86_IO_APIC */
  769. /*
  770. * Some settings of MMRBC can lead to data corruption so block changes.
  771. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  772. */
  773. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  774. {
  775. if (dev->subordinate && dev->revision <= 0x12) {
  776. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  777. "disabling PCI-X MMRBC\n", dev->revision);
  778. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  779. }
  780. }
  781. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  782. /*
  783. * FIXME: it is questionable that quirk_via_acpi
  784. * is needed. It shows up as an ISA bridge, and does not
  785. * support the PCI_INTERRUPT_LINE register at all. Therefore
  786. * it seems like setting the pci_dev's 'irq' to the
  787. * value of the ACPI SCI interrupt is only done for convenience.
  788. * -jgarzik
  789. */
  790. static void __devinit quirk_via_acpi(struct pci_dev *d)
  791. {
  792. /*
  793. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  794. */
  795. u8 irq;
  796. pci_read_config_byte(d, 0x42, &irq);
  797. irq &= 0xf;
  798. if (irq && (irq != 2))
  799. d->irq = irq;
  800. }
  801. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  802. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  803. /*
  804. * VIA bridges which have VLink
  805. */
  806. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  807. static void quirk_via_bridge(struct pci_dev *dev)
  808. {
  809. /* See what bridge we have and find the device ranges */
  810. switch (dev->device) {
  811. case PCI_DEVICE_ID_VIA_82C686:
  812. /* The VT82C686 is special, it attaches to PCI and can have
  813. any device number. All its subdevices are functions of
  814. that single device. */
  815. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  816. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  817. break;
  818. case PCI_DEVICE_ID_VIA_8237:
  819. case PCI_DEVICE_ID_VIA_8237A:
  820. via_vlink_dev_lo = 15;
  821. break;
  822. case PCI_DEVICE_ID_VIA_8235:
  823. via_vlink_dev_lo = 16;
  824. break;
  825. case PCI_DEVICE_ID_VIA_8231:
  826. case PCI_DEVICE_ID_VIA_8233_0:
  827. case PCI_DEVICE_ID_VIA_8233A:
  828. case PCI_DEVICE_ID_VIA_8233C_0:
  829. via_vlink_dev_lo = 17;
  830. break;
  831. }
  832. }
  833. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  834. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  835. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  836. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  837. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  838. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  839. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  840. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  841. /**
  842. * quirk_via_vlink - VIA VLink IRQ number update
  843. * @dev: PCI device
  844. *
  845. * If the device we are dealing with is on a PIC IRQ we need to
  846. * ensure that the IRQ line register which usually is not relevant
  847. * for PCI cards, is actually written so that interrupts get sent
  848. * to the right place.
  849. * We only do this on systems where a VIA south bridge was detected,
  850. * and only for VIA devices on the motherboard (see quirk_via_bridge
  851. * above).
  852. */
  853. static void quirk_via_vlink(struct pci_dev *dev)
  854. {
  855. u8 irq, new_irq;
  856. /* Check if we have VLink at all */
  857. if (via_vlink_dev_lo == -1)
  858. return;
  859. new_irq = dev->irq;
  860. /* Don't quirk interrupts outside the legacy IRQ range */
  861. if (!new_irq || new_irq > 15)
  862. return;
  863. /* Internal device ? */
  864. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  865. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  866. return;
  867. /* This is an internal VLink device on a PIC interrupt. The BIOS
  868. ought to have set this but may not have, so we redo it */
  869. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  870. if (new_irq != irq) {
  871. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  872. irq, new_irq);
  873. udelay(15); /* unknown if delay really needed */
  874. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  875. }
  876. }
  877. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  878. /*
  879. * VIA VT82C598 has its device ID settable and many BIOSes
  880. * set it to the ID of VT82C597 for backward compatibility.
  881. * We need to switch it off to be able to recognize the real
  882. * type of the chip.
  883. */
  884. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  885. {
  886. pci_write_config_byte(dev, 0xfc, 0);
  887. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  888. }
  889. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  890. /*
  891. * CardBus controllers have a legacy base address that enables them
  892. * to respond as i82365 pcmcia controllers. We don't want them to
  893. * do this even if the Linux CardBus driver is not loaded, because
  894. * the Linux i82365 driver does not (and should not) handle CardBus.
  895. */
  896. static void quirk_cardbus_legacy(struct pci_dev *dev)
  897. {
  898. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  899. return;
  900. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  901. }
  902. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  903. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  904. /*
  905. * Following the PCI ordering rules is optional on the AMD762. I'm not
  906. * sure what the designers were smoking but let's not inhale...
  907. *
  908. * To be fair to AMD, it follows the spec by default, its BIOS people
  909. * who turn it off!
  910. */
  911. static void quirk_amd_ordering(struct pci_dev *dev)
  912. {
  913. u32 pcic;
  914. pci_read_config_dword(dev, 0x4C, &pcic);
  915. if ((pcic&6)!=6) {
  916. pcic |= 6;
  917. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  918. pci_write_config_dword(dev, 0x4C, pcic);
  919. pci_read_config_dword(dev, 0x84, &pcic);
  920. pcic |= (1<<23); /* Required in this mode */
  921. pci_write_config_dword(dev, 0x84, pcic);
  922. }
  923. }
  924. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  925. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  926. /*
  927. * DreamWorks provided workaround for Dunord I-3000 problem
  928. *
  929. * This card decodes and responds to addresses not apparently
  930. * assigned to it. We force a larger allocation to ensure that
  931. * nothing gets put too close to it.
  932. */
  933. static void __devinit quirk_dunord ( struct pci_dev * dev )
  934. {
  935. struct resource *r = &dev->resource [1];
  936. r->start = 0;
  937. r->end = 0xffffff;
  938. }
  939. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  940. /*
  941. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  942. * is subtractive decoding (transparent), and does indicate this
  943. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  944. * instead of 0x01.
  945. */
  946. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  947. {
  948. dev->transparent = 1;
  949. }
  950. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  951. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  952. /*
  953. * Common misconfiguration of the MediaGX/Geode PCI master that will
  954. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  955. * datasheets found at http://www.national.com/analog for info on what
  956. * these bits do. <christer@weinigel.se>
  957. */
  958. static void quirk_mediagx_master(struct pci_dev *dev)
  959. {
  960. u8 reg;
  961. pci_read_config_byte(dev, 0x41, &reg);
  962. if (reg & 2) {
  963. reg &= ~2;
  964. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  965. pci_write_config_byte(dev, 0x41, reg);
  966. }
  967. }
  968. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  969. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  970. /*
  971. * Ensure C0 rev restreaming is off. This is normally done by
  972. * the BIOS but in the odd case it is not the results are corruption
  973. * hence the presence of a Linux check
  974. */
  975. static void quirk_disable_pxb(struct pci_dev *pdev)
  976. {
  977. u16 config;
  978. if (pdev->revision != 0x04) /* Only C0 requires this */
  979. return;
  980. pci_read_config_word(pdev, 0x40, &config);
  981. if (config & (1<<6)) {
  982. config &= ~(1<<6);
  983. pci_write_config_word(pdev, 0x40, config);
  984. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  985. }
  986. }
  987. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  988. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  989. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  990. {
  991. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  992. u8 tmp;
  993. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  994. if (tmp == 0x01) {
  995. pci_read_config_byte(pdev, 0x40, &tmp);
  996. pci_write_config_byte(pdev, 0x40, tmp|1);
  997. pci_write_config_byte(pdev, 0x9, 1);
  998. pci_write_config_byte(pdev, 0xa, 6);
  999. pci_write_config_byte(pdev, 0x40, tmp);
  1000. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  1001. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  1002. }
  1003. }
  1004. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1005. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1006. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1007. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1008. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1009. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1010. /*
  1011. * Serverworks CSB5 IDE does not fully support native mode
  1012. */
  1013. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  1014. {
  1015. u8 prog;
  1016. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1017. if (prog & 5) {
  1018. prog &= ~5;
  1019. pdev->class &= ~5;
  1020. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1021. /* PCI layer will sort out resources */
  1022. }
  1023. }
  1024. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1025. /*
  1026. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  1027. */
  1028. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  1029. {
  1030. u8 prog;
  1031. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1032. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1033. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  1034. prog &= ~5;
  1035. pdev->class &= ~5;
  1036. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1037. }
  1038. }
  1039. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1040. /*
  1041. * Some ATA devices break if put into D3
  1042. */
  1043. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  1044. {
  1045. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1046. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  1047. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1048. }
  1049. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  1050. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  1051. /* ALi loses some register settings that we cannot then restore */
  1052. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
  1053. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1054. occur when mode detecting */
  1055. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
  1056. /* This was originally an Alpha specific thing, but it really fits here.
  1057. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1058. */
  1059. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  1060. {
  1061. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1062. }
  1063. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1064. /*
  1065. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1066. * is not activated. The myth is that Asus said that they do not want the
  1067. * users to be irritated by just another PCI Device in the Win98 device
  1068. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1069. * package 2.7.0 for details)
  1070. *
  1071. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1072. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1073. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1074. * is either the Host bridge (preferred) or on-board VGA controller.
  1075. *
  1076. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1077. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1078. * was done by SMM code, which could cause unsynchronized concurrent
  1079. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1080. * should be very careful when adding new entries: if SMM is accessing the
  1081. * Intel SMBus, this is a very good reason to leave it hidden.
  1082. *
  1083. * Likewise, many recent laptops use ACPI for thermal management. If the
  1084. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1085. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1086. * are about to add an entry in the table below, please first disassemble
  1087. * the DSDT and double-check that there is no code accessing the SMBus.
  1088. */
  1089. static int asus_hides_smbus;
  1090. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1091. {
  1092. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1093. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1094. switch(dev->subsystem_device) {
  1095. case 0x8025: /* P4B-LX */
  1096. case 0x8070: /* P4B */
  1097. case 0x8088: /* P4B533 */
  1098. case 0x1626: /* L3C notebook */
  1099. asus_hides_smbus = 1;
  1100. }
  1101. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1102. switch(dev->subsystem_device) {
  1103. case 0x80b1: /* P4GE-V */
  1104. case 0x80b2: /* P4PE */
  1105. case 0x8093: /* P4B533-V */
  1106. asus_hides_smbus = 1;
  1107. }
  1108. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1109. switch(dev->subsystem_device) {
  1110. case 0x8030: /* P4T533 */
  1111. asus_hides_smbus = 1;
  1112. }
  1113. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1114. switch (dev->subsystem_device) {
  1115. case 0x8070: /* P4G8X Deluxe */
  1116. asus_hides_smbus = 1;
  1117. }
  1118. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1119. switch (dev->subsystem_device) {
  1120. case 0x80c9: /* PU-DLS */
  1121. asus_hides_smbus = 1;
  1122. }
  1123. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1124. switch (dev->subsystem_device) {
  1125. case 0x1751: /* M2N notebook */
  1126. case 0x1821: /* M5N notebook */
  1127. case 0x1897: /* A6L notebook */
  1128. asus_hides_smbus = 1;
  1129. }
  1130. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1131. switch (dev->subsystem_device) {
  1132. case 0x184b: /* W1N notebook */
  1133. case 0x186a: /* M6Ne notebook */
  1134. asus_hides_smbus = 1;
  1135. }
  1136. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1137. switch (dev->subsystem_device) {
  1138. case 0x80f2: /* P4P800-X */
  1139. asus_hides_smbus = 1;
  1140. }
  1141. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1142. switch (dev->subsystem_device) {
  1143. case 0x1882: /* M6V notebook */
  1144. case 0x1977: /* A6VA notebook */
  1145. asus_hides_smbus = 1;
  1146. }
  1147. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1148. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1149. switch(dev->subsystem_device) {
  1150. case 0x088C: /* HP Compaq nc8000 */
  1151. case 0x0890: /* HP Compaq nc6000 */
  1152. asus_hides_smbus = 1;
  1153. }
  1154. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1155. switch (dev->subsystem_device) {
  1156. case 0x12bc: /* HP D330L */
  1157. case 0x12bd: /* HP D530 */
  1158. case 0x006a: /* HP Compaq nx9500 */
  1159. asus_hides_smbus = 1;
  1160. }
  1161. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1162. switch (dev->subsystem_device) {
  1163. case 0x12bf: /* HP xw4100 */
  1164. asus_hides_smbus = 1;
  1165. }
  1166. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1167. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1168. switch(dev->subsystem_device) {
  1169. case 0xC00C: /* Samsung P35 notebook */
  1170. asus_hides_smbus = 1;
  1171. }
  1172. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1173. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1174. switch(dev->subsystem_device) {
  1175. case 0x0058: /* Compaq Evo N620c */
  1176. asus_hides_smbus = 1;
  1177. }
  1178. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1179. switch(dev->subsystem_device) {
  1180. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1181. /* Motherboard doesn't have Host bridge
  1182. * subvendor/subdevice IDs, therefore checking
  1183. * its on-board VGA controller */
  1184. asus_hides_smbus = 1;
  1185. }
  1186. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1187. switch(dev->subsystem_device) {
  1188. case 0x00b8: /* Compaq Evo D510 CMT */
  1189. case 0x00b9: /* Compaq Evo D510 SFF */
  1190. case 0x00ba: /* Compaq Evo D510 USDT */
  1191. /* Motherboard doesn't have Host bridge
  1192. * subvendor/subdevice IDs and on-board VGA
  1193. * controller is disabled if an AGP card is
  1194. * inserted, therefore checking USB UHCI
  1195. * Controller #1 */
  1196. asus_hides_smbus = 1;
  1197. }
  1198. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1199. switch (dev->subsystem_device) {
  1200. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1201. /* Motherboard doesn't have host bridge
  1202. * subvendor/subdevice IDs, therefore checking
  1203. * its on-board VGA controller */
  1204. asus_hides_smbus = 1;
  1205. }
  1206. }
  1207. }
  1208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1209. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1210. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1211. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1213. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1214. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1215. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1216. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1220. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1221. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1222. {
  1223. u16 val;
  1224. if (likely(!asus_hides_smbus))
  1225. return;
  1226. pci_read_config_word(dev, 0xF2, &val);
  1227. if (val & 0x8) {
  1228. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1229. pci_read_config_word(dev, 0xF2, &val);
  1230. if (val & 0x8)
  1231. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1232. else
  1233. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1234. }
  1235. }
  1236. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1237. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1238. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1239. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1240. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1241. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1242. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1243. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1244. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1245. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1246. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1247. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1248. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1249. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1250. /* It appears we just have one such device. If not, we have a warning */
  1251. static void __iomem *asus_rcba_base;
  1252. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1253. {
  1254. u32 rcba;
  1255. if (likely(!asus_hides_smbus))
  1256. return;
  1257. WARN_ON(asus_rcba_base);
  1258. pci_read_config_dword(dev, 0xF0, &rcba);
  1259. /* use bits 31:14, 16 kB aligned */
  1260. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1261. if (asus_rcba_base == NULL)
  1262. return;
  1263. }
  1264. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1265. {
  1266. u32 val;
  1267. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1268. return;
  1269. /* read the Function Disable register, dword mode only */
  1270. val = readl(asus_rcba_base + 0x3418);
  1271. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1272. }
  1273. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1274. {
  1275. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1276. return;
  1277. iounmap(asus_rcba_base);
  1278. asus_rcba_base = NULL;
  1279. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1280. }
  1281. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1282. {
  1283. asus_hides_smbus_lpc_ich6_suspend(dev);
  1284. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1285. asus_hides_smbus_lpc_ich6_resume(dev);
  1286. }
  1287. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1288. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1289. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1290. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1291. /*
  1292. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1293. */
  1294. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1295. {
  1296. u8 val = 0;
  1297. pci_read_config_byte(dev, 0x77, &val);
  1298. if (val & 0x10) {
  1299. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1300. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1301. }
  1302. }
  1303. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1304. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1305. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1306. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1307. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1308. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1309. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1310. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1311. /*
  1312. * ... This is further complicated by the fact that some SiS96x south
  1313. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1314. * spotted a compatible north bridge to make sure.
  1315. * (pci_find_device doesn't work yet)
  1316. *
  1317. * We can also enable the sis96x bit in the discovery register..
  1318. */
  1319. #define SIS_DETECT_REGISTER 0x40
  1320. static void quirk_sis_503(struct pci_dev *dev)
  1321. {
  1322. u8 reg;
  1323. u16 devid;
  1324. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1325. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1326. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1327. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1328. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1329. return;
  1330. }
  1331. /*
  1332. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1333. * hand in case it has already been processed.
  1334. * (depends on link order, which is apparently not guaranteed)
  1335. */
  1336. dev->device = devid;
  1337. quirk_sis_96x_smbus(dev);
  1338. }
  1339. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1340. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1341. /*
  1342. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1343. * and MC97 modem controller are disabled when a second PCI soundcard is
  1344. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1345. * -- bjd
  1346. */
  1347. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1348. {
  1349. u8 val;
  1350. int asus_hides_ac97 = 0;
  1351. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1352. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1353. asus_hides_ac97 = 1;
  1354. }
  1355. if (!asus_hides_ac97)
  1356. return;
  1357. pci_read_config_byte(dev, 0x50, &val);
  1358. if (val & 0xc0) {
  1359. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1360. pci_read_config_byte(dev, 0x50, &val);
  1361. if (val & 0xc0)
  1362. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1363. else
  1364. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1365. }
  1366. }
  1367. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1368. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1369. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1370. /*
  1371. * If we are using libata we can drive this chip properly but must
  1372. * do this early on to make the additional device appear during
  1373. * the PCI scanning.
  1374. */
  1375. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1376. {
  1377. u32 conf1, conf5, class;
  1378. u8 hdr;
  1379. /* Only poke fn 0 */
  1380. if (PCI_FUNC(pdev->devfn))
  1381. return;
  1382. pci_read_config_dword(pdev, 0x40, &conf1);
  1383. pci_read_config_dword(pdev, 0x80, &conf5);
  1384. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1385. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1386. switch (pdev->device) {
  1387. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1388. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1389. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1390. /* The controller should be in single function ahci mode */
  1391. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1392. break;
  1393. case PCI_DEVICE_ID_JMICRON_JMB365:
  1394. case PCI_DEVICE_ID_JMICRON_JMB366:
  1395. /* Redirect IDE second PATA port to the right spot */
  1396. conf5 |= (1 << 24);
  1397. /* Fall through */
  1398. case PCI_DEVICE_ID_JMICRON_JMB361:
  1399. case PCI_DEVICE_ID_JMICRON_JMB363:
  1400. case PCI_DEVICE_ID_JMICRON_JMB369:
  1401. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1402. /* Set the class codes correctly and then direct IDE 0 */
  1403. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1404. break;
  1405. case PCI_DEVICE_ID_JMICRON_JMB368:
  1406. /* The controller should be in single function IDE mode */
  1407. conf1 |= 0x00C00000; /* Set 22, 23 */
  1408. break;
  1409. }
  1410. pci_write_config_dword(pdev, 0x40, conf1);
  1411. pci_write_config_dword(pdev, 0x80, conf5);
  1412. /* Update pdev accordingly */
  1413. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1414. pdev->hdr_type = hdr & 0x7f;
  1415. pdev->multifunction = !!(hdr & 0x80);
  1416. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1417. pdev->class = class >> 8;
  1418. }
  1419. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1420. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1421. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1422. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1423. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1424. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1425. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1426. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1427. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1428. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1429. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1430. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1431. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1432. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1433. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1434. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1435. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1436. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1437. #endif
  1438. #ifdef CONFIG_X86_IO_APIC
  1439. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1440. {
  1441. int i;
  1442. if ((pdev->class >> 8) != 0xff00)
  1443. return;
  1444. /* the first BAR is the location of the IO APIC...we must
  1445. * not touch this (and it's already covered by the fixmap), so
  1446. * forcibly insert it into the resource tree */
  1447. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1448. insert_resource(&iomem_resource, &pdev->resource[0]);
  1449. /* The next five BARs all seem to be rubbish, so just clean
  1450. * them out */
  1451. for (i=1; i < 6; i++) {
  1452. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1453. }
  1454. }
  1455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1456. #endif
  1457. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1458. {
  1459. pci_msi_off(pdev);
  1460. pdev->no_msi = 1;
  1461. }
  1462. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1463. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1464. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1465. /*
  1466. * It's possible for the MSI to get corrupted if shpc and acpi
  1467. * are used together on certain PXH-based systems.
  1468. */
  1469. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1470. {
  1471. pci_msi_off(dev);
  1472. dev->no_msi = 1;
  1473. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1474. }
  1475. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1476. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1477. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1478. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1479. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1480. /*
  1481. * Some Intel PCI Express chipsets have trouble with downstream
  1482. * device power management.
  1483. */
  1484. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1485. {
  1486. pci_pm_d3_delay = 120;
  1487. dev->no_d1d2 = 1;
  1488. }
  1489. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1490. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1505. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1507. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1508. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1510. #ifdef CONFIG_X86_IO_APIC
  1511. /*
  1512. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1513. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1514. * that a PCI device's interrupt handler is installed on the boot interrupt
  1515. * line instead.
  1516. */
  1517. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1518. {
  1519. if (noioapicquirk || noioapicreroute)
  1520. return;
  1521. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1522. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1523. dev->vendor, dev->device);
  1524. }
  1525. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1526. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1527. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1528. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1529. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1530. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1531. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1532. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1533. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1534. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1535. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1536. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1537. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1538. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1539. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1540. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1541. /*
  1542. * On some chipsets we can disable the generation of legacy INTx boot
  1543. * interrupts.
  1544. */
  1545. /*
  1546. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1547. * 300641-004US, section 5.7.3.
  1548. */
  1549. #define INTEL_6300_IOAPIC_ABAR 0x40
  1550. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1551. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1552. {
  1553. u16 pci_config_word;
  1554. if (noioapicquirk)
  1555. return;
  1556. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1557. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1558. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1559. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1560. dev->vendor, dev->device);
  1561. }
  1562. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1563. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1564. /*
  1565. * disable boot interrupts on HT-1000
  1566. */
  1567. #define BC_HT1000_FEATURE_REG 0x64
  1568. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1569. #define BC_HT1000_MAP_IDX 0xC00
  1570. #define BC_HT1000_MAP_DATA 0xC01
  1571. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1572. {
  1573. u32 pci_config_dword;
  1574. u8 irq;
  1575. if (noioapicquirk)
  1576. return;
  1577. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1578. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1579. BC_HT1000_PIC_REGS_ENABLE);
  1580. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1581. outb(irq, BC_HT1000_MAP_IDX);
  1582. outb(0x00, BC_HT1000_MAP_DATA);
  1583. }
  1584. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1585. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1586. dev->vendor, dev->device);
  1587. }
  1588. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1589. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1590. /*
  1591. * disable boot interrupts on AMD and ATI chipsets
  1592. */
  1593. /*
  1594. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1595. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1596. * (due to an erratum).
  1597. */
  1598. #define AMD_813X_MISC 0x40
  1599. #define AMD_813X_NOIOAMODE (1<<0)
  1600. #define AMD_813X_REV_B1 0x12
  1601. #define AMD_813X_REV_B2 0x13
  1602. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1603. {
  1604. u32 pci_config_dword;
  1605. if (noioapicquirk)
  1606. return;
  1607. if ((dev->revision == AMD_813X_REV_B1) ||
  1608. (dev->revision == AMD_813X_REV_B2))
  1609. return;
  1610. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1611. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1612. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1613. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1614. dev->vendor, dev->device);
  1615. }
  1616. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1617. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1618. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1619. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1620. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1621. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1622. {
  1623. u16 pci_config_word;
  1624. if (noioapicquirk)
  1625. return;
  1626. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1627. if (!pci_config_word) {
  1628. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1629. "already disabled\n", dev->vendor, dev->device);
  1630. return;
  1631. }
  1632. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1633. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1634. dev->vendor, dev->device);
  1635. }
  1636. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1637. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1638. #endif /* CONFIG_X86_IO_APIC */
  1639. /*
  1640. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1641. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1642. * Re-allocate the region if needed...
  1643. */
  1644. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1645. {
  1646. struct resource *r = &dev->resource[0];
  1647. if (r->start & 0x8) {
  1648. r->start = 0;
  1649. r->end = 0xf;
  1650. }
  1651. }
  1652. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1653. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1654. quirk_tc86c001_ide);
  1655. static void __devinit quirk_netmos(struct pci_dev *dev)
  1656. {
  1657. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1658. unsigned int num_serial = dev->subsystem_device & 0xf;
  1659. /*
  1660. * These Netmos parts are multiport serial devices with optional
  1661. * parallel ports. Even when parallel ports are present, they
  1662. * are identified as class SERIAL, which means the serial driver
  1663. * will claim them. To prevent this, mark them as class OTHER.
  1664. * These combo devices should be claimed by parport_serial.
  1665. *
  1666. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1667. * of parallel ports and <S> is the number of serial ports.
  1668. */
  1669. switch (dev->device) {
  1670. case PCI_DEVICE_ID_NETMOS_9835:
  1671. /* Well, this rule doesn't hold for the following 9835 device */
  1672. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1673. dev->subsystem_device == 0x0299)
  1674. return;
  1675. case PCI_DEVICE_ID_NETMOS_9735:
  1676. case PCI_DEVICE_ID_NETMOS_9745:
  1677. case PCI_DEVICE_ID_NETMOS_9845:
  1678. case PCI_DEVICE_ID_NETMOS_9855:
  1679. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1680. num_parallel) {
  1681. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1682. "%u serial); changing class SERIAL to OTHER "
  1683. "(use parport_serial)\n",
  1684. dev->device, num_parallel, num_serial);
  1685. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1686. (dev->class & 0xff);
  1687. }
  1688. }
  1689. }
  1690. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1691. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1692. {
  1693. u16 command, pmcsr;
  1694. u8 __iomem *csr;
  1695. u8 cmd_hi;
  1696. int pm;
  1697. switch (dev->device) {
  1698. /* PCI IDs taken from drivers/net/e100.c */
  1699. case 0x1029:
  1700. case 0x1030 ... 0x1034:
  1701. case 0x1038 ... 0x103E:
  1702. case 0x1050 ... 0x1057:
  1703. case 0x1059:
  1704. case 0x1064 ... 0x106B:
  1705. case 0x1091 ... 0x1095:
  1706. case 0x1209:
  1707. case 0x1229:
  1708. case 0x2449:
  1709. case 0x2459:
  1710. case 0x245D:
  1711. case 0x27DC:
  1712. break;
  1713. default:
  1714. return;
  1715. }
  1716. /*
  1717. * Some firmware hands off the e100 with interrupts enabled,
  1718. * which can cause a flood of interrupts if packets are
  1719. * received before the driver attaches to the device. So
  1720. * disable all e100 interrupts here. The driver will
  1721. * re-enable them when it's ready.
  1722. */
  1723. pci_read_config_word(dev, PCI_COMMAND, &command);
  1724. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1725. return;
  1726. /*
  1727. * Check that the device is in the D0 power state. If it's not,
  1728. * there is no point to look any further.
  1729. */
  1730. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1731. if (pm) {
  1732. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1733. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1734. return;
  1735. }
  1736. /* Convert from PCI bus to resource space. */
  1737. csr = ioremap(pci_resource_start(dev, 0), 8);
  1738. if (!csr) {
  1739. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1740. return;
  1741. }
  1742. cmd_hi = readb(csr + 3);
  1743. if (cmd_hi == 0) {
  1744. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1745. "disabling\n");
  1746. writeb(1, csr + 3);
  1747. }
  1748. iounmap(csr);
  1749. }
  1750. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1751. /*
  1752. * The 82575 and 82598 may experience data corruption issues when transitioning
  1753. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1754. */
  1755. static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
  1756. {
  1757. dev_info(&dev->dev, "Disabling L0s\n");
  1758. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1759. }
  1760. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1761. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1762. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1763. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1764. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1765. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1766. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1767. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1768. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1769. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1771. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1772. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1773. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1774. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1775. {
  1776. /* rev 1 ncr53c810 chips don't set the class at all which means
  1777. * they don't get their resources remapped. Fix that here.
  1778. */
  1779. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1780. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1781. dev->class = PCI_CLASS_STORAGE_SCSI;
  1782. }
  1783. }
  1784. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1785. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1786. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1787. {
  1788. u16 en1k;
  1789. u8 io_base_lo, io_limit_lo;
  1790. unsigned long base, limit;
  1791. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1792. pci_read_config_word(dev, 0x40, &en1k);
  1793. if (en1k & 0x200) {
  1794. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1795. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1796. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1797. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1798. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1799. if (base <= limit) {
  1800. res->start = base;
  1801. res->end = limit + 0x3ff;
  1802. }
  1803. }
  1804. }
  1805. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1806. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1807. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1808. * in drivers/pci/setup-bus.c
  1809. */
  1810. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1811. {
  1812. u16 en1k, iobl_adr, iobl_adr_1k;
  1813. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1814. pci_read_config_word(dev, 0x40, &en1k);
  1815. if (en1k & 0x200) {
  1816. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1817. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1818. if (iobl_adr != iobl_adr_1k) {
  1819. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1820. iobl_adr,iobl_adr_1k);
  1821. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1822. }
  1823. }
  1824. }
  1825. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1826. /* Under some circumstances, AER is not linked with extended capabilities.
  1827. * Force it to be linked by setting the corresponding control bit in the
  1828. * config space.
  1829. */
  1830. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1831. {
  1832. uint8_t b;
  1833. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1834. if (!(b & 0x20)) {
  1835. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1836. dev_info(&dev->dev,
  1837. "Linking AER extended capability\n");
  1838. }
  1839. }
  1840. }
  1841. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1842. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1843. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1844. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1845. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1846. {
  1847. /*
  1848. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1849. * which causes unspecified timing errors with a VT6212L on the PCI
  1850. * bus leading to USB2.0 packet loss.
  1851. *
  1852. * This quirk is only enabled if a second (on the external PCI bus)
  1853. * VT6212L is found -- the CX700 core itself also contains a USB
  1854. * host controller with the same PCI ID as the VT6212L.
  1855. */
  1856. /* Count VT6212L instances */
  1857. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1858. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1859. uint8_t b;
  1860. /* p should contain the first (internal) VT6212L -- see if we have
  1861. an external one by searching again */
  1862. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1863. if (!p)
  1864. return;
  1865. pci_dev_put(p);
  1866. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1867. if (b & 0x40) {
  1868. /* Turn off PCI Bus Parking */
  1869. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1870. dev_info(&dev->dev,
  1871. "Disabling VIA CX700 PCI parking\n");
  1872. }
  1873. }
  1874. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1875. if (b != 0) {
  1876. /* Turn off PCI Master read caching */
  1877. pci_write_config_byte(dev, 0x72, 0x0);
  1878. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1879. pci_write_config_byte(dev, 0x75, 0x1);
  1880. /* Disable "Read FIFO Timer" */
  1881. pci_write_config_byte(dev, 0x77, 0x0);
  1882. dev_info(&dev->dev,
  1883. "Disabling VIA CX700 PCI caching\n");
  1884. }
  1885. }
  1886. }
  1887. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1888. /*
  1889. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1890. * VPD end tag will hang the device. This problem was initially
  1891. * observed when a vpd entry was created in sysfs
  1892. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1893. * will dump 32k of data. Reading a full 32k will cause an access
  1894. * beyond the VPD end tag causing the device to hang. Once the device
  1895. * is hung, the bnx2 driver will not be able to reset the device.
  1896. * We believe that it is legal to read beyond the end tag and
  1897. * therefore the solution is to limit the read/write length.
  1898. */
  1899. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1900. {
  1901. /*
  1902. * Only disable the VPD capability for 5706, 5706S, 5708,
  1903. * 5708S and 5709 rev. A
  1904. */
  1905. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1906. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1907. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1908. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1909. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1910. (dev->revision & 0xf0) == 0x0)) {
  1911. if (dev->vpd)
  1912. dev->vpd->len = 0x80;
  1913. }
  1914. }
  1915. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1916. PCI_DEVICE_ID_NX2_5706,
  1917. quirk_brcm_570x_limit_vpd);
  1918. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1919. PCI_DEVICE_ID_NX2_5706S,
  1920. quirk_brcm_570x_limit_vpd);
  1921. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1922. PCI_DEVICE_ID_NX2_5708,
  1923. quirk_brcm_570x_limit_vpd);
  1924. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1925. PCI_DEVICE_ID_NX2_5708S,
  1926. quirk_brcm_570x_limit_vpd);
  1927. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1928. PCI_DEVICE_ID_NX2_5709,
  1929. quirk_brcm_570x_limit_vpd);
  1930. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1931. PCI_DEVICE_ID_NX2_5709S,
  1932. quirk_brcm_570x_limit_vpd);
  1933. /* Originally in EDAC sources for i82875P:
  1934. * Intel tells BIOS developers to hide device 6 which
  1935. * configures the overflow device access containing
  1936. * the DRBs - this is where we expose device 6.
  1937. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1938. */
  1939. static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
  1940. {
  1941. u8 reg;
  1942. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1943. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1944. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1945. }
  1946. }
  1947. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1948. quirk_unhide_mch_dev6);
  1949. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1950. quirk_unhide_mch_dev6);
  1951. #ifdef CONFIG_TILE
  1952. /*
  1953. * The Tilera TILEmpower platform needs to set the link speed
  1954. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1955. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1956. * capability register of the PEX8624 PCIe switch. The switch
  1957. * supports link speed auto negotiation, but falsely sets
  1958. * the link speed to 5GT/s.
  1959. */
  1960. static void __devinit quirk_tile_plx_gen1(struct pci_dev *dev)
  1961. {
  1962. if (tile_plx_gen1) {
  1963. pci_write_config_dword(dev, 0x98, 0x1);
  1964. mdelay(50);
  1965. }
  1966. }
  1967. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1968. #endif /* CONFIG_TILE */
  1969. #ifdef CONFIG_PCI_MSI
  1970. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1971. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1972. * some other busses controlled by the chipset even if Linux is not
  1973. * aware of it. Instead of setting the flag on all busses in the
  1974. * machine, simply disable MSI globally.
  1975. */
  1976. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1977. {
  1978. pci_no_msi();
  1979. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1980. }
  1981. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1982. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1983. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1984. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1985. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1986. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1987. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1988. /* Disable MSI on chipsets that are known to not support it */
  1989. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1990. {
  1991. if (dev->subordinate) {
  1992. dev_warn(&dev->dev, "MSI quirk detected; "
  1993. "subordinate MSI disabled\n");
  1994. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1995. }
  1996. }
  1997. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1998. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1999. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2000. /*
  2001. * The APC bridge device in AMD 780 family northbridges has some random
  2002. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2003. * we use the possible vendor/device IDs of the host bridge for the
  2004. * declared quirk, and search for the APC bridge by slot number.
  2005. */
  2006. static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2007. {
  2008. struct pci_dev *apc_bridge;
  2009. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2010. if (apc_bridge) {
  2011. if (apc_bridge->device == 0x9602)
  2012. quirk_disable_msi(apc_bridge);
  2013. pci_dev_put(apc_bridge);
  2014. }
  2015. }
  2016. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2017. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2018. /* Go through the list of Hypertransport capabilities and
  2019. * return 1 if a HT MSI capability is found and enabled */
  2020. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  2021. {
  2022. int pos, ttl = 48;
  2023. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2024. while (pos && ttl--) {
  2025. u8 flags;
  2026. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2027. &flags) == 0)
  2028. {
  2029. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  2030. flags & HT_MSI_FLAGS_ENABLE ?
  2031. "enabled" : "disabled");
  2032. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2033. }
  2034. pos = pci_find_next_ht_capability(dev, pos,
  2035. HT_CAPTYPE_MSI_MAPPING);
  2036. }
  2037. return 0;
  2038. }
  2039. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2040. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  2041. {
  2042. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2043. dev_warn(&dev->dev, "MSI quirk detected; "
  2044. "subordinate MSI disabled\n");
  2045. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2046. }
  2047. }
  2048. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2049. quirk_msi_ht_cap);
  2050. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2051. * MSI are supported if the MSI capability set in any of these mappings.
  2052. */
  2053. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2054. {
  2055. struct pci_dev *pdev;
  2056. if (!dev->subordinate)
  2057. return;
  2058. /* check HT MSI cap on this chipset and the root one.
  2059. * a single one having MSI is enough to be sure that MSI are supported.
  2060. */
  2061. pdev = pci_get_slot(dev->bus, 0);
  2062. if (!pdev)
  2063. return;
  2064. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2065. dev_warn(&dev->dev, "MSI quirk detected; "
  2066. "subordinate MSI disabled\n");
  2067. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2068. }
  2069. pci_dev_put(pdev);
  2070. }
  2071. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2072. quirk_nvidia_ck804_msi_ht_cap);
  2073. /* Force enable MSI mapping capability on HT bridges */
  2074. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  2075. {
  2076. int pos, ttl = 48;
  2077. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2078. while (pos && ttl--) {
  2079. u8 flags;
  2080. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2081. &flags) == 0) {
  2082. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2083. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2084. flags | HT_MSI_FLAGS_ENABLE);
  2085. }
  2086. pos = pci_find_next_ht_capability(dev, pos,
  2087. HT_CAPTYPE_MSI_MAPPING);
  2088. }
  2089. }
  2090. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2091. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2092. ht_enable_msi_mapping);
  2093. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2094. ht_enable_msi_mapping);
  2095. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2096. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2097. * also affects other devices. As for now, turn off msi for this device.
  2098. */
  2099. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  2100. {
  2101. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2102. if (board_name &&
  2103. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2104. strstr(board_name, "P5N32-E SLI"))) {
  2105. dev_info(&dev->dev,
  2106. "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2107. dev->no_msi = 1;
  2108. }
  2109. }
  2110. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2111. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2112. nvenet_msi_disable);
  2113. /*
  2114. * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
  2115. * config register. This register controls the routing of legacy interrupts
  2116. * from devices that route through the MCP55. If this register is misprogramed
  2117. * interrupts are only sent to the bsp, unlike conventional systems where the
  2118. * irq is broadxast to all online cpus. Not having this register set
  2119. * properly prevents kdump from booting up properly, so lets make sure that
  2120. * we have it set correctly.
  2121. * Note this is an undocumented register.
  2122. */
  2123. static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2124. {
  2125. u32 cfg;
  2126. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2127. return;
  2128. pci_read_config_dword(dev, 0x74, &cfg);
  2129. if (cfg & ((1 << 2) | (1 << 15))) {
  2130. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2131. cfg &= ~((1 << 2) | (1 << 15));
  2132. pci_write_config_dword(dev, 0x74, cfg);
  2133. }
  2134. }
  2135. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2136. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2137. nvbridge_check_legacy_irq_routing);
  2138. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2139. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2140. nvbridge_check_legacy_irq_routing);
  2141. static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
  2142. {
  2143. int pos, ttl = 48;
  2144. int found = 0;
  2145. /* check if there is HT MSI cap or enabled on this device */
  2146. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2147. while (pos && ttl--) {
  2148. u8 flags;
  2149. if (found < 1)
  2150. found = 1;
  2151. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2152. &flags) == 0) {
  2153. if (flags & HT_MSI_FLAGS_ENABLE) {
  2154. if (found < 2) {
  2155. found = 2;
  2156. break;
  2157. }
  2158. }
  2159. }
  2160. pos = pci_find_next_ht_capability(dev, pos,
  2161. HT_CAPTYPE_MSI_MAPPING);
  2162. }
  2163. return found;
  2164. }
  2165. static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
  2166. {
  2167. struct pci_dev *dev;
  2168. int pos;
  2169. int i, dev_no;
  2170. int found = 0;
  2171. dev_no = host_bridge->devfn >> 3;
  2172. for (i = dev_no + 1; i < 0x20; i++) {
  2173. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2174. if (!dev)
  2175. continue;
  2176. /* found next host bridge ?*/
  2177. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2178. if (pos != 0) {
  2179. pci_dev_put(dev);
  2180. break;
  2181. }
  2182. if (ht_check_msi_mapping(dev)) {
  2183. found = 1;
  2184. pci_dev_put(dev);
  2185. break;
  2186. }
  2187. pci_dev_put(dev);
  2188. }
  2189. return found;
  2190. }
  2191. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2192. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2193. static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
  2194. {
  2195. int pos, ctrl_off;
  2196. int end = 0;
  2197. u16 flags, ctrl;
  2198. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2199. if (!pos)
  2200. goto out;
  2201. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2202. ctrl_off = ((flags >> 10) & 1) ?
  2203. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2204. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2205. if (ctrl & (1 << 6))
  2206. end = 1;
  2207. out:
  2208. return end;
  2209. }
  2210. static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2211. {
  2212. struct pci_dev *host_bridge;
  2213. int pos;
  2214. int i, dev_no;
  2215. int found = 0;
  2216. dev_no = dev->devfn >> 3;
  2217. for (i = dev_no; i >= 0; i--) {
  2218. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2219. if (!host_bridge)
  2220. continue;
  2221. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2222. if (pos != 0) {
  2223. found = 1;
  2224. break;
  2225. }
  2226. pci_dev_put(host_bridge);
  2227. }
  2228. if (!found)
  2229. return;
  2230. /* don't enable end_device/host_bridge with leaf directly here */
  2231. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2232. host_bridge_with_leaf(host_bridge))
  2233. goto out;
  2234. /* root did that ! */
  2235. if (msi_ht_cap_enabled(host_bridge))
  2236. goto out;
  2237. ht_enable_msi_mapping(dev);
  2238. out:
  2239. pci_dev_put(host_bridge);
  2240. }
  2241. static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
  2242. {
  2243. int pos, ttl = 48;
  2244. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2245. while (pos && ttl--) {
  2246. u8 flags;
  2247. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2248. &flags) == 0) {
  2249. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2250. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2251. flags & ~HT_MSI_FLAGS_ENABLE);
  2252. }
  2253. pos = pci_find_next_ht_capability(dev, pos,
  2254. HT_CAPTYPE_MSI_MAPPING);
  2255. }
  2256. }
  2257. static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2258. {
  2259. struct pci_dev *host_bridge;
  2260. int pos;
  2261. int found;
  2262. if (!pci_msi_enabled())
  2263. return;
  2264. /* check if there is HT MSI cap or enabled on this device */
  2265. found = ht_check_msi_mapping(dev);
  2266. /* no HT MSI CAP */
  2267. if (found == 0)
  2268. return;
  2269. /*
  2270. * HT MSI mapping should be disabled on devices that are below
  2271. * a non-Hypertransport host bridge. Locate the host bridge...
  2272. */
  2273. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2274. if (host_bridge == NULL) {
  2275. dev_warn(&dev->dev,
  2276. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2277. return;
  2278. }
  2279. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2280. if (pos != 0) {
  2281. /* Host bridge is to HT */
  2282. if (found == 1) {
  2283. /* it is not enabled, try to enable it */
  2284. if (all)
  2285. ht_enable_msi_mapping(dev);
  2286. else
  2287. nv_ht_enable_msi_mapping(dev);
  2288. }
  2289. return;
  2290. }
  2291. /* HT MSI is not enabled */
  2292. if (found == 1)
  2293. return;
  2294. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2295. ht_disable_msi_mapping(dev);
  2296. }
  2297. static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2298. {
  2299. return __nv_msi_ht_cap_quirk(dev, 1);
  2300. }
  2301. static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2302. {
  2303. return __nv_msi_ht_cap_quirk(dev, 0);
  2304. }
  2305. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2306. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2307. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2308. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2309. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2310. {
  2311. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2312. }
  2313. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2314. {
  2315. struct pci_dev *p;
  2316. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2317. * we need check PCI REVISION ID of SMBus controller to get SB700
  2318. * revision.
  2319. */
  2320. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2321. NULL);
  2322. if (!p)
  2323. return;
  2324. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2325. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2326. pci_dev_put(p);
  2327. }
  2328. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2329. PCI_DEVICE_ID_TIGON3_5780,
  2330. quirk_msi_intx_disable_bug);
  2331. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2332. PCI_DEVICE_ID_TIGON3_5780S,
  2333. quirk_msi_intx_disable_bug);
  2334. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2335. PCI_DEVICE_ID_TIGON3_5714,
  2336. quirk_msi_intx_disable_bug);
  2337. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2338. PCI_DEVICE_ID_TIGON3_5714S,
  2339. quirk_msi_intx_disable_bug);
  2340. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2341. PCI_DEVICE_ID_TIGON3_5715,
  2342. quirk_msi_intx_disable_bug);
  2343. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2344. PCI_DEVICE_ID_TIGON3_5715S,
  2345. quirk_msi_intx_disable_bug);
  2346. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2347. quirk_msi_intx_disable_ati_bug);
  2348. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2349. quirk_msi_intx_disable_ati_bug);
  2350. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2351. quirk_msi_intx_disable_ati_bug);
  2352. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2353. quirk_msi_intx_disable_ati_bug);
  2354. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2355. quirk_msi_intx_disable_ati_bug);
  2356. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2357. quirk_msi_intx_disable_bug);
  2358. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2359. quirk_msi_intx_disable_bug);
  2360. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2361. quirk_msi_intx_disable_bug);
  2362. #endif /* CONFIG_PCI_MSI */
  2363. /* Allow manual resource allocation for PCI hotplug bridges
  2364. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2365. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2366. * kernel fails to allocate resources when hotplug device is
  2367. * inserted and PCI bus is rescanned.
  2368. */
  2369. static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
  2370. {
  2371. dev->is_hotplug_bridge = 1;
  2372. }
  2373. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2374. /*
  2375. * This is a quirk for the Ricoh MMC controller found as a part of
  2376. * some mulifunction chips.
  2377. * This is very similar and based on the ricoh_mmc driver written by
  2378. * Philip Langdale. Thank you for these magic sequences.
  2379. *
  2380. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2381. * and one or both of cardbus or firewire.
  2382. *
  2383. * It happens that they implement SD and MMC
  2384. * support as separate controllers (and PCI functions). The linux SDHCI
  2385. * driver supports MMC cards but the chip detects MMC cards in hardware
  2386. * and directs them to the MMC controller - so the SDHCI driver never sees
  2387. * them.
  2388. *
  2389. * To get around this, we must disable the useless MMC controller.
  2390. * At that point, the SDHCI controller will start seeing them
  2391. * It seems to be the case that the relevant PCI registers to deactivate the
  2392. * MMC controller live on PCI function 0, which might be the cardbus controller
  2393. * or the firewire controller, depending on the particular chip in question
  2394. *
  2395. * This has to be done early, because as soon as we disable the MMC controller
  2396. * other pci functions shift up one level, e.g. function #2 becomes function
  2397. * #1, and this will confuse the pci core.
  2398. */
  2399. #ifdef CONFIG_MMC_RICOH_MMC
  2400. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2401. {
  2402. /* disable via cardbus interface */
  2403. u8 write_enable;
  2404. u8 write_target;
  2405. u8 disable;
  2406. /* disable must be done via function #0 */
  2407. if (PCI_FUNC(dev->devfn))
  2408. return;
  2409. pci_read_config_byte(dev, 0xB7, &disable);
  2410. if (disable & 0x02)
  2411. return;
  2412. pci_read_config_byte(dev, 0x8E, &write_enable);
  2413. pci_write_config_byte(dev, 0x8E, 0xAA);
  2414. pci_read_config_byte(dev, 0x8D, &write_target);
  2415. pci_write_config_byte(dev, 0x8D, 0xB7);
  2416. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2417. pci_write_config_byte(dev, 0x8E, write_enable);
  2418. pci_write_config_byte(dev, 0x8D, write_target);
  2419. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2420. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2421. }
  2422. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2423. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2424. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2425. {
  2426. /* disable via firewire interface */
  2427. u8 write_enable;
  2428. u8 disable;
  2429. /* disable must be done via function #0 */
  2430. if (PCI_FUNC(dev->devfn))
  2431. return;
  2432. pci_read_config_byte(dev, 0xCB, &disable);
  2433. if (disable & 0x02)
  2434. return;
  2435. pci_read_config_byte(dev, 0xCA, &write_enable);
  2436. pci_write_config_byte(dev, 0xCA, 0x57);
  2437. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2438. pci_write_config_byte(dev, 0xCA, write_enable);
  2439. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2440. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2441. /*
  2442. * RICOH 0xe823 SD/MMC card reader fails to recognize
  2443. * certain types of SD/MMC cards. Lowering the SD base
  2444. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2445. *
  2446. * 0x150 - SD2.0 mode enable for changing base clock
  2447. * frequency to 50Mhz
  2448. * 0xe1 - Base clock frequency
  2449. * 0x32 - 50Mhz new clock frequency
  2450. * 0xf9 - Key register for 0x150
  2451. * 0xfc - key register for 0xe1
  2452. */
  2453. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2454. pci_write_config_byte(dev, 0xf9, 0xfc);
  2455. pci_write_config_byte(dev, 0x150, 0x10);
  2456. pci_write_config_byte(dev, 0xf9, 0x00);
  2457. pci_write_config_byte(dev, 0xfc, 0x01);
  2458. pci_write_config_byte(dev, 0xe1, 0x32);
  2459. pci_write_config_byte(dev, 0xfc, 0x00);
  2460. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2461. }
  2462. }
  2463. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2464. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2465. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2466. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2467. #endif /*CONFIG_MMC_RICOH_MMC*/
  2468. #if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP)
  2469. #define VTUNCERRMSK_REG 0x1ac
  2470. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2471. /*
  2472. * This is a quirk for masking vt-d spec defined errors to platform error
  2473. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2474. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2475. * on the RAS config settings of the platform) when a vt-d fault happens.
  2476. * The resulting SMI caused the system to hang.
  2477. *
  2478. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2479. * need to report the same error through other channels.
  2480. */
  2481. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2482. {
  2483. u32 word;
  2484. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2485. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2486. }
  2487. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2488. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2489. #endif
  2490. static void __devinit fixup_ti816x_class(struct pci_dev* dev)
  2491. {
  2492. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2493. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  2494. dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
  2495. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
  2496. }
  2497. }
  2498. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_TI, 0xb800, fixup_ti816x_class);
  2499. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2500. struct pci_fixup *end)
  2501. {
  2502. while (f < end) {
  2503. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  2504. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  2505. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  2506. f->hook(dev);
  2507. }
  2508. f++;
  2509. }
  2510. }
  2511. extern struct pci_fixup __start_pci_fixups_early[];
  2512. extern struct pci_fixup __end_pci_fixups_early[];
  2513. extern struct pci_fixup __start_pci_fixups_header[];
  2514. extern struct pci_fixup __end_pci_fixups_header[];
  2515. extern struct pci_fixup __start_pci_fixups_final[];
  2516. extern struct pci_fixup __end_pci_fixups_final[];
  2517. extern struct pci_fixup __start_pci_fixups_enable[];
  2518. extern struct pci_fixup __end_pci_fixups_enable[];
  2519. extern struct pci_fixup __start_pci_fixups_resume[];
  2520. extern struct pci_fixup __end_pci_fixups_resume[];
  2521. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2522. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2523. extern struct pci_fixup __start_pci_fixups_suspend[];
  2524. extern struct pci_fixup __end_pci_fixups_suspend[];
  2525. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2526. {
  2527. struct pci_fixup *start, *end;
  2528. switch(pass) {
  2529. case pci_fixup_early:
  2530. start = __start_pci_fixups_early;
  2531. end = __end_pci_fixups_early;
  2532. break;
  2533. case pci_fixup_header:
  2534. start = __start_pci_fixups_header;
  2535. end = __end_pci_fixups_header;
  2536. break;
  2537. case pci_fixup_final:
  2538. start = __start_pci_fixups_final;
  2539. end = __end_pci_fixups_final;
  2540. break;
  2541. case pci_fixup_enable:
  2542. start = __start_pci_fixups_enable;
  2543. end = __end_pci_fixups_enable;
  2544. break;
  2545. case pci_fixup_resume:
  2546. start = __start_pci_fixups_resume;
  2547. end = __end_pci_fixups_resume;
  2548. break;
  2549. case pci_fixup_resume_early:
  2550. start = __start_pci_fixups_resume_early;
  2551. end = __end_pci_fixups_resume_early;
  2552. break;
  2553. case pci_fixup_suspend:
  2554. start = __start_pci_fixups_suspend;
  2555. end = __end_pci_fixups_suspend;
  2556. break;
  2557. default:
  2558. /* stupid compiler warning, you would think with an enum... */
  2559. return;
  2560. }
  2561. pci_do_fixups(dev, start, end);
  2562. }
  2563. EXPORT_SYMBOL(pci_fixup_device);
  2564. static int __init pci_apply_final_quirks(void)
  2565. {
  2566. struct pci_dev *dev = NULL;
  2567. u8 cls = 0;
  2568. u8 tmp;
  2569. if (pci_cache_line_size)
  2570. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2571. pci_cache_line_size << 2);
  2572. for_each_pci_dev(dev) {
  2573. pci_fixup_device(pci_fixup_final, dev);
  2574. /*
  2575. * If arch hasn't set it explicitly yet, use the CLS
  2576. * value shared by all PCI devices. If there's a
  2577. * mismatch, fall back to the default value.
  2578. */
  2579. if (!pci_cache_line_size) {
  2580. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2581. if (!cls)
  2582. cls = tmp;
  2583. if (!tmp || cls == tmp)
  2584. continue;
  2585. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2586. "using %u bytes\n", cls << 2, tmp << 2,
  2587. pci_dfl_cache_line_size << 2);
  2588. pci_cache_line_size = pci_dfl_cache_line_size;
  2589. }
  2590. }
  2591. if (!pci_cache_line_size) {
  2592. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2593. cls << 2, pci_dfl_cache_line_size << 2);
  2594. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2595. }
  2596. return 0;
  2597. }
  2598. fs_initcall_sync(pci_apply_final_quirks);
  2599. /*
  2600. * Followings are device-specific reset methods which can be used to
  2601. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2602. * not available.
  2603. */
  2604. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2605. {
  2606. int pos;
  2607. /* only implement PCI_CLASS_SERIAL_USB at present */
  2608. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2609. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2610. if (!pos)
  2611. return -ENOTTY;
  2612. if (probe)
  2613. return 0;
  2614. pci_write_config_byte(dev, pos + 0x4, 1);
  2615. msleep(100);
  2616. return 0;
  2617. } else {
  2618. return -ENOTTY;
  2619. }
  2620. }
  2621. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2622. {
  2623. int pos;
  2624. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  2625. if (!pos)
  2626. return -ENOTTY;
  2627. if (probe)
  2628. return 0;
  2629. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
  2630. PCI_EXP_DEVCTL_BCR_FLR);
  2631. msleep(100);
  2632. return 0;
  2633. }
  2634. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2635. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2636. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2637. reset_intel_82599_sfp_virtfn },
  2638. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2639. reset_intel_generic_dev },
  2640. { 0 }
  2641. };
  2642. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2643. {
  2644. const struct pci_dev_reset_methods *i;
  2645. for (i = pci_dev_reset_methods; i->reset; i++) {
  2646. if ((i->vendor == dev->vendor ||
  2647. i->vendor == (u16)PCI_ANY_ID) &&
  2648. (i->device == dev->device ||
  2649. i->device == (u16)PCI_ANY_ID))
  2650. return i->reset(dev, probe);
  2651. }
  2652. return -ENOTTY;
  2653. }