pciehp_hpc.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include <linux/slab.h>
  39. #include "../pci.h"
  40. #include "pciehp.h"
  41. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  42. {
  43. struct pci_dev *dev = ctrl->pcie->port;
  44. return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
  45. }
  46. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  47. {
  48. struct pci_dev *dev = ctrl->pcie->port;
  49. return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
  50. }
  51. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  52. {
  53. struct pci_dev *dev = ctrl->pcie->port;
  54. return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
  55. }
  56. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  57. {
  58. struct pci_dev *dev = ctrl->pcie->port;
  59. return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
  60. }
  61. /* Power Control Command */
  62. #define POWER_ON 0
  63. #define POWER_OFF PCI_EXP_SLTCTL_PCC
  64. static irqreturn_t pcie_isr(int irq, void *dev_id);
  65. static void start_int_poll_timer(struct controller *ctrl, int sec);
  66. /* This is the interrupt polling timeout function. */
  67. static void int_poll_timeout(unsigned long data)
  68. {
  69. struct controller *ctrl = (struct controller *)data;
  70. /* Poll for interrupt events. regs == NULL => polling */
  71. pcie_isr(0, ctrl);
  72. init_timer(&ctrl->poll_timer);
  73. if (!pciehp_poll_time)
  74. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  75. start_int_poll_timer(ctrl, pciehp_poll_time);
  76. }
  77. /* This function starts the interrupt polling timer. */
  78. static void start_int_poll_timer(struct controller *ctrl, int sec)
  79. {
  80. /* Clamp to sane value */
  81. if ((sec <= 0) || (sec > 60))
  82. sec = 2;
  83. ctrl->poll_timer.function = &int_poll_timeout;
  84. ctrl->poll_timer.data = (unsigned long)ctrl;
  85. ctrl->poll_timer.expires = jiffies + sec * HZ;
  86. add_timer(&ctrl->poll_timer);
  87. }
  88. static inline int pciehp_request_irq(struct controller *ctrl)
  89. {
  90. int retval, irq = ctrl->pcie->irq;
  91. /* Install interrupt polling timer. Start with 10 sec delay */
  92. if (pciehp_poll_mode) {
  93. init_timer(&ctrl->poll_timer);
  94. start_int_poll_timer(ctrl, 10);
  95. return 0;
  96. }
  97. /* Installs the interrupt handler */
  98. retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
  99. if (retval)
  100. ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
  101. irq);
  102. return retval;
  103. }
  104. static inline void pciehp_free_irq(struct controller *ctrl)
  105. {
  106. if (pciehp_poll_mode)
  107. del_timer_sync(&ctrl->poll_timer);
  108. else
  109. free_irq(ctrl->pcie->irq, ctrl);
  110. }
  111. static int pcie_poll_cmd(struct controller *ctrl)
  112. {
  113. u16 slot_status;
  114. int err, timeout = 1000;
  115. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  116. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  117. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  118. return 1;
  119. }
  120. while (timeout > 0) {
  121. msleep(10);
  122. timeout -= 10;
  123. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  124. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  125. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  126. return 1;
  127. }
  128. }
  129. return 0; /* timeout */
  130. }
  131. static void pcie_wait_cmd(struct controller *ctrl, int poll)
  132. {
  133. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  134. unsigned long timeout = msecs_to_jiffies(msecs);
  135. int rc;
  136. if (poll)
  137. rc = pcie_poll_cmd(ctrl);
  138. else
  139. rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
  140. if (!rc)
  141. ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
  142. }
  143. /**
  144. * pcie_write_cmd - Issue controller command
  145. * @ctrl: controller to which the command is issued
  146. * @cmd: command value written to slot control register
  147. * @mask: bitmask of slot control register to be modified
  148. */
  149. static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
  150. {
  151. int retval = 0;
  152. u16 slot_status;
  153. u16 slot_ctrl;
  154. mutex_lock(&ctrl->ctrl_lock);
  155. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  156. if (retval) {
  157. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  158. __func__);
  159. goto out;
  160. }
  161. if (slot_status & PCI_EXP_SLTSTA_CC) {
  162. if (!ctrl->no_cmd_complete) {
  163. /*
  164. * After 1 sec and CMD_COMPLETED still not set, just
  165. * proceed forward to issue the next command according
  166. * to spec. Just print out the error message.
  167. */
  168. ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
  169. } else if (!NO_CMD_CMPL(ctrl)) {
  170. /*
  171. * This controller semms to notify of command completed
  172. * event even though it supports none of power
  173. * controller, attention led, power led and EMI.
  174. */
  175. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
  176. "wait for command completed event.\n");
  177. ctrl->no_cmd_complete = 0;
  178. } else {
  179. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
  180. "the controller is broken.\n");
  181. }
  182. }
  183. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  184. if (retval) {
  185. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  186. goto out;
  187. }
  188. slot_ctrl &= ~mask;
  189. slot_ctrl |= (cmd & mask);
  190. ctrl->cmd_busy = 1;
  191. smp_mb();
  192. retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
  193. if (retval)
  194. ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
  195. /*
  196. * Wait for command completion.
  197. */
  198. if (!retval && !ctrl->no_cmd_complete) {
  199. int poll = 0;
  200. /*
  201. * if hotplug interrupt is not enabled or command
  202. * completed interrupt is not enabled, we need to poll
  203. * command completed event.
  204. */
  205. if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
  206. !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
  207. poll = 1;
  208. pcie_wait_cmd(ctrl, poll);
  209. }
  210. out:
  211. mutex_unlock(&ctrl->ctrl_lock);
  212. return retval;
  213. }
  214. static inline int check_link_active(struct controller *ctrl)
  215. {
  216. u16 link_status;
  217. if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
  218. return 0;
  219. return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
  220. }
  221. static void pcie_wait_link_active(struct controller *ctrl)
  222. {
  223. int timeout = 1000;
  224. if (check_link_active(ctrl))
  225. return;
  226. while (timeout > 0) {
  227. msleep(10);
  228. timeout -= 10;
  229. if (check_link_active(ctrl))
  230. return;
  231. }
  232. ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
  233. }
  234. int pciehp_check_link_status(struct controller *ctrl)
  235. {
  236. u16 lnk_status;
  237. int retval = 0;
  238. /*
  239. * Data Link Layer Link Active Reporting must be capable for
  240. * hot-plug capable downstream port. But old controller might
  241. * not implement it. In this case, we wait for 1000 ms.
  242. */
  243. if (ctrl->link_active_reporting)
  244. pcie_wait_link_active(ctrl);
  245. else
  246. msleep(1000);
  247. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  248. if (retval) {
  249. ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
  250. return retval;
  251. }
  252. ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
  253. if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
  254. !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
  255. ctrl_err(ctrl, "Link Training Error occurs \n");
  256. retval = -1;
  257. return retval;
  258. }
  259. return retval;
  260. }
  261. int pciehp_get_attention_status(struct slot *slot, u8 *status)
  262. {
  263. struct controller *ctrl = slot->ctrl;
  264. u16 slot_ctrl;
  265. u8 atten_led_state;
  266. int retval = 0;
  267. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  268. if (retval) {
  269. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  270. return retval;
  271. }
  272. ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
  273. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
  274. atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
  275. switch (atten_led_state) {
  276. case 0:
  277. *status = 0xFF; /* Reserved */
  278. break;
  279. case 1:
  280. *status = 1; /* On */
  281. break;
  282. case 2:
  283. *status = 2; /* Blink */
  284. break;
  285. case 3:
  286. *status = 0; /* Off */
  287. break;
  288. default:
  289. *status = 0xFF;
  290. break;
  291. }
  292. return 0;
  293. }
  294. int pciehp_get_power_status(struct slot *slot, u8 *status)
  295. {
  296. struct controller *ctrl = slot->ctrl;
  297. u16 slot_ctrl;
  298. u8 pwr_state;
  299. int retval = 0;
  300. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  301. if (retval) {
  302. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  303. return retval;
  304. }
  305. ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
  306. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
  307. pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
  308. switch (pwr_state) {
  309. case 0:
  310. *status = 1;
  311. break;
  312. case 1:
  313. *status = 0;
  314. break;
  315. default:
  316. *status = 0xFF;
  317. break;
  318. }
  319. return retval;
  320. }
  321. int pciehp_get_latch_status(struct slot *slot, u8 *status)
  322. {
  323. struct controller *ctrl = slot->ctrl;
  324. u16 slot_status;
  325. int retval;
  326. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  327. if (retval) {
  328. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  329. __func__);
  330. return retval;
  331. }
  332. *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
  333. return 0;
  334. }
  335. int pciehp_get_adapter_status(struct slot *slot, u8 *status)
  336. {
  337. struct controller *ctrl = slot->ctrl;
  338. u16 slot_status;
  339. int retval;
  340. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  341. if (retval) {
  342. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  343. __func__);
  344. return retval;
  345. }
  346. *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
  347. return 0;
  348. }
  349. int pciehp_query_power_fault(struct slot *slot)
  350. {
  351. struct controller *ctrl = slot->ctrl;
  352. u16 slot_status;
  353. int retval;
  354. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  355. if (retval) {
  356. ctrl_err(ctrl, "Cannot check for power fault\n");
  357. return retval;
  358. }
  359. return !!(slot_status & PCI_EXP_SLTSTA_PFD);
  360. }
  361. int pciehp_set_attention_status(struct slot *slot, u8 value)
  362. {
  363. struct controller *ctrl = slot->ctrl;
  364. u16 slot_cmd;
  365. u16 cmd_mask;
  366. cmd_mask = PCI_EXP_SLTCTL_AIC;
  367. switch (value) {
  368. case 0 : /* turn off */
  369. slot_cmd = 0x00C0;
  370. break;
  371. case 1: /* turn on */
  372. slot_cmd = 0x0040;
  373. break;
  374. case 2: /* turn blink */
  375. slot_cmd = 0x0080;
  376. break;
  377. default:
  378. return -EINVAL;
  379. }
  380. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  381. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  382. return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  383. }
  384. void pciehp_green_led_on(struct slot *slot)
  385. {
  386. struct controller *ctrl = slot->ctrl;
  387. u16 slot_cmd;
  388. u16 cmd_mask;
  389. slot_cmd = 0x0100;
  390. cmd_mask = PCI_EXP_SLTCTL_PIC;
  391. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  392. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  393. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  394. }
  395. void pciehp_green_led_off(struct slot *slot)
  396. {
  397. struct controller *ctrl = slot->ctrl;
  398. u16 slot_cmd;
  399. u16 cmd_mask;
  400. slot_cmd = 0x0300;
  401. cmd_mask = PCI_EXP_SLTCTL_PIC;
  402. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  403. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  404. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  405. }
  406. void pciehp_green_led_blink(struct slot *slot)
  407. {
  408. struct controller *ctrl = slot->ctrl;
  409. u16 slot_cmd;
  410. u16 cmd_mask;
  411. slot_cmd = 0x0200;
  412. cmd_mask = PCI_EXP_SLTCTL_PIC;
  413. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  414. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  415. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  416. }
  417. int pciehp_power_on_slot(struct slot * slot)
  418. {
  419. struct controller *ctrl = slot->ctrl;
  420. u16 slot_cmd;
  421. u16 cmd_mask;
  422. u16 slot_status;
  423. u16 lnk_status;
  424. int retval = 0;
  425. /* Clear sticky power-fault bit from previous power failures */
  426. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  427. if (retval) {
  428. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  429. __func__);
  430. return retval;
  431. }
  432. slot_status &= PCI_EXP_SLTSTA_PFD;
  433. if (slot_status) {
  434. retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
  435. if (retval) {
  436. ctrl_err(ctrl,
  437. "%s: Cannot write to SLOTSTATUS register\n",
  438. __func__);
  439. return retval;
  440. }
  441. }
  442. ctrl->power_fault_detected = 0;
  443. slot_cmd = POWER_ON;
  444. cmd_mask = PCI_EXP_SLTCTL_PCC;
  445. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  446. if (retval) {
  447. ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
  448. return retval;
  449. }
  450. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  451. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  452. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  453. if (retval) {
  454. ctrl_err(ctrl, "%s: Cannot read LNKSTA register\n",
  455. __func__);
  456. return retval;
  457. }
  458. pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
  459. return retval;
  460. }
  461. int pciehp_power_off_slot(struct slot * slot)
  462. {
  463. struct controller *ctrl = slot->ctrl;
  464. u16 slot_cmd;
  465. u16 cmd_mask;
  466. int retval;
  467. slot_cmd = POWER_OFF;
  468. cmd_mask = PCI_EXP_SLTCTL_PCC;
  469. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  470. if (retval) {
  471. ctrl_err(ctrl, "Write command failed!\n");
  472. return retval;
  473. }
  474. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  475. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  476. return 0;
  477. }
  478. static irqreturn_t pcie_isr(int irq, void *dev_id)
  479. {
  480. struct controller *ctrl = (struct controller *)dev_id;
  481. struct slot *slot = ctrl->slot;
  482. u16 detected, intr_loc;
  483. /*
  484. * In order to guarantee that all interrupt events are
  485. * serviced, we need to re-inspect Slot Status register after
  486. * clearing what is presumed to be the last pending interrupt.
  487. */
  488. intr_loc = 0;
  489. do {
  490. if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
  491. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
  492. __func__);
  493. return IRQ_NONE;
  494. }
  495. detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
  496. PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
  497. PCI_EXP_SLTSTA_CC);
  498. detected &= ~intr_loc;
  499. intr_loc |= detected;
  500. if (!intr_loc)
  501. return IRQ_NONE;
  502. if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
  503. ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
  504. __func__);
  505. return IRQ_NONE;
  506. }
  507. } while (detected);
  508. ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
  509. /* Check Command Complete Interrupt Pending */
  510. if (intr_loc & PCI_EXP_SLTSTA_CC) {
  511. ctrl->cmd_busy = 0;
  512. smp_mb();
  513. wake_up(&ctrl->queue);
  514. }
  515. if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
  516. return IRQ_HANDLED;
  517. /* Check MRL Sensor Changed */
  518. if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
  519. pciehp_handle_switch_change(slot);
  520. /* Check Attention Button Pressed */
  521. if (intr_loc & PCI_EXP_SLTSTA_ABP)
  522. pciehp_handle_attention_button(slot);
  523. /* Check Presence Detect Changed */
  524. if (intr_loc & PCI_EXP_SLTSTA_PDC)
  525. pciehp_handle_presence_change(slot);
  526. /* Check Power Fault Detected */
  527. if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
  528. ctrl->power_fault_detected = 1;
  529. pciehp_handle_power_fault(slot);
  530. }
  531. return IRQ_HANDLED;
  532. }
  533. int pciehp_get_max_lnk_width(struct slot *slot,
  534. enum pcie_link_width *value)
  535. {
  536. struct controller *ctrl = slot->ctrl;
  537. enum pcie_link_width lnk_wdth;
  538. u32 lnk_cap;
  539. int retval = 0;
  540. retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
  541. if (retval) {
  542. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  543. return retval;
  544. }
  545. switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
  546. case 0:
  547. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  548. break;
  549. case 1:
  550. lnk_wdth = PCIE_LNK_X1;
  551. break;
  552. case 2:
  553. lnk_wdth = PCIE_LNK_X2;
  554. break;
  555. case 4:
  556. lnk_wdth = PCIE_LNK_X4;
  557. break;
  558. case 8:
  559. lnk_wdth = PCIE_LNK_X8;
  560. break;
  561. case 12:
  562. lnk_wdth = PCIE_LNK_X12;
  563. break;
  564. case 16:
  565. lnk_wdth = PCIE_LNK_X16;
  566. break;
  567. case 32:
  568. lnk_wdth = PCIE_LNK_X32;
  569. break;
  570. default:
  571. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  572. break;
  573. }
  574. *value = lnk_wdth;
  575. ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
  576. return retval;
  577. }
  578. int pciehp_get_cur_lnk_width(struct slot *slot,
  579. enum pcie_link_width *value)
  580. {
  581. struct controller *ctrl = slot->ctrl;
  582. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  583. int retval = 0;
  584. u16 lnk_status;
  585. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  586. if (retval) {
  587. ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
  588. __func__);
  589. return retval;
  590. }
  591. switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
  592. case 0:
  593. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  594. break;
  595. case 1:
  596. lnk_wdth = PCIE_LNK_X1;
  597. break;
  598. case 2:
  599. lnk_wdth = PCIE_LNK_X2;
  600. break;
  601. case 4:
  602. lnk_wdth = PCIE_LNK_X4;
  603. break;
  604. case 8:
  605. lnk_wdth = PCIE_LNK_X8;
  606. break;
  607. case 12:
  608. lnk_wdth = PCIE_LNK_X12;
  609. break;
  610. case 16:
  611. lnk_wdth = PCIE_LNK_X16;
  612. break;
  613. case 32:
  614. lnk_wdth = PCIE_LNK_X32;
  615. break;
  616. default:
  617. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  618. break;
  619. }
  620. *value = lnk_wdth;
  621. ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
  622. return retval;
  623. }
  624. int pcie_enable_notification(struct controller *ctrl)
  625. {
  626. u16 cmd, mask;
  627. /*
  628. * TBD: Power fault detected software notification support.
  629. *
  630. * Power fault detected software notification is not enabled
  631. * now, because it caused power fault detected interrupt storm
  632. * on some machines. On those machines, power fault detected
  633. * bit in the slot status register was set again immediately
  634. * when it is cleared in the interrupt service routine, and
  635. * next power fault detected interrupt was notified again.
  636. */
  637. cmd = PCI_EXP_SLTCTL_PDCE;
  638. if (ATTN_BUTTN(ctrl))
  639. cmd |= PCI_EXP_SLTCTL_ABPE;
  640. if (MRL_SENS(ctrl))
  641. cmd |= PCI_EXP_SLTCTL_MRLSCE;
  642. if (!pciehp_poll_mode)
  643. cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
  644. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  645. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  646. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
  647. if (pcie_write_cmd(ctrl, cmd, mask)) {
  648. ctrl_err(ctrl, "Cannot enable software notification\n");
  649. return -1;
  650. }
  651. return 0;
  652. }
  653. static void pcie_disable_notification(struct controller *ctrl)
  654. {
  655. u16 mask;
  656. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  657. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  658. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
  659. PCI_EXP_SLTCTL_DLLSCE);
  660. if (pcie_write_cmd(ctrl, 0, mask))
  661. ctrl_warn(ctrl, "Cannot disable software notification\n");
  662. }
  663. int pcie_init_notification(struct controller *ctrl)
  664. {
  665. if (pciehp_request_irq(ctrl))
  666. return -1;
  667. if (pcie_enable_notification(ctrl)) {
  668. pciehp_free_irq(ctrl);
  669. return -1;
  670. }
  671. ctrl->notification_enabled = 1;
  672. return 0;
  673. }
  674. static void pcie_shutdown_notification(struct controller *ctrl)
  675. {
  676. if (ctrl->notification_enabled) {
  677. pcie_disable_notification(ctrl);
  678. pciehp_free_irq(ctrl);
  679. ctrl->notification_enabled = 0;
  680. }
  681. }
  682. static int pcie_init_slot(struct controller *ctrl)
  683. {
  684. struct slot *slot;
  685. slot = kzalloc(sizeof(*slot), GFP_KERNEL);
  686. if (!slot)
  687. return -ENOMEM;
  688. slot->ctrl = ctrl;
  689. mutex_init(&slot->lock);
  690. INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
  691. ctrl->slot = slot;
  692. return 0;
  693. }
  694. static void pcie_cleanup_slot(struct controller *ctrl)
  695. {
  696. struct slot *slot = ctrl->slot;
  697. cancel_delayed_work(&slot->work);
  698. flush_workqueue(pciehp_wq);
  699. flush_workqueue(pciehp_ordered_wq);
  700. kfree(slot);
  701. }
  702. static inline void dbg_ctrl(struct controller *ctrl)
  703. {
  704. int i;
  705. u16 reg16;
  706. struct pci_dev *pdev = ctrl->pcie->port;
  707. if (!pciehp_debug)
  708. return;
  709. ctrl_info(ctrl, "Hotplug Controller:\n");
  710. ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
  711. pci_name(pdev), pdev->irq);
  712. ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
  713. ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
  714. ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
  715. pdev->subsystem_device);
  716. ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
  717. pdev->subsystem_vendor);
  718. ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
  719. pci_pcie_cap(pdev));
  720. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  721. if (!pci_resource_len(pdev, i))
  722. continue;
  723. ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
  724. i, &pdev->resource[i]);
  725. }
  726. ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
  727. ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
  728. ctrl_info(ctrl, " Attention Button : %3s\n",
  729. ATTN_BUTTN(ctrl) ? "yes" : "no");
  730. ctrl_info(ctrl, " Power Controller : %3s\n",
  731. POWER_CTRL(ctrl) ? "yes" : "no");
  732. ctrl_info(ctrl, " MRL Sensor : %3s\n",
  733. MRL_SENS(ctrl) ? "yes" : "no");
  734. ctrl_info(ctrl, " Attention Indicator : %3s\n",
  735. ATTN_LED(ctrl) ? "yes" : "no");
  736. ctrl_info(ctrl, " Power Indicator : %3s\n",
  737. PWR_LED(ctrl) ? "yes" : "no");
  738. ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
  739. HP_SUPR_RM(ctrl) ? "yes" : "no");
  740. ctrl_info(ctrl, " EMI Present : %3s\n",
  741. EMI(ctrl) ? "yes" : "no");
  742. ctrl_info(ctrl, " Command Completed : %3s\n",
  743. NO_CMD_CMPL(ctrl) ? "no" : "yes");
  744. pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
  745. ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
  746. pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
  747. ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
  748. }
  749. struct controller *pcie_init(struct pcie_device *dev)
  750. {
  751. struct controller *ctrl;
  752. u32 slot_cap, link_cap;
  753. struct pci_dev *pdev = dev->port;
  754. ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
  755. if (!ctrl) {
  756. dev_err(&dev->device, "%s: Out of memory\n", __func__);
  757. goto abort;
  758. }
  759. ctrl->pcie = dev;
  760. if (!pci_pcie_cap(pdev)) {
  761. ctrl_err(ctrl, "Cannot find PCI Express capability\n");
  762. goto abort_ctrl;
  763. }
  764. if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
  765. ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
  766. goto abort_ctrl;
  767. }
  768. ctrl->slot_cap = slot_cap;
  769. mutex_init(&ctrl->ctrl_lock);
  770. init_waitqueue_head(&ctrl->queue);
  771. dbg_ctrl(ctrl);
  772. /*
  773. * Controller doesn't notify of command completion if the "No
  774. * Command Completed Support" bit is set in Slot Capability
  775. * register or the controller supports none of power
  776. * controller, attention led, power led and EMI.
  777. */
  778. if (NO_CMD_CMPL(ctrl) ||
  779. !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
  780. ctrl->no_cmd_complete = 1;
  781. /* Check if Data Link Layer Link Active Reporting is implemented */
  782. if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
  783. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  784. goto abort_ctrl;
  785. }
  786. if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
  787. ctrl_dbg(ctrl, "Link Active Reporting supported\n");
  788. ctrl->link_active_reporting = 1;
  789. }
  790. /* Clear all remaining event bits in Slot Status register */
  791. if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
  792. goto abort_ctrl;
  793. /* Disable sotfware notification */
  794. pcie_disable_notification(ctrl);
  795. ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  796. pdev->vendor, pdev->device, pdev->subsystem_vendor,
  797. pdev->subsystem_device);
  798. if (pcie_init_slot(ctrl))
  799. goto abort_ctrl;
  800. return ctrl;
  801. abort_ctrl:
  802. kfree(ctrl);
  803. abort:
  804. return NULL;
  805. }
  806. void pciehp_release_ctrl(struct controller *ctrl)
  807. {
  808. pcie_shutdown_notification(ctrl);
  809. pcie_cleanup_slot(ctrl);
  810. kfree(ctrl);
  811. }