def.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __REALTEK_92S_DEF_H__
  30. #define __REALTEK_92S_DEF_H__
  31. #define RX_MPDU_QUEUE 0
  32. #define RX_CMD_QUEUE 1
  33. #define RX_MAX_QUEUE 2
  34. #define DESC92S_RATE1M 0x00
  35. #define DESC92S_RATE2M 0x01
  36. #define DESC92S_RATE5_5M 0x02
  37. #define DESC92S_RATE11M 0x03
  38. #define DESC92S_RATE6M 0x04
  39. #define DESC92S_RATE9M 0x05
  40. #define DESC92S_RATE12M 0x06
  41. #define DESC92S_RATE18M 0x07
  42. #define DESC92S_RATE24M 0x08
  43. #define DESC92S_RATE36M 0x09
  44. #define DESC92S_RATE48M 0x0a
  45. #define DESC92S_RATE54M 0x0b
  46. #define DESC92S_RATEMCS0 0x0c
  47. #define DESC92S_RATEMCS1 0x0d
  48. #define DESC92S_RATEMCS2 0x0e
  49. #define DESC92S_RATEMCS3 0x0f
  50. #define DESC92S_RATEMCS4 0x10
  51. #define DESC92S_RATEMCS5 0x11
  52. #define DESC92S_RATEMCS6 0x12
  53. #define DESC92S_RATEMCS7 0x13
  54. #define DESC92S_RATEMCS8 0x14
  55. #define DESC92S_RATEMCS9 0x15
  56. #define DESC92S_RATEMCS10 0x16
  57. #define DESC92S_RATEMCS11 0x17
  58. #define DESC92S_RATEMCS12 0x18
  59. #define DESC92S_RATEMCS13 0x19
  60. #define DESC92S_RATEMCS14 0x1a
  61. #define DESC92S_RATEMCS15 0x1b
  62. #define DESC92S_RATEMCS15_SG 0x1c
  63. #define DESC92S_RATEMCS32 0x20
  64. #define SHORT_SLOT_TIME 9
  65. #define NON_SHORT_SLOT_TIME 20
  66. /* Rx smooth factor */
  67. #define RX_SMOOTH_FACTOR 20
  68. /* Queue Select Value in TxDesc */
  69. #define QSLT_BK 0x2
  70. #define QSLT_BE 0x0
  71. #define QSLT_VI 0x5
  72. #define QSLT_VO 0x6
  73. #define QSLT_BEACON 0x10
  74. #define QSLT_HIGH 0x11
  75. #define QSLT_MGNT 0x12
  76. #define QSLT_CMD 0x13
  77. #define PHY_RSSI_SLID_WIN_MAX 100
  78. #define PHY_LINKQUALITY_SLID_WIN_MAX 20
  79. #define PHY_BEACON_RSSI_SLID_WIN_MAX 10
  80. /* Tx Desc */
  81. #define TX_DESC_SIZE_RTL8192S (16 * 4)
  82. #define TX_CMDDESC_SIZE_RTL8192S (16 * 4)
  83. /* Define a macro that takes a le32 word, converts it to host ordering,
  84. * right shifts by a specified count, creates a mask of the specified
  85. * bit count, and extracts that number of bits.
  86. */
  87. #define SHIFT_AND_MASK_LE(__pdesc, __shift, __mask) \
  88. ((le32_to_cpu(*(((__le32 *)(__pdesc)))) >> (__shift)) & \
  89. BIT_LEN_MASK_32(__mask))
  90. /* Define a macro that clears a bit field in an le32 word and
  91. * sets the specified value into that bit field. The resulting
  92. * value remains in le32 ordering; however, it is properly converted
  93. * to host ordering for the clear and set operations before conversion
  94. * back to le32.
  95. */
  96. #define SET_BITS_OFFSET_LE(__pdesc, __shift, __len, __val) \
  97. (*(__le32 *)(__pdesc) = \
  98. (cpu_to_le32((le32_to_cpu(*((__le32 *)(__pdesc))) & \
  99. (~(BIT_OFFSET_LEN_MASK_32((__shift), __len)))) | \
  100. (((u32)(__val) & BIT_LEN_MASK_32(__len)) << (__shift)))));
  101. /* macros to read/write various fields in RX or TX descriptors */
  102. /* Dword 0 */
  103. #define SET_TX_DESC_PKT_SIZE(__pdesc, __val) \
  104. SET_BITS_OFFSET_LE(__pdesc, 0, 16, __val)
  105. #define SET_TX_DESC_OFFSET(__pdesc, __val) \
  106. SET_BITS_OFFSET_LE(__pdesc, 16, 8, __val)
  107. #define SET_TX_DESC_TYPE(__pdesc, __val) \
  108. SET_BITS_OFFSET_LE(__pdesc, 24, 2, __val)
  109. #define SET_TX_DESC_LAST_SEG(__pdesc, __val) \
  110. SET_BITS_OFFSET_LE(__pdesc, 26, 1, __val)
  111. #define SET_TX_DESC_FIRST_SEG(__pdesc, __val) \
  112. SET_BITS_OFFSET_LE(__pdesc, 27, 1, __val)
  113. #define SET_TX_DESC_LINIP(__pdesc, __val) \
  114. SET_BITS_OFFSET_LE(__pdesc, 28, 1, __val)
  115. #define SET_TX_DESC_AMSDU(__pdesc, __val) \
  116. SET_BITS_OFFSET_LE(__pdesc, 29, 1, __val)
  117. #define SET_TX_DESC_GREEN_FIELD(__pdesc, __val) \
  118. SET_BITS_OFFSET_LE(__pdesc, 30, 1, __val)
  119. #define SET_TX_DESC_OWN(__pdesc, __val) \
  120. SET_BITS_OFFSET_LE(__pdesc, 31, 1, __val)
  121. #define GET_TX_DESC_OWN(__pdesc) \
  122. SHIFT_AND_MASK_LE(__pdesc, 31, 1)
  123. /* Dword 1 */
  124. #define SET_TX_DESC_MACID(__pdesc, __val) \
  125. SET_BITS_OFFSET_LE(__pdesc + 4, 0, 5, __val)
  126. #define SET_TX_DESC_MORE_DATA(__pdesc, __val) \
  127. SET_BITS_OFFSET_LE(__pdesc + 4, 5, 1, __val)
  128. #define SET_TX_DESC_MORE_FRAG(__pdesc, __val) \
  129. SET_BITS_OFFSET_LE(__pdesc + 4, 6, 1, __val)
  130. #define SET_TX_DESC_PIFS(__pdesc, __val) \
  131. SET_BITS_OFFSET_LE(__pdesc + 4, 7, 1, __val)
  132. #define SET_TX_DESC_QUEUE_SEL(__pdesc, __val) \
  133. SET_BITS_OFFSET_LE(__pdesc + 4, 8, 5, __val)
  134. #define SET_TX_DESC_ACK_POLICY(__pdesc, __val) \
  135. SET_BITS_OFFSET_LE(__pdesc + 4, 13, 2, __val)
  136. #define SET_TX_DESC_NO_ACM(__pdesc, __val) \
  137. SET_BITS_OFFSET_LE(__pdesc + 4, 15, 1, __val)
  138. #define SET_TX_DESC_NON_QOS(__pdesc, __val) \
  139. SET_BITS_OFFSET_LE(__pdesc + 4, 16, 1, __val)
  140. #define SET_TX_DESC_KEY_ID(__pdesc, __val) \
  141. SET_BITS_OFFSET_LE(__pdesc + 4, 17, 2, __val)
  142. #define SET_TX_DESC_OUI(__pdesc, __val) \
  143. SET_BITS_OFFSET_LE(__pdesc + 4, 19, 1, __val)
  144. #define SET_TX_DESC_PKT_TYPE(__pdesc, __val) \
  145. SET_BITS_OFFSET_LE(__pdesc + 4, 20, 1, __val)
  146. #define SET_TX_DESC_EN_DESC_ID(__pdesc, __val) \
  147. SET_BITS_OFFSET_LE(__pdesc + 4, 21, 1, __val)
  148. #define SET_TX_DESC_SEC_TYPE(__pdesc, __val) \
  149. SET_BITS_OFFSET_LE(__pdesc + 4, 22, 2, __val)
  150. #define SET_TX_DESC_WDS(__pdesc, __val) \
  151. SET_BITS_OFFSET_LE(__pdesc + 4, 24, 1, __val)
  152. #define SET_TX_DESC_HTC(__pdesc, __val) \
  153. SET_BITS_OFFSET_LE(__pdesc + 4, 25, 1, __val)
  154. #define SET_TX_DESC_PKT_OFFSET(__pdesc, __val) \
  155. SET_BITS_OFFSET_LE(__pdesc + 4, 26, 5, __val)
  156. #define SET_TX_DESC_HWPC(__pdesc, __val) \
  157. SET_BITS_OFFSET_LE(__pdesc + 4, 27, 1, __val)
  158. /* Dword 2 */
  159. #define SET_TX_DESC_DATA_RETRY_LIMIT(__pdesc, __val) \
  160. SET_BITS_OFFSET_LE(__pdesc + 8, 0, 6, __val)
  161. #define SET_TX_DESC_RETRY_LIMIT_ENABLE(__pdesc, __val) \
  162. SET_BITS_OFFSET_LE(__pdesc + 8, 6, 1, __val)
  163. #define SET_TX_DESC_TSFL(__pdesc, __val) \
  164. SET_BITS_OFFSET_LE(__pdesc + 8, 7, 5, __val)
  165. #define SET_TX_DESC_RTS_RETRY_COUNT(__pdesc, __val) \
  166. SET_BITS_OFFSET_LE(__pdesc + 8, 12, 6, __val)
  167. #define SET_TX_DESC_DATA_RETRY_COUNT(__pdesc, __val) \
  168. SET_BITS_OFFSET_LE(__pdesc + 8, 18, 6, __val)
  169. #define SET_TX_DESC_RSVD_MACID(__pdesc, __val) \
  170. SET_BITS_OFFSET_LE(((__pdesc) + 8), 24, 5, __val)
  171. #define SET_TX_DESC_AGG_ENABLE(__pdesc, __val) \
  172. SET_BITS_OFFSET_LE(__pdesc + 8, 29, 1, __val)
  173. #define SET_TX_DESC_AGG_BREAK(__pdesc, __val) \
  174. SET_BITS_OFFSET_LE(__pdesc + 8, 30, 1, __val)
  175. #define SET_TX_DESC_OWN_MAC(__pdesc, __val) \
  176. SET_BITS_OFFSET_LE(__pdesc + 8, 31, 1, __val)
  177. /* Dword 3 */
  178. #define SET_TX_DESC_NEXT_HEAP_PAGE(__pdesc, __val) \
  179. SET_BITS_OFFSET_LE(__pdesc + 12, 0, 8, __val)
  180. #define SET_TX_DESC_TAIL_PAGE(__pdesc, __val) \
  181. SET_BITS_OFFSET_LE(__pdesc + 12, 8, 8, __val)
  182. #define SET_TX_DESC_SEQ(__pdesc, __val) \
  183. SET_BITS_OFFSET_LE(__pdesc + 12, 16, 12, __val)
  184. #define SET_TX_DESC_FRAG(__pdesc, __val) \
  185. SET_BITS_OFFSET_LE(__pdesc + 12, 28, 4, __val)
  186. /* Dword 4 */
  187. #define SET_TX_DESC_RTS_RATE(__pdesc, __val) \
  188. SET_BITS_OFFSET_LE(__pdesc + 16, 0, 6, __val)
  189. #define SET_TX_DESC_DISABLE_RTS_FB(__pdesc, __val) \
  190. SET_BITS_OFFSET_LE(__pdesc + 16, 6, 1, __val)
  191. #define SET_TX_DESC_RTS_RATE_FB_LIMIT(__pdesc, __val) \
  192. SET_BITS_OFFSET_LE(__pdesc + 16, 7, 4, __val)
  193. #define SET_TX_DESC_CTS_ENABLE(__pdesc, __val) \
  194. SET_BITS_OFFSET_LE(__pdesc + 16, 11, 1, __val)
  195. #define SET_TX_DESC_RTS_ENABLE(__pdesc, __val) \
  196. SET_BITS_OFFSET_LE(__pdesc + 16, 12, 1, __val)
  197. #define SET_TX_DESC_RA_BRSR_ID(__pdesc, __val) \
  198. SET_BITS_OFFSET_LE(__pdesc + 16, 13, 3, __val)
  199. #define SET_TX_DESC_TXHT(__pdesc, __val) \
  200. SET_BITS_OFFSET_LE(__pdesc + 16, 16, 1, __val)
  201. #define SET_TX_DESC_TX_SHORT(__pdesc, __val) \
  202. SET_BITS_OFFSET_LE(__pdesc + 16, 17, 1, __val)
  203. #define SET_TX_DESC_TX_BANDWIDTH(__pdesc, __val) \
  204. SET_BITS_OFFSET_LE(__pdesc + 16, 18, 1, __val)
  205. #define SET_TX_DESC_TX_SUB_CARRIER(__pdesc, __val) \
  206. SET_BITS_OFFSET_LE(__pdesc + 16, 19, 2, __val)
  207. #define SET_TX_DESC_TX_STBC(__pdesc, __val) \
  208. SET_BITS_OFFSET_LE(__pdesc + 16, 21, 2, __val)
  209. #define SET_TX_DESC_TX_REVERSE_DIRECTION(__pdesc, __val) \
  210. SET_BITS_OFFSET_LE(__pdesc + 16, 23, 1, __val)
  211. #define SET_TX_DESC_RTS_HT(__pdesc, __val) \
  212. SET_BITS_OFFSET_LE(__pdesc + 16, 24, 1, __val)
  213. #define SET_TX_DESC_RTS_SHORT(__pdesc, __val) \
  214. SET_BITS_OFFSET_LE(__pdesc + 16, 25, 1, __val)
  215. #define SET_TX_DESC_RTS_BANDWIDTH(__pdesc, __val) \
  216. SET_BITS_OFFSET_LE(__pdesc + 16, 26, 1, __val)
  217. #define SET_TX_DESC_RTS_SUB_CARRIER(__pdesc, __val) \
  218. SET_BITS_OFFSET_LE(__pdesc + 16, 27, 2, __val)
  219. #define SET_TX_DESC_RTS_STBC(__pdesc, __val) \
  220. SET_BITS_OFFSET_LE(__pdesc + 16, 29, 2, __val)
  221. #define SET_TX_DESC_USER_RATE(__pdesc, __val) \
  222. SET_BITS_OFFSET_LE(__pdesc + 16, 31, 1, __val)
  223. /* Dword 5 */
  224. #define SET_TX_DESC_PACKET_ID(__pdesc, __val) \
  225. SET_BITS_OFFSET_LE(__pdesc + 20, 0, 9, __val)
  226. #define SET_TX_DESC_TX_RATE(__pdesc, __val) \
  227. SET_BITS_OFFSET_LE(__pdesc + 20, 9, 6, __val)
  228. #define SET_TX_DESC_DISABLE_FB(__pdesc, __val) \
  229. SET_BITS_OFFSET_LE(__pdesc + 20, 15, 1, __val)
  230. #define SET_TX_DESC_DATA_RATE_FB_LIMIT(__pdesc, __val) \
  231. SET_BITS_OFFSET_LE(__pdesc + 20, 16, 5, __val)
  232. #define SET_TX_DESC_TX_AGC(__pdesc, __val) \
  233. SET_BITS_OFFSET_LE(__pdesc + 20, 21, 11, __val)
  234. /* Dword 6 */
  235. #define SET_TX_DESC_IP_CHECK_SUM(__pdesc, __val) \
  236. SET_BITS_OFFSET_LE(__pdesc + 24, 0, 16, __val)
  237. #define SET_TX_DESC_TCP_CHECK_SUM(__pdesc, __val) \
  238. SET_BITS_OFFSET_LE(__pdesc + 24, 16, 16, __val)
  239. /* Dword 7 */
  240. #define SET_TX_DESC_TX_BUFFER_SIZE(__pdesc, __val) \
  241. SET_BITS_OFFSET_LE(__pdesc + 28, 0, 16, __val)
  242. #define SET_TX_DESC_IP_HEADER_OFFSET(__pdesc, __val) \
  243. SET_BITS_OFFSET_LE(__pdesc + 28, 16, 8, __val)
  244. #define SET_TX_DESC_TCP_ENABLE(__pdesc, __val) \
  245. SET_BITS_OFFSET_LE(__pdesc + 28, 31, 1, __val)
  246. /* Dword 8 */
  247. #define SET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc, __val) \
  248. SET_BITS_OFFSET_LE(__pdesc + 32, 0, 32, __val)
  249. #define GET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc) \
  250. SHIFT_AND_MASK_LE(__pdesc + 32, 0, 32)
  251. /* Dword 9 */
  252. #define SET_TX_DESC_NEXT_DESC_ADDRESS(__pdesc, __val) \
  253. SET_BITS_OFFSET_LE(__pdesc + 36, 0, 32, __val)
  254. /* Because the PCI Tx descriptors are chaied at the
  255. * initialization and all the NextDescAddresses in
  256. * these descriptors cannot not be cleared (,or
  257. * driver/HW cannot find the next descriptor), the
  258. * offset 36 (NextDescAddresses) is reserved when
  259. * the desc is cleared. */
  260. #define TX_DESC_NEXT_DESC_OFFSET 36
  261. #define CLEAR_PCI_TX_DESC_CONTENT(__pdesc, _size) \
  262. do { \
  263. if (_size > TX_DESC_NEXT_DESC_OFFSET) \
  264. memset(__pdesc, 0, TX_DESC_NEXT_DESC_OFFSET); \
  265. else \
  266. memset(__pdesc, 0, _size); \
  267. } while (0);
  268. /* Rx Desc */
  269. #define RX_STATUS_DESC_SIZE 24
  270. #define RX_DRV_INFO_SIZE_UNIT 8
  271. /* DWORD 0 */
  272. #define SET_RX_STATUS_DESC_PKT_LEN(__pdesc, __val) \
  273. SET_BITS_OFFSET_LE(__pdesc, 0, 14, __val)
  274. #define SET_RX_STATUS_DESC_CRC32(__pdesc, __val) \
  275. SET_BITS_OFFSET_LE(__pdesc, 14, 1, __val)
  276. #define SET_RX_STATUS_DESC_ICV(__pdesc, __val) \
  277. SET_BITS_OFFSET_LE(__pdesc, 15, 1, __val)
  278. #define SET_RX_STATUS_DESC_DRVINFO_SIZE(__pdesc, __val) \
  279. SET_BITS_OFFSET_LE(__pdesc, 16, 4, __val)
  280. #define SET_RX_STATUS_DESC_SECURITY(__pdesc, __val) \
  281. SET_BITS_OFFSET_LE(__pdesc, 20, 3, __val)
  282. #define SET_RX_STATUS_DESC_QOS(__pdesc, __val) \
  283. SET_BITS_OFFSET_LE(__pdesc, 23, 1, __val)
  284. #define SET_RX_STATUS_DESC_SHIFT(__pdesc, __val) \
  285. SET_BITS_OFFSET_LE(__pdesc, 24, 2, __val)
  286. #define SET_RX_STATUS_DESC_PHY_STATUS(__pdesc, __val) \
  287. SET_BITS_OFFSET_LE(__pdesc, 26, 1, __val)
  288. #define SET_RX_STATUS_DESC_SWDEC(__pdesc, __val) \
  289. SET_BITS_OFFSET_LE(__pdesc, 27, 1, __val)
  290. #define SET_RX_STATUS_DESC_LAST_SEG(__pdesc, __val) \
  291. SET_BITS_OFFSET_LE(__pdesc, 28, 1, __val)
  292. #define SET_RX_STATUS_DESC_FIRST_SEG(__pdesc, __val) \
  293. SET_BITS_OFFSET_LE(__pdesc, 29, 1, __val)
  294. #define SET_RX_STATUS_DESC_EOR(__pdesc, __val) \
  295. SET_BITS_OFFSET_LE(__pdesc, 30, 1, __val)
  296. #define SET_RX_STATUS_DESC_OWN(__pdesc, __val) \
  297. SET_BITS_OFFSET_LE(__pdesc, 31, 1, __val)
  298. #define GET_RX_STATUS_DESC_PKT_LEN(__pdesc) \
  299. SHIFT_AND_MASK_LE(__pdesc, 0, 14)
  300. #define GET_RX_STATUS_DESC_CRC32(__pdesc) \
  301. SHIFT_AND_MASK_LE(__pdesc, 14, 1)
  302. #define GET_RX_STATUS_DESC_ICV(__pdesc) \
  303. SHIFT_AND_MASK_LE(__pdesc, 15, 1)
  304. #define GET_RX_STATUS_DESC_DRVINFO_SIZE(__pdesc) \
  305. SHIFT_AND_MASK_LE(__pdesc, 16, 4)
  306. #define GET_RX_STATUS_DESC_SECURITY(__pdesc) \
  307. SHIFT_AND_MASK_LE(__pdesc, 20, 3)
  308. #define GET_RX_STATUS_DESC_QOS(__pdesc) \
  309. SHIFT_AND_MASK_LE(__pdesc, 23, 1)
  310. #define GET_RX_STATUS_DESC_SHIFT(__pdesc) \
  311. SHIFT_AND_MASK_LE(__pdesc, 24, 2)
  312. #define GET_RX_STATUS_DESC_PHY_STATUS(__pdesc) \
  313. SHIFT_AND_MASK_LE(__pdesc, 26, 1)
  314. #define GET_RX_STATUS_DESC_SWDEC(__pdesc) \
  315. SHIFT_AND_MASK_LE(__pdesc, 27, 1)
  316. #define GET_RX_STATUS_DESC_LAST_SEG(__pdesc) \
  317. SHIFT_AND_MASK_LE(__pdesc, 28, 1)
  318. #define GET_RX_STATUS_DESC_FIRST_SEG(__pdesc) \
  319. SHIFT_AND_MASK_LE(__pdesc, 29, 1)
  320. #define GET_RX_STATUS_DESC_EOR(__pdesc) \
  321. SHIFT_AND_MASK_LE(__pdesc, 30, 1)
  322. #define GET_RX_STATUS_DESC_OWN(__pdesc) \
  323. SHIFT_AND_MASK_LE(__pdesc, 31, 1)
  324. /* DWORD 1 */
  325. #define SET_RX_STATUS_DESC_MACID(__pdesc, __val) \
  326. SET_BITS_OFFSET_LE(__pdesc + 4, 0, 5, __val)
  327. #define SET_RX_STATUS_DESC_TID(__pdesc, __val) \
  328. SET_BITS_OFFSET_LE(__pdesc + 4, 5, 4, __val)
  329. #define SET_RX_STATUS_DESC_PAGGR(__pdesc, __val) \
  330. SET_BITS_OFFSET_LE(__pdesc + 4, 14, 1, __val)
  331. #define SET_RX_STATUS_DESC_FAGGR(__pdesc, __val) \
  332. SET_BITS_OFFSET_LE(__pdesc + 4, 15, 1, __val)
  333. #define SET_RX_STATUS_DESC_A1_FIT(__pdesc, __val) \
  334. SET_BITS_OFFSET_LE(__pdesc + 4, 16, 4, __val)
  335. #define SET_RX_STATUS_DESC_A2_FIT(__pdesc, __val) \
  336. SET_BITS_OFFSET_LE(__pdesc + 4, 20, 4, __val)
  337. #define SET_RX_STATUS_DESC_PAM(__pdesc, __val) \
  338. SET_BITS_OFFSET_LE(__pdesc + 4, 24, 1, __val)
  339. #define SET_RX_STATUS_DESC_PWR(__pdesc, __val) \
  340. SET_BITS_OFFSET_LE(__pdesc + 4, 25, 1, __val)
  341. #define SET_RX_STATUS_DESC_MOREDATA(__pdesc, __val) \
  342. SET_BITS_OFFSET_LE(__pdesc + 4, 26, 1, __val)
  343. #define SET_RX_STATUS_DESC_MOREFRAG(__pdesc, __val) \
  344. SET_BITS_OFFSET_LE(__pdesc + 4, 27, 1, __val)
  345. #define SET_RX_STATUS_DESC_TYPE(__pdesc, __val) \
  346. SET_BITS_OFFSET_LE(__pdesc + 4, 28, 2, __val)
  347. #define SET_RX_STATUS_DESC_MC(__pdesc, __val) \
  348. SET_BITS_OFFSET_LE(__pdesc + 4, 30, 1, __val)
  349. #define SET_RX_STATUS_DESC_BC(__pdesc, __val) \
  350. SET_BITS_OFFSET_LE(__pdesc + 4, 31, 1, __val)
  351. #define GET_RX_STATUS_DEC_MACID(__pdesc) \
  352. SHIFT_AND_MASK_LE(__pdesc + 4, 0, 5)
  353. #define GET_RX_STATUS_DESC_TID(__pdesc) \
  354. SHIFT_AND_MASK_LE(__pdesc + 4, 5, 4)
  355. #define GET_RX_STATUS_DESC_PAGGR(__pdesc) \
  356. SHIFT_AND_MASK_LE(__pdesc + 4, 14, 1)
  357. #define GET_RX_STATUS_DESC_FAGGR(__pdesc) \
  358. SHIFT_AND_MASK_LE(__pdesc + 4, 15, 1)
  359. #define GET_RX_STATUS_DESC_A1_FIT(__pdesc) \
  360. SHIFT_AND_MASK_LE(__pdesc + 4, 16, 4)
  361. #define GET_RX_STATUS_DESC_A2_FIT(__pdesc) \
  362. SHIFT_AND_MASK_LE(__pdesc + 4, 20, 4)
  363. #define GET_RX_STATUS_DESC_PAM(__pdesc) \
  364. SHIFT_AND_MASK_LE(__pdesc + 4, 24, 1)
  365. #define GET_RX_STATUS_DESC_PWR(__pdesc) \
  366. SHIFT_AND_MASK_LE(__pdesc + 4, 25, 1)
  367. #define GET_RX_STATUS_DESC_MORE_DATA(__pdesc) \
  368. SHIFT_AND_MASK_LE(__pdesc + 4, 26, 1)
  369. #define GET_RX_STATUS_DESC_MORE_FRAG(__pdesc) \
  370. SHIFT_AND_MASK_LE(__pdesc + 4, 27, 1)
  371. #define GET_RX_STATUS_DESC_TYPE(__pdesc) \
  372. SHIFT_AND_MASK_LE(__pdesc + 4, 28, 2)
  373. #define GET_RX_STATUS_DESC_MC(__pdesc) \
  374. SHIFT_AND_MASK_LE(__pdesc + 4, 30, 1)
  375. #define GET_RX_STATUS_DESC_BC(__pdesc) \
  376. SHIFT_AND_MASK_LE(__pdesc + 4, 31, 1)
  377. /* DWORD 2 */
  378. #define SET_RX_STATUS_DESC_SEQ(__pdesc, __val) \
  379. SET_BITS_OFFSET_LE(__pdesc + 8, 0, 12, __val)
  380. #define SET_RX_STATUS_DESC_FRAG(__pdesc, __val) \
  381. SET_BITS_OFFSET_LE(__pdesc + 8, 12, 4, __val)
  382. #define SET_RX_STATUS_DESC_NEXT_PKTLEN(__pdesc, __val) \
  383. SET_BITS_OFFSET_LE(__pdesc + 8, 16, 8, __val)
  384. #define SET_RX_STATUS_DESC_NEXT_IND(__pdesc, __val) \
  385. SET_BITS_OFFSET_LE(__pdesc + 8, 30, 1, __val)
  386. #define GET_RX_STATUS_DESC_SEQ(__pdesc) \
  387. SHIFT_AND_MASK_LE(__pdesc + 8, 0, 12)
  388. #define GET_RX_STATUS_DESC_FRAG(__pdesc) \
  389. SHIFT_AND_MASK_LE(__pdesc + 8, 12, 4)
  390. #define GET_RX_STATUS_DESC_NEXT_PKTLEN(__pdesc) \
  391. SHIFT_AND_MASK_LE(__pdesc + 8, 16, 8)
  392. #define GET_RX_STATUS_DESC_NEXT_IND(__pdesc) \
  393. SHIFT_AND_MASK_LE(__pdesc + 8, 30, 1)
  394. /* DWORD 3 */
  395. #define SET_RX_STATUS_DESC_RX_MCS(__pdesc, __val) \
  396. SET_BITS_OFFSET_LE(__pdesc + 12, 0, 6, __val)
  397. #define SET_RX_STATUS_DESC_RX_HT(__pdesc, __val) \
  398. SET_BITS_OFFSET_LE(__pdesc + 12, 6, 1, __val)
  399. #define SET_RX_STATUS_DESC_AMSDU(__pdesc, __val) \
  400. SET_BITS_OFFSET_LE(__pdesc + 12, 7, 1, __val)
  401. #define SET_RX_STATUS_DESC_SPLCP(__pdesc, __val) \
  402. SET_BITS_OFFSET_LE(__pdesc + 12, 8, 1, __val)
  403. #define SET_RX_STATUS_DESC_BW(__pdesc, __val) \
  404. SET_BITS_OFFSET_LE(__pdesc + 12, 9, 1, __val)
  405. #define SET_RX_STATUS_DESC_HTC(__pdesc, __val) \
  406. SET_BITS_OFFSET_LE(__pdesc + 12, 10, 1, __val)
  407. #define SET_RX_STATUS_DESC_TCP_CHK_RPT(__pdesc, __val) \
  408. SET_BITS_OFFSET_LE(__pdesc + 12, 11, 1, __val)
  409. #define SET_RX_STATUS_DESC_IP_CHK_RPT(__pdesc, __val) \
  410. SET_BITS_OFFSET_LE(__pdesc + 12, 12, 1, __val)
  411. #define SET_RX_STATUS_DESC_TCP_CHK_VALID(__pdesc, __val) \
  412. SET_BITS_OFFSET_LE(__pdesc + 12, 13, 1, __val)
  413. #define SET_RX_STATUS_DESC_HWPC_ERR(__pdesc, __val) \
  414. SET_BITS_OFFSET_LE(__pdesc + 12, 14, 1, __val)
  415. #define SET_RX_STATUS_DESC_HWPC_IND(__pdesc, __val) \
  416. SET_BITS_OFFSET_LE(__pdesc + 12, 15, 1, __val)
  417. #define SET_RX_STATUS_DESC_IV0(__pdesc, __val) \
  418. SET_BITS_OFFSET_LE(__pdesc + 12, 16, 16, __val)
  419. #define GET_RX_STATUS_DESC_RX_MCS(__pdesc) \
  420. SHIFT_AND_MASK_LE(__pdesc + 12, 0, 6)
  421. #define GET_RX_STATUS_DESC_RX_HT(__pdesc) \
  422. SHIFT_AND_MASK_LE(__pdesc + 12, 6, 1)
  423. #define GET_RX_STATUS_DESC_AMSDU(__pdesc) \
  424. SHIFT_AND_MASK_LE(__pdesc + 12, 7, 1)
  425. #define GET_RX_STATUS_DESC_SPLCP(__pdesc) \
  426. SHIFT_AND_MASK_LE(__pdesc + 12, 8, 1)
  427. #define GET_RX_STATUS_DESC_BW(__pdesc) \
  428. SHIFT_AND_MASK_LE(__pdesc + 12, 9, 1)
  429. #define GET_RX_STATUS_DESC_HTC(__pdesc) \
  430. SHIFT_AND_MASK_LE(__pdesc + 12, 10, 1)
  431. #define GET_RX_STATUS_DESC_TCP_CHK_RPT(__pdesc) \
  432. SHIFT_AND_MASK_LE(__pdesc + 12, 11, 1)
  433. #define GET_RX_STATUS_DESC_IP_CHK_RPT(__pdesc) \
  434. SHIFT_AND_MASK_LE(__pdesc + 12, 12, 1)
  435. #define GET_RX_STATUS_DESC_TCP_CHK_VALID(__pdesc) \
  436. SHIFT_AND_MASK_LE(__pdesc + 12, 13, 1)
  437. #define GET_RX_STATUS_DESC_HWPC_ERR(__pdesc) \
  438. SHIFT_AND_MASK_LE(__pdesc + 12, 14, 1)
  439. #define GET_RX_STATUS_DESC_HWPC_IND(__pdesc) \
  440. SHIFT_AND_MASK_LE(__pdesc + 12, 15, 1)
  441. #define GET_RX_STATUS_DESC_IV0(__pdesc) \
  442. SHIFT_AND_MASK_LE(__pdesc + 12, 16, 16)
  443. /* DWORD 4 */
  444. #define SET_RX_STATUS_DESC_IV1(__pdesc, __val) \
  445. SET_BITS_OFFSET_LE(__pdesc + 16, 0, 32, __val)
  446. #define GET_RX_STATUS_DESC_IV1(__pdesc) \
  447. SHIFT_AND_MASK_LE(__pdesc + 16, 0, 32)
  448. /* DWORD 5 */
  449. #define SET_RX_STATUS_DESC_TSFL(__pdesc, __val) \
  450. SET_BITS_OFFSET_LE(__pdesc + 20, 0, 32, __val)
  451. #define GET_RX_STATUS_DESC_TSFL(__pdesc) \
  452. SHIFT_AND_MASK_LE(__pdesc + 20, 0, 32)
  453. /* DWORD 6 */
  454. #define SET_RX_STATUS__DESC_BUFF_ADDR(__pdesc, __val) \
  455. SET_BITS_OFFSET_LE(__pdesc + 24, 0, 32, __val)
  456. #define RX_HAL_IS_CCK_RATE(_pdesc)\
  457. (GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92S_RATE1M || \
  458. GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92S_RATE2M || \
  459. GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92S_RATE5_5M ||\
  460. GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92S_RATE11M)
  461. enum rf_optype {
  462. RF_OP_BY_SW_3WIRE = 0,
  463. RF_OP_BY_FW,
  464. RF_OP_MAX
  465. };
  466. enum ic_inferiority {
  467. IC_INFERIORITY_A = 0,
  468. IC_INFERIORITY_B = 1,
  469. };
  470. enum fwcmd_iotype {
  471. /* For DIG DM */
  472. FW_CMD_DIG_ENABLE = 0,
  473. FW_CMD_DIG_DISABLE = 1,
  474. FW_CMD_DIG_HALT = 2,
  475. FW_CMD_DIG_RESUME = 3,
  476. /* For High Power DM */
  477. FW_CMD_HIGH_PWR_ENABLE = 4,
  478. FW_CMD_HIGH_PWR_DISABLE = 5,
  479. /* For Rate adaptive DM */
  480. FW_CMD_RA_RESET = 6,
  481. FW_CMD_RA_ACTIVE = 7,
  482. FW_CMD_RA_REFRESH_N = 8,
  483. FW_CMD_RA_REFRESH_BG = 9,
  484. FW_CMD_RA_INIT = 10,
  485. /* For FW supported IQK */
  486. FW_CMD_IQK_INIT = 11,
  487. /* Tx power tracking switch,
  488. * MP driver only */
  489. FW_CMD_TXPWR_TRACK_ENABLE = 12,
  490. /* Tx power tracking switch,
  491. * MP driver only */
  492. FW_CMD_TXPWR_TRACK_DISABLE = 13,
  493. /* Tx power tracking with thermal
  494. * indication, for Normal driver */
  495. FW_CMD_TXPWR_TRACK_THERMAL = 14,
  496. FW_CMD_PAUSE_DM_BY_SCAN = 15,
  497. FW_CMD_RESUME_DM_BY_SCAN = 16,
  498. FW_CMD_RA_REFRESH_N_COMB = 17,
  499. FW_CMD_RA_REFRESH_BG_COMB = 18,
  500. FW_CMD_ANTENNA_SW_ENABLE = 19,
  501. FW_CMD_ANTENNA_SW_DISABLE = 20,
  502. /* Tx Status report for CCX from FW */
  503. FW_CMD_TX_FEEDBACK_CCX_ENABLE = 21,
  504. /* Indifate firmware that driver
  505. * enters LPS, For PS-Poll issue */
  506. FW_CMD_LPS_ENTER = 22,
  507. /* Indicate firmware that driver
  508. * leave LPS*/
  509. FW_CMD_LPS_LEAVE = 23,
  510. /* Set DIG mode to signal strength */
  511. FW_CMD_DIG_MODE_SS = 24,
  512. /* Set DIG mode to false alarm. */
  513. FW_CMD_DIG_MODE_FA = 25,
  514. FW_CMD_ADD_A2_ENTRY = 26,
  515. FW_CMD_CTRL_DM_BY_DRIVER = 27,
  516. FW_CMD_CTRL_DM_BY_DRIVER_NEW = 28,
  517. FW_CMD_PAPE_CONTROL = 29,
  518. FW_CMD_IQK_ENABLE = 30,
  519. };
  520. /*
  521. * Driver info contain PHY status
  522. * and other variabel size info
  523. * PHY Status content as below
  524. */
  525. struct rx_fwinfo {
  526. /* DWORD 0 */
  527. u8 gain_trsw[4];
  528. /* DWORD 1 */
  529. u8 pwdb_all;
  530. u8 cfosho[4];
  531. /* DWORD 2 */
  532. u8 cfotail[4];
  533. /* DWORD 3 */
  534. s8 rxevm[2];
  535. s8 rxsnr[4];
  536. /* DWORD 4 */
  537. u8 pdsnr[2];
  538. /* DWORD 5 */
  539. u8 csi_current[2];
  540. u8 csi_target[2];
  541. /* DWORD 6 */
  542. u8 sigevm;
  543. u8 max_ex_pwr;
  544. u8 ex_intf_flag:1;
  545. u8 sgi_en:1;
  546. u8 rxsc:2;
  547. u8 reserve:4;
  548. };
  549. struct phy_sts_cck_8192s_t {
  550. u8 adc_pwdb_x[4];
  551. u8 sq_rpt;
  552. u8 cck_agc_rpt;
  553. };
  554. #endif