reg.h 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL92D_REG_H__
  30. #define __RTL92D_REG_H__
  31. /* ----------------------------------------------------- */
  32. /* 0x0000h ~ 0x00FFh System Configuration */
  33. /* ----------------------------------------------------- */
  34. #define REG_SYS_ISO_CTRL 0x0000
  35. #define REG_SYS_FUNC_EN 0x0002
  36. #define REG_APS_FSMCO 0x0004
  37. #define REG_SYS_CLKR 0x0008
  38. #define REG_9346CR 0x000A
  39. #define REG_EE_VPD 0x000C
  40. #define REG_AFE_MISC 0x0010
  41. #define REG_SPS0_CTRL 0x0011
  42. #define REG_POWER_OFF_IN_PROCESS 0x0017
  43. #define REG_SPS_OCP_CFG 0x0018
  44. #define REG_RSV_CTRL 0x001C
  45. #define REG_RF_CTRL 0x001F
  46. #define REG_LDOA15_CTRL 0x0020
  47. #define REG_LDOV12D_CTRL 0x0021
  48. #define REG_LDOHCI12_CTRL 0x0022
  49. #define REG_LPLDO_CTRL 0x0023
  50. #define REG_AFE_XTAL_CTRL 0x0024
  51. #define REG_AFE_PLL_CTRL 0x0028
  52. /* for 92d, DMDP,SMSP,DMSP contrl */
  53. #define REG_MAC_PHY_CTRL 0x002c
  54. #define REG_EFUSE_CTRL 0x0030
  55. #define REG_EFUSE_TEST 0x0034
  56. #define REG_PWR_DATA 0x0038
  57. #define REG_CAL_TIMER 0x003C
  58. #define REG_ACLK_MON 0x003E
  59. #define REG_GPIO_MUXCFG 0x0040
  60. #define REG_GPIO_IO_SEL 0x0042
  61. #define REG_MAC_PINMUX_CFG 0x0043
  62. #define REG_GPIO_PIN_CTRL 0x0044
  63. #define REG_GPIO_INTM 0x0048
  64. #define REG_LEDCFG0 0x004C
  65. #define REG_LEDCFG1 0x004D
  66. #define REG_LEDCFG2 0x004E
  67. #define REG_LEDCFG3 0x004F
  68. #define REG_FSIMR 0x0050
  69. #define REG_FSISR 0x0054
  70. #define REG_MCUFWDL 0x0080
  71. #define REG_HMEBOX_EXT_0 0x0088
  72. #define REG_HMEBOX_EXT_1 0x008A
  73. #define REG_HMEBOX_EXT_2 0x008C
  74. #define REG_HMEBOX_EXT_3 0x008E
  75. #define REG_BIST_SCAN 0x00D0
  76. #define REG_BIST_RPT 0x00D4
  77. #define REG_BIST_ROM_RPT 0x00D8
  78. #define REG_USB_SIE_INTF 0x00E0
  79. #define REG_PCIE_MIO_INTF 0x00E4
  80. #define REG_PCIE_MIO_INTD 0x00E8
  81. #define REG_HPON_FSM 0x00EC
  82. #define REG_SYS_CFG 0x00F0
  83. #define REG_MAC_PHY_CTRL_NORMAL 0x00f8
  84. #define REG_MAC0 0x0081
  85. #define REG_MAC1 0x0053
  86. #define FW_MAC0_READY 0x18
  87. #define FW_MAC1_READY 0x1A
  88. #define MAC0_ON BIT(7)
  89. #define MAC1_ON BIT(0)
  90. #define MAC0_READY BIT(0)
  91. #define MAC1_READY BIT(0)
  92. /* ----------------------------------------------------- */
  93. /* 0x0100h ~ 0x01FFh MACTOP General Configuration */
  94. /* ----------------------------------------------------- */
  95. #define REG_CR 0x0100
  96. #define REG_PBP 0x0104
  97. #define REG_TRXDMA_CTRL 0x010C
  98. #define REG_TRXFF_BNDY 0x0114
  99. #define REG_TRXFF_STATUS 0x0118
  100. #define REG_RXFF_PTR 0x011C
  101. #define REG_HIMR 0x0120
  102. #define REG_HISR 0x0124
  103. #define REG_HIMRE 0x0128
  104. #define REG_HISRE 0x012C
  105. #define REG_CPWM 0x012F
  106. #define REG_FWIMR 0x0130
  107. #define REG_FWISR 0x0134
  108. #define REG_PKTBUF_DBG_CTRL 0x0140
  109. #define REG_PKTBUF_DBG_DATA_L 0x0144
  110. #define REG_PKTBUF_DBG_DATA_H 0x0148
  111. #define REG_TC0_CTRL 0x0150
  112. #define REG_TC1_CTRL 0x0154
  113. #define REG_TC2_CTRL 0x0158
  114. #define REG_TC3_CTRL 0x015C
  115. #define REG_TC4_CTRL 0x0160
  116. #define REG_TCUNIT_BASE 0x0164
  117. #define REG_MBIST_START 0x0174
  118. #define REG_MBIST_DONE 0x0178
  119. #define REG_MBIST_FAIL 0x017C
  120. #define REG_C2HEVT_MSG_NORMAL 0x01A0
  121. #define REG_C2HEVT_MSG_TEST 0x01B8
  122. #define REG_C2HEVT_CLEAR 0x01BF
  123. #define REG_MCUTST_1 0x01c0
  124. #define REG_FMETHR 0x01C8
  125. #define REG_HMETFR 0x01CC
  126. #define REG_HMEBOX_0 0x01D0
  127. #define REG_HMEBOX_1 0x01D4
  128. #define REG_HMEBOX_2 0x01D8
  129. #define REG_HMEBOX_3 0x01DC
  130. #define REG_LLT_INIT 0x01E0
  131. #define REG_BB_ACCEESS_CTRL 0x01E8
  132. #define REG_BB_ACCESS_DATA 0x01EC
  133. /* ----------------------------------------------------- */
  134. /* 0x0200h ~ 0x027Fh TXDMA Configuration */
  135. /* ----------------------------------------------------- */
  136. #define REG_RQPN 0x0200
  137. #define REG_FIFOPAGE 0x0204
  138. #define REG_TDECTRL 0x0208
  139. #define REG_TXDMA_OFFSET_CHK 0x020C
  140. #define REG_TXDMA_STATUS 0x0210
  141. #define REG_RQPN_NPQ 0x0214
  142. /* ----------------------------------------------------- */
  143. /* 0x0280h ~ 0x02FFh RXDMA Configuration */
  144. /* ----------------------------------------------------- */
  145. #define REG_RXDMA_AGG_PG_TH 0x0280
  146. #define REG_RXPKT_NUM 0x0284
  147. #define REG_RXDMA_STATUS 0x0288
  148. /* ----------------------------------------------------- */
  149. /* 0x0300h ~ 0x03FFh PCIe */
  150. /* ----------------------------------------------------- */
  151. #define REG_PCIE_CTRL_REG 0x0300
  152. #define REG_INT_MIG 0x0304
  153. #define REG_BCNQ_DESA 0x0308
  154. #define REG_HQ_DESA 0x0310
  155. #define REG_MGQ_DESA 0x0318
  156. #define REG_VOQ_DESA 0x0320
  157. #define REG_VIQ_DESA 0x0328
  158. #define REG_BEQ_DESA 0x0330
  159. #define REG_BKQ_DESA 0x0338
  160. #define REG_RX_DESA 0x0340
  161. #define REG_DBI 0x0348
  162. #define REG_DBI_WDATA 0x0348
  163. #define REG_DBI_RDATA 0x034C
  164. #define REG_DBI_CTRL 0x0350
  165. #define REG_DBI_FLAG 0x0352
  166. #define REG_MDIO 0x0354
  167. #define REG_DBG_SEL 0x0360
  168. #define REG_PCIE_HRPWM 0x0361
  169. #define REG_PCIE_HCPWM 0x0363
  170. #define REG_UART_CTRL 0x0364
  171. #define REG_UART_TX_DESA 0x0370
  172. #define REG_UART_RX_DESA 0x0378
  173. /* ----------------------------------------------------- */
  174. /* 0x0400h ~ 0x047Fh Protocol Configuration */
  175. /* ----------------------------------------------------- */
  176. #define REG_VOQ_INFORMATION 0x0400
  177. #define REG_VIQ_INFORMATION 0x0404
  178. #define REG_BEQ_INFORMATION 0x0408
  179. #define REG_BKQ_INFORMATION 0x040C
  180. #define REG_MGQ_INFORMATION 0x0410
  181. #define REG_HGQ_INFORMATION 0x0414
  182. #define REG_BCNQ_INFORMATION 0x0418
  183. #define REG_CPU_MGQ_INFORMATION 0x041C
  184. #define REG_FWHW_TXQ_CTRL 0x0420
  185. #define REG_HWSEQ_CTRL 0x0423
  186. #define REG_TXPKTBUF_BCNQ_BDNY 0x0424
  187. #define REG_TXPKTBUF_MGQ_BDNY 0x0425
  188. #define REG_MULTI_BCNQ_EN 0x0426
  189. #define REG_MULTI_BCNQ_OFFSET 0x0427
  190. #define REG_SPEC_SIFS 0x0428
  191. #define REG_RL 0x042A
  192. #define REG_DARFRC 0x0430
  193. #define REG_RARFRC 0x0438
  194. #define REG_RRSR 0x0440
  195. #define REG_ARFR0 0x0444
  196. #define REG_ARFR1 0x0448
  197. #define REG_ARFR2 0x044C
  198. #define REG_ARFR3 0x0450
  199. #define REG_AGGLEN_LMT 0x0458
  200. #define REG_AMPDU_MIN_SPACE 0x045C
  201. #define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045D
  202. #define REG_FAST_EDCA_CTRL 0x0460
  203. #define REG_RD_RESP_PKT_TH 0x0463
  204. #define REG_INIRTS_RATE_SEL 0x0480
  205. #define REG_INIDATA_RATE_SEL 0x0484
  206. #define REG_POWER_STATUS 0x04A4
  207. #define REG_POWER_STAGE1 0x04B4
  208. #define REG_POWER_STAGE2 0x04B8
  209. #define REG_PKT_LIFE_TIME 0x04C0
  210. #define REG_STBC_SETTING 0x04C4
  211. #define REG_PROT_MODE_CTRL 0x04C8
  212. #define REG_MAX_AGGR_NUM 0x04CA
  213. #define REG_RTS_MAX_AGGR_NUM 0x04CB
  214. #define REG_BAR_MODE_CTRL 0x04CC
  215. #define REG_RA_TRY_RATE_AGG_LMT 0x04CF
  216. #define REG_EARLY_MODE_CONTROL 0x4D0
  217. #define REG_NQOS_SEQ 0x04DC
  218. #define REG_QOS_SEQ 0x04DE
  219. #define REG_NEED_CPU_HANDLE 0x04E0
  220. #define REG_PKT_LOSE_RPT 0x04E1
  221. #define REG_PTCL_ERR_STATUS 0x04E2
  222. #define REG_DUMMY 0x04FC
  223. /* ----------------------------------------------------- */
  224. /* 0x0500h ~ 0x05FFh EDCA Configuration */
  225. /* ----------------------------------------------------- */
  226. #define REG_EDCA_VO_PARAM 0x0500
  227. #define REG_EDCA_VI_PARAM 0x0504
  228. #define REG_EDCA_BE_PARAM 0x0508
  229. #define REG_EDCA_BK_PARAM 0x050C
  230. #define REG_BCNTCFG 0x0510
  231. #define REG_PIFS 0x0512
  232. #define REG_RDG_PIFS 0x0513
  233. #define REG_SIFS_CTX 0x0514
  234. #define REG_SIFS_TRX 0x0516
  235. #define REG_AGGR_BREAK_TIME 0x051A
  236. #define REG_SLOT 0x051B
  237. #define REG_TX_PTCL_CTRL 0x0520
  238. #define REG_TXPAUSE 0x0522
  239. #define REG_DIS_TXREQ_CLR 0x0523
  240. #define REG_RD_CTRL 0x0524
  241. #define REG_TBTT_PROHIBIT 0x0540
  242. #define REG_RD_NAV_NXT 0x0544
  243. #define REG_NAV_PROT_LEN 0x0546
  244. #define REG_BCN_CTRL 0x0550
  245. #define REG_USTIME_TSF 0x0551
  246. #define REG_MBID_NUM 0x0552
  247. #define REG_DUAL_TSF_RST 0x0553
  248. #define REG_BCN_INTERVAL 0x0554
  249. #define REG_MBSSID_BCN_SPACE 0x0554
  250. #define REG_DRVERLYINT 0x0558
  251. #define REG_BCNDMATIM 0x0559
  252. #define REG_ATIMWND 0x055A
  253. #define REG_BCN_MAX_ERR 0x055D
  254. #define REG_RXTSF_OFFSET_CCK 0x055E
  255. #define REG_RXTSF_OFFSET_OFDM 0x055F
  256. #define REG_TSFTR 0x0560
  257. #define REG_INIT_TSFTR 0x0564
  258. #define REG_PSTIMER 0x0580
  259. #define REG_TIMER0 0x0584
  260. #define REG_TIMER1 0x0588
  261. #define REG_ACMHWCTRL 0x05C0
  262. #define REG_ACMRSTCTRL 0x05C1
  263. #define REG_ACMAVG 0x05C2
  264. #define REG_VO_ADMTIME 0x05C4
  265. #define REG_VI_ADMTIME 0x05C6
  266. #define REG_BE_ADMTIME 0x05C8
  267. #define REG_EDCA_RANDOM_GEN 0x05CC
  268. #define REG_SCH_TXCMD 0x05D0
  269. /* Dual MAC Co-Existence Register */
  270. #define REG_DMC 0x05F0
  271. /* ----------------------------------------------------- */
  272. /* 0x0600h ~ 0x07FFh WMAC Configuration */
  273. /* ----------------------------------------------------- */
  274. #define REG_APSD_CTRL 0x0600
  275. #define REG_BWOPMODE 0x0603
  276. #define REG_TCR 0x0604
  277. #define REG_RCR 0x0608
  278. #define REG_RX_PKT_LIMIT 0x060C
  279. #define REG_RX_DLK_TIME 0x060D
  280. #define REG_RX_DRVINFO_SZ 0x060F
  281. #define REG_MACID 0x0610
  282. #define REG_BSSID 0x0618
  283. #define REG_MAR 0x0620
  284. #define REG_MBIDCAMCFG 0x0628
  285. #define REG_USTIME_EDCA 0x0638
  286. #define REG_MAC_SPEC_SIFS 0x063A
  287. #define REG_RESP_SIFS_CCK 0x063C
  288. #define REG_RESP_SIFS_OFDM 0x063E
  289. #define REG_ACKTO 0x0640
  290. #define REG_CTS2TO 0x0641
  291. #define REG_EIFS 0x0642
  292. /* WMA, BA, CCX */
  293. #define REG_NAV_CTRL 0x0650
  294. #define REG_BACAMCMD 0x0654
  295. #define REG_BACAMCONTENT 0x0658
  296. #define REG_LBDLY 0x0660
  297. #define REG_FWDLY 0x0661
  298. #define REG_RXERR_RPT 0x0664
  299. #define REG_WMAC_TRXPTCL_CTL 0x0668
  300. /* Security */
  301. #define REG_CAMCMD 0x0670
  302. #define REG_CAMWRITE 0x0674
  303. #define REG_CAMREAD 0x0678
  304. #define REG_CAMDBG 0x067C
  305. #define REG_SECCFG 0x0680
  306. /* Power */
  307. #define REG_WOW_CTRL 0x0690
  308. #define REG_PSSTATUS 0x0691
  309. #define REG_PS_RX_INFO 0x0692
  310. #define REG_LPNAV_CTRL 0x0694
  311. #define REG_WKFMCAM_CMD 0x0698
  312. #define REG_WKFMCAM_RWD 0x069C
  313. #define REG_RXFLTMAP0 0x06A0
  314. #define REG_RXFLTMAP1 0x06A2
  315. #define REG_RXFLTMAP2 0x06A4
  316. #define REG_BCN_PSR_RPT 0x06A8
  317. #define REG_CALB32K_CTRL 0x06AC
  318. #define REG_PKT_MON_CTRL 0x06B4
  319. #define REG_BT_COEX_TABLE 0x06C0
  320. #define REG_WMAC_RESP_TXINFO 0x06D8
  321. /* ----------------------------------------------------- */
  322. /* Redifine 8192C register definition for compatibility */
  323. /* ----------------------------------------------------- */
  324. #define CR9346 REG_9346CR
  325. #define MSR (REG_CR + 2)
  326. #define ISR REG_HISR
  327. #define TSFR REG_TSFTR
  328. #define MACIDR0 REG_MACID
  329. #define MACIDR4 (REG_MACID + 4)
  330. #define PBP REG_PBP
  331. #define IDR0 MACIDR0
  332. #define IDR4 MACIDR4
  333. /* ----------------------------------------------------- */
  334. /* 8192C (MSR) Media Status Register(Offset 0x4C, 8 bits)*/
  335. /* ----------------------------------------------------- */
  336. #define MSR_NOLINK 0x00
  337. #define MSR_ADHOC 0x01
  338. #define MSR_INFRA 0x02
  339. #define MSR_AP 0x03
  340. /* 6. Adaptive Control Registers (Offset: 0x0160 - 0x01CF) */
  341. /* ----------------------------------------------------- */
  342. /* 8192C Response Rate Set Register(offset 0x181, 24bits)*/
  343. /* ----------------------------------------------------- */
  344. #define RRSR_RSC_OFFSET 21
  345. #define RRSR_SHORT_OFFSET 23
  346. #define RRSR_RSC_BW_40M 0x600000
  347. #define RRSR_RSC_UPSUBCHNL 0x400000
  348. #define RRSR_RSC_LOWSUBCHNL 0x200000
  349. #define RRSR_SHORT 0x800000
  350. #define RRSR_1M BIT0
  351. #define RRSR_2M BIT1
  352. #define RRSR_5_5M BIT2
  353. #define RRSR_11M BIT3
  354. #define RRSR_6M BIT4
  355. #define RRSR_9M BIT5
  356. #define RRSR_12M BIT6
  357. #define RRSR_18M BIT7
  358. #define RRSR_24M BIT8
  359. #define RRSR_36M BIT9
  360. #define RRSR_48M BIT10
  361. #define RRSR_54M BIT11
  362. #define RRSR_MCS0 BIT12
  363. #define RRSR_MCS1 BIT13
  364. #define RRSR_MCS2 BIT14
  365. #define RRSR_MCS3 BIT15
  366. #define RRSR_MCS4 BIT16
  367. #define RRSR_MCS5 BIT17
  368. #define RRSR_MCS6 BIT18
  369. #define RRSR_MCS7 BIT19
  370. #define BRSR_ACKSHORTPMB BIT23
  371. /* ----------------------------------------------------- */
  372. /* 8192C Rate Definition */
  373. /* ----------------------------------------------------- */
  374. /* CCK */
  375. #define RATR_1M 0x00000001
  376. #define RATR_2M 0x00000002
  377. #define RATR_55M 0x00000004
  378. #define RATR_11M 0x00000008
  379. /* OFDM */
  380. #define RATR_6M 0x00000010
  381. #define RATR_9M 0x00000020
  382. #define RATR_12M 0x00000040
  383. #define RATR_18M 0x00000080
  384. #define RATR_24M 0x00000100
  385. #define RATR_36M 0x00000200
  386. #define RATR_48M 0x00000400
  387. #define RATR_54M 0x00000800
  388. /* MCS 1 Spatial Stream */
  389. #define RATR_MCS0 0x00001000
  390. #define RATR_MCS1 0x00002000
  391. #define RATR_MCS2 0x00004000
  392. #define RATR_MCS3 0x00008000
  393. #define RATR_MCS4 0x00010000
  394. #define RATR_MCS5 0x00020000
  395. #define RATR_MCS6 0x00040000
  396. #define RATR_MCS7 0x00080000
  397. /* MCS 2 Spatial Stream */
  398. #define RATR_MCS8 0x00100000
  399. #define RATR_MCS9 0x00200000
  400. #define RATR_MCS10 0x00400000
  401. #define RATR_MCS11 0x00800000
  402. #define RATR_MCS12 0x01000000
  403. #define RATR_MCS13 0x02000000
  404. #define RATR_MCS14 0x04000000
  405. #define RATR_MCS15 0x08000000
  406. /* CCK */
  407. #define RATE_1M BIT(0)
  408. #define RATE_2M BIT(1)
  409. #define RATE_5_5M BIT(2)
  410. #define RATE_11M BIT(3)
  411. /* OFDM */
  412. #define RATE_6M BIT(4)
  413. #define RATE_9M BIT(5)
  414. #define RATE_12M BIT(6)
  415. #define RATE_18M BIT(7)
  416. #define RATE_24M BIT(8)
  417. #define RATE_36M BIT(9)
  418. #define RATE_48M BIT(10)
  419. #define RATE_54M BIT(11)
  420. /* MCS 1 Spatial Stream */
  421. #define RATE_MCS0 BIT(12)
  422. #define RATE_MCS1 BIT(13)
  423. #define RATE_MCS2 BIT(14)
  424. #define RATE_MCS3 BIT(15)
  425. #define RATE_MCS4 BIT(16)
  426. #define RATE_MCS5 BIT(17)
  427. #define RATE_MCS6 BIT(18)
  428. #define RATE_MCS7 BIT(19)
  429. /* MCS 2 Spatial Stream */
  430. #define RATE_MCS8 BIT(20)
  431. #define RATE_MCS9 BIT(21)
  432. #define RATE_MCS10 BIT(22)
  433. #define RATE_MCS11 BIT(23)
  434. #define RATE_MCS12 BIT(24)
  435. #define RATE_MCS13 BIT(25)
  436. #define RATE_MCS14 BIT(26)
  437. #define RATE_MCS15 BIT(27)
  438. /* ALL CCK Rate */
  439. #define RATE_ALL_CCK (RATR_1M | RATR_2M | RATR_55M | \
  440. RATR_11M)
  441. #define RATE_ALL_OFDM_AG (RATR_6M | RATR_9M | RATR_12M | \
  442. RATR_18M | RATR_24M | \
  443. RATR_36M | RATR_48M | RATR_54M)
  444. #define RATE_ALL_OFDM_1SS (RATR_MCS0 | RATR_MCS1 | RATR_MCS2 | \
  445. RATR_MCS3 | RATR_MCS4 | RATR_MCS5 | \
  446. RATR_MCS6 | RATR_MCS7)
  447. #define RATE_ALL_OFDM_2SS (RATR_MCS8 | RATR_MCS9 | RATR_MCS10 | \
  448. RATR_MCS11 | RATR_MCS12 | RATR_MCS13 | \
  449. RATR_MCS14 | RATR_MCS15)
  450. /* ----------------------------------------------------- */
  451. /* 8192C BW_OPMODE bits (Offset 0x203, 8bit) */
  452. /* ----------------------------------------------------- */
  453. #define BW_OPMODE_20MHZ BIT(2)
  454. #define BW_OPMODE_5G BIT(1)
  455. #define BW_OPMODE_11J BIT(0)
  456. /* ----------------------------------------------------- */
  457. /* 8192C CAM Config Setting (offset 0x250, 1 byte) */
  458. /* ----------------------------------------------------- */
  459. #define CAM_VALID BIT(15)
  460. #define CAM_NOTVALID 0x0000
  461. #define CAM_USEDK BIT(5)
  462. #define CAM_NONE 0x0
  463. #define CAM_WEP40 0x01
  464. #define CAM_TKIP 0x02
  465. #define CAM_AES 0x04
  466. #define CAM_WEP104 0x05
  467. #define CAM_SMS4 0x6
  468. #define TOTAL_CAM_ENTRY 32
  469. #define HALF_CAM_ENTRY 16
  470. #define CAM_WRITE BIT(16)
  471. #define CAM_READ 0x00000000
  472. #define CAM_POLLINIG BIT(31)
  473. /* 10. Power Save Control Registers (Offset: 0x0260 - 0x02DF) */
  474. #define WOW_PMEN BIT0 /* Power management Enable. */
  475. #define WOW_WOMEN BIT1 /* WoW function on or off. */
  476. #define WOW_MAGIC BIT2 /* Magic packet */
  477. #define WOW_UWF BIT3 /* Unicast Wakeup frame. */
  478. /* 12. Host Interrupt Status Registers (Offset: 0x0300 - 0x030F) */
  479. /* ----------------------------------------------------- */
  480. /* 8190 IMR/ISR bits (offset 0xfd, 8bits) */
  481. /* ----------------------------------------------------- */
  482. #define IMR8190_DISABLED 0x0
  483. #define IMR_BCNDMAINT6 BIT(31)
  484. #define IMR_BCNDMAINT5 BIT(30)
  485. #define IMR_BCNDMAINT4 BIT(29)
  486. #define IMR_BCNDMAINT3 BIT(28)
  487. #define IMR_BCNDMAINT2 BIT(27)
  488. #define IMR_BCNDMAINT1 BIT(26)
  489. #define IMR_BCNDOK8 BIT(25)
  490. #define IMR_BCNDOK7 BIT(24)
  491. #define IMR_BCNDOK6 BIT(23)
  492. #define IMR_BCNDOK5 BIT(22)
  493. #define IMR_BCNDOK4 BIT(21)
  494. #define IMR_BCNDOK3 BIT(20)
  495. #define IMR_BCNDOK2 BIT(19)
  496. #define IMR_BCNDOK1 BIT(18)
  497. #define IMR_TIMEOUT2 BIT(17)
  498. #define IMR_TIMEOUT1 BIT(16)
  499. #define IMR_TXFOVW BIT(15)
  500. #define IMR_PSTIMEOUT BIT(14)
  501. #define IMR_BcnInt BIT(13)
  502. #define IMR_RXFOVW BIT(12)
  503. #define IMR_RDU BIT(11)
  504. #define IMR_ATIMEND BIT(10)
  505. #define IMR_BDOK BIT(9)
  506. #define IMR_HIGHDOK BIT(8)
  507. #define IMR_TBDOK BIT(7)
  508. #define IMR_MGNTDOK BIT(6)
  509. #define IMR_TBDER BIT(5)
  510. #define IMR_BKDOK BIT(4)
  511. #define IMR_BEDOK BIT(3)
  512. #define IMR_VIDOK BIT(2)
  513. #define IMR_VODOK BIT(1)
  514. #define IMR_ROK BIT(0)
  515. #define IMR_TXERR BIT(11)
  516. #define IMR_RXERR BIT(10)
  517. #define IMR_C2HCMD BIT(9)
  518. #define IMR_CPWM BIT(8)
  519. #define IMR_OCPINT BIT(1)
  520. #define IMR_WLANOFF BIT(0)
  521. /* ----------------------------------------------------- */
  522. /* 8192C EFUSE */
  523. /* ----------------------------------------------------- */
  524. #define HWSET_MAX_SIZE 256
  525. #define EFUSE_MAX_SECTION 32
  526. #define EFUSE_REAL_CONTENT_LEN 512
  527. /* ----------------------------------------------------- */
  528. /* 8192C EEPROM/EFUSE share register definition. */
  529. /* ----------------------------------------------------- */
  530. #define EEPROM_DEFAULT_TSSI 0x0
  531. #define EEPROM_DEFAULT_CRYSTALCAP 0x0
  532. #define EEPROM_DEFAULT_THERMALMETER 0x12
  533. #define EEPROM_DEFAULT_TXPOWERLEVEL_2G 0x2C
  534. #define EEPROM_DEFAULT_TXPOWERLEVEL_5G 0x22
  535. #define EEPROM_DEFAULT_HT40_2SDIFF 0x0
  536. /* HT20<->40 default Tx Power Index Difference */
  537. #define EEPROM_DEFAULT_HT20_DIFF 2
  538. /* OFDM Tx Power index diff */
  539. #define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x4
  540. #define EEPROM_DEFAULT_HT40_PWRMAXOFFSET 0
  541. #define EEPROM_DEFAULT_HT20_PWRMAXOFFSET 0
  542. #define EEPROM_CHANNEL_PLAN_FCC 0x0
  543. #define EEPROM_CHANNEL_PLAN_IC 0x1
  544. #define EEPROM_CHANNEL_PLAN_ETSI 0x2
  545. #define EEPROM_CHANNEL_PLAN_SPAIN 0x3
  546. #define EEPROM_CHANNEL_PLAN_FRANCE 0x4
  547. #define EEPROM_CHANNEL_PLAN_MKK 0x5
  548. #define EEPROM_CHANNEL_PLAN_MKK1 0x6
  549. #define EEPROM_CHANNEL_PLAN_ISRAEL 0x7
  550. #define EEPROM_CHANNEL_PLAN_TELEC 0x8
  551. #define EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN 0x9
  552. #define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA
  553. #define EEPROM_CHANNEL_PLAN_NCC 0xB
  554. #define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80
  555. #define EEPROM_CID_DEFAULT 0x0
  556. #define EEPROM_CID_TOSHIBA 0x4
  557. #define EEPROM_CID_CCX 0x10
  558. #define EEPROM_CID_QMI 0x0D
  559. #define EEPROM_CID_WHQL 0xFE
  560. #define RTL8192_EEPROM_ID 0x8129
  561. #define EEPROM_WAPI_SUPPORT 0x78
  562. #define RTL8190_EEPROM_ID 0x8129 /* 0-1 */
  563. #define EEPROM_HPON 0x02 /* LDO settings.2-5 */
  564. #define EEPROM_CLK 0x06 /* Clock settings.6-7 */
  565. #define EEPROM_MAC_FUNCTION 0x08 /* SE Test mode.8 */
  566. #define EEPROM_VID 0x28 /* SE Vendor ID.A-B */
  567. #define EEPROM_DID 0x2A /* SE Device ID. C-D */
  568. #define EEPROM_SVID 0x2C /* SE Vendor ID.E-F */
  569. #define EEPROM_SMID 0x2E /* SE PCI Subsystem ID. 10-11 */
  570. #define EEPROM_MAC_ADDR 0x16 /* SEMAC Address. 12-17 */
  571. #define EEPROM_MAC_ADDR_MAC0_92D 0x55
  572. #define EEPROM_MAC_ADDR_MAC1_92D 0x5B
  573. /* 2.4G band Tx power index setting */
  574. #define EEPROM_CCK_TX_PWR_INX_2G 0x61
  575. #define EEPROM_HT40_1S_TX_PWR_INX_2G 0x67
  576. #define EEPROM_HT40_2S_TX_PWR_INX_DIFF_2G 0x6D
  577. #define EEPROM_HT20_TX_PWR_INX_DIFF_2G 0x70
  578. #define EEPROM_OFDM_TX_PWR_INX_DIFF_2G 0x73
  579. #define EEPROM_HT40_MAX_PWR_OFFSET_2G 0x76
  580. #define EEPROM_HT20_MAX_PWR_OFFSET_2G 0x79
  581. /*5GL channel 32-64 */
  582. #define EEPROM_HT40_1S_TX_PWR_INX_5GL 0x7C
  583. #define EEPROM_HT40_2S_TX_PWR_INX_DIFF_5GL 0x82
  584. #define EEPROM_HT20_TX_PWR_INX_DIFF_5GL 0x85
  585. #define EEPROM_OFDM_TX_PWR_INX_DIFF_5GL 0x88
  586. #define EEPROM_HT40_MAX_PWR_OFFSET_5GL 0x8B
  587. #define EEPROM_HT20_MAX_PWR_OFFSET_5GL 0x8E
  588. /* 5GM channel 100-140 */
  589. #define EEPROM_HT40_1S_TX_PWR_INX_5GM 0x91
  590. #define EEPROM_HT40_2S_TX_PWR_INX_DIFF_5GM 0x97
  591. #define EEPROM_HT20_TX_PWR_INX_DIFF_5GM 0x9A
  592. #define EEPROM_OFDM_TX_PWR_INX_DIFF_5GM 0x9D
  593. #define EEPROM_HT40_MAX_PWR_OFFSET_5GM 0xA0
  594. #define EEPROM_HT20_MAX_PWR_OFFSET_5GM 0xA3
  595. /* 5GH channel 149-165 */
  596. #define EEPROM_HT40_1S_TX_PWR_INX_5GH 0xA6
  597. #define EEPROM_HT40_2S_TX_PWR_INX_DIFF_5GH 0xAC
  598. #define EEPROM_HT20_TX_PWR_INX_DIFF_5GH 0xAF
  599. #define EEPROM_OFDM_TX_PWR_INX_DIFF_5GH 0xB2
  600. #define EEPROM_HT40_MAX_PWR_OFFSET_5GH 0xB5
  601. #define EEPROM_HT20_MAX_PWR_OFFSET_5GH 0xB8
  602. /* Map of supported channels. */
  603. #define EEPROM_CHANNEL_PLAN 0xBB
  604. #define EEPROM_IQK_DELTA 0xBC
  605. #define EEPROM_LCK_DELTA 0xBC
  606. #define EEPROM_XTAL_K 0xBD /* [7:5] */
  607. #define EEPROM_TSSI_A_5G 0xBE
  608. #define EEPROM_TSSI_B_5G 0xBF
  609. #define EEPROM_TSSI_AB_5G 0xC0
  610. #define EEPROM_THERMAL_METER 0xC3 /* [4:0] */
  611. #define EEPROM_RF_OPT1 0xC4
  612. #define EEPROM_RF_OPT2 0xC5
  613. #define EEPROM_RF_OPT3 0xC6
  614. #define EEPROM_RF_OPT4 0xC7
  615. #define EEPROM_RF_OPT5 0xC8
  616. #define EEPROM_RF_OPT6 0xC9
  617. #define EEPROM_VERSION 0xCA
  618. #define EEPROM_CUSTOMER_ID 0xCB
  619. #define EEPROM_RF_OPT7 0xCC
  620. #define EEPROM_DEF_PART_NO 0x3FD /* Byte */
  621. #define EEPROME_CHIP_VERSION_L 0x3FF
  622. #define EEPROME_CHIP_VERSION_H 0x3FE
  623. /*
  624. * Current IOREG MAP
  625. * 0x0000h ~ 0x00FFh System Configuration (256 Bytes)
  626. * 0x0100h ~ 0x01FFh MACTOP General Configuration (256 Bytes)
  627. * 0x0200h ~ 0x027Fh TXDMA Configuration (128 Bytes)
  628. * 0x0280h ~ 0x02FFh RXDMA Configuration (128 Bytes)
  629. * 0x0300h ~ 0x03FFh PCIE EMAC Reserved Region (256 Bytes)
  630. * 0x0400h ~ 0x04FFh Protocol Configuration (256 Bytes)
  631. * 0x0500h ~ 0x05FFh EDCA Configuration (256 Bytes)
  632. * 0x0600h ~ 0x07FFh WMAC Configuration (512 Bytes)
  633. * 0x2000h ~ 0x3FFFh 8051 FW Download Region (8196 Bytes)
  634. */
  635. /* ----------------------------------------------------- */
  636. /* 8192C (RCR) (Offset 0x608, 32 bits) */
  637. /* ----------------------------------------------------- */
  638. #define RCR_APPFCS BIT(31)
  639. #define RCR_APP_MIC BIT(30)
  640. #define RCR_APP_ICV BIT(29)
  641. #define RCR_APP_PHYST_RXFF BIT(28)
  642. #define RCR_APP_BA_SSN BIT(27)
  643. #define RCR_ENMBID BIT(24)
  644. #define RCR_LSIGEN BIT(23)
  645. #define RCR_MFBEN BIT(22)
  646. #define RCR_HTC_LOC_CTRL BIT(14)
  647. #define RCR_AMF BIT(13)
  648. #define RCR_ACF BIT(12)
  649. #define RCR_ADF BIT(11)
  650. #define RCR_AICV BIT(9)
  651. #define RCR_ACRC32 BIT(8)
  652. #define RCR_CBSSID_BCN BIT(7)
  653. #define RCR_CBSSID_DATA BIT(6)
  654. #define RCR_APWRMGT BIT(5)
  655. #define RCR_ADD3 BIT(4)
  656. #define RCR_AB BIT(3)
  657. #define RCR_AM BIT(2)
  658. #define RCR_APM BIT(1)
  659. #define RCR_AAP BIT(0)
  660. #define RCR_MXDMA_OFFSET 8
  661. #define RCR_FIFO_OFFSET 13
  662. /* ----------------------------------------------------- */
  663. /* 8192C Regsiter Bit and Content definition */
  664. /* ----------------------------------------------------- */
  665. /* ----------------------------------------------------- */
  666. /* 0x0000h ~ 0x00FFh System Configuration */
  667. /* ----------------------------------------------------- */
  668. /* SPS0_CTRL */
  669. #define SW18_FPWM BIT(3)
  670. /* SYS_ISO_CTRL */
  671. #define ISO_MD2PP BIT(0)
  672. #define ISO_UA2USB BIT(1)
  673. #define ISO_UD2CORE BIT(2)
  674. #define ISO_PA2PCIE BIT(3)
  675. #define ISO_PD2CORE BIT(4)
  676. #define ISO_IP2MAC BIT(5)
  677. #define ISO_DIOP BIT(6)
  678. #define ISO_DIOE BIT(7)
  679. #define ISO_EB2CORE BIT(8)
  680. #define ISO_DIOR BIT(9)
  681. #define PWC_EV25V BIT(14)
  682. #define PWC_EV12V BIT(15)
  683. /* SYS_FUNC_EN */
  684. #define FEN_BBRSTB BIT(0)
  685. #define FEN_BB_GLB_RSTn BIT(1)
  686. #define FEN_USBA BIT(2)
  687. #define FEN_UPLL BIT(3)
  688. #define FEN_USBD BIT(4)
  689. #define FEN_DIO_PCIE BIT(5)
  690. #define FEN_PCIEA BIT(6)
  691. #define FEN_PPLL BIT(7)
  692. #define FEN_PCIED BIT(8)
  693. #define FEN_DIOE BIT(9)
  694. #define FEN_CPUEN BIT(10)
  695. #define FEN_DCORE BIT(11)
  696. #define FEN_ELDR BIT(12)
  697. #define FEN_DIO_RF BIT(13)
  698. #define FEN_HWPDN BIT(14)
  699. #define FEN_MREGEN BIT(15)
  700. /* APS_FSMCO */
  701. #define PFM_LDALL BIT(0)
  702. #define PFM_ALDN BIT(1)
  703. #define PFM_LDKP BIT(2)
  704. #define PFM_WOWL BIT(3)
  705. #define EnPDN BIT(4)
  706. #define PDN_PL BIT(5)
  707. #define APFM_ONMAC BIT(8)
  708. #define APFM_OFF BIT(9)
  709. #define APFM_RSM BIT(10)
  710. #define AFSM_HSUS BIT(11)
  711. #define AFSM_PCIE BIT(12)
  712. #define APDM_MAC BIT(13)
  713. #define APDM_HOST BIT(14)
  714. #define APDM_HPDN BIT(15)
  715. #define RDY_MACON BIT(16)
  716. #define SUS_HOST BIT(17)
  717. #define ROP_ALD BIT(20)
  718. #define ROP_PWR BIT(21)
  719. #define ROP_SPS BIT(22)
  720. #define SOP_MRST BIT(25)
  721. #define SOP_FUSE BIT(26)
  722. #define SOP_ABG BIT(27)
  723. #define SOP_AMB BIT(28)
  724. #define SOP_RCK BIT(29)
  725. #define SOP_A8M BIT(30)
  726. #define XOP_BTCK BIT(31)
  727. /* SYS_CLKR */
  728. #define ANAD16V_EN BIT(0)
  729. #define ANA8M BIT(1)
  730. #define MACSLP BIT(4)
  731. #define LOADER_CLK_EN BIT(5)
  732. #define _80M_SSC_DIS BIT(7)
  733. #define _80M_SSC_EN_HO BIT(8)
  734. #define PHY_SSC_RSTB BIT(9)
  735. #define SEC_CLK_EN BIT(10)
  736. #define MAC_CLK_EN BIT(11)
  737. #define SYS_CLK_EN BIT(12)
  738. #define RING_CLK_EN BIT(13)
  739. /* 9346CR */
  740. #define BOOT_FROM_EEPROM BIT(4)
  741. #define EEPROM_EN BIT(5)
  742. /* AFE_MISC */
  743. #define AFE_BGEN BIT(0)
  744. #define AFE_MBEN BIT(1)
  745. #define MAC_ID_EN BIT(7)
  746. /* RSV_CTRL */
  747. #define WLOCK_ALL BIT(0)
  748. #define WLOCK_00 BIT(1)
  749. #define WLOCK_04 BIT(2)
  750. #define WLOCK_08 BIT(3)
  751. #define WLOCK_40 BIT(4)
  752. #define R_DIS_PRST_0 BIT(5)
  753. #define R_DIS_PRST_1 BIT(6)
  754. #define LOCK_ALL_EN BIT(7)
  755. /* RF_CTRL */
  756. #define RF_EN BIT(0)
  757. #define RF_RSTB BIT(1)
  758. #define RF_SDMRSTB BIT(2)
  759. /* LDOA15_CTRL */
  760. #define LDA15_EN BIT(0)
  761. #define LDA15_STBY BIT(1)
  762. #define LDA15_OBUF BIT(2)
  763. #define LDA15_REG_VOS BIT(3)
  764. #define _LDA15_VOADJ(x) (((x) & 0x7) << 4)
  765. /* LDOV12D_CTRL */
  766. #define LDV12_EN BIT(0)
  767. #define LDV12_SDBY BIT(1)
  768. #define LPLDO_HSM BIT(2)
  769. #define LPLDO_LSM_DIS BIT(3)
  770. #define _LDV12_VADJ(x) (((x) & 0xF) << 4)
  771. /* AFE_XTAL_CTRL */
  772. #define XTAL_EN BIT(0)
  773. #define XTAL_BSEL BIT(1)
  774. #define _XTAL_BOSC(x) (((x) & 0x3) << 2)
  775. #define _XTAL_CADJ(x) (((x) & 0xF) << 4)
  776. #define XTAL_GATE_USB BIT(8)
  777. #define _XTAL_USB_DRV(x) (((x) & 0x3) << 9)
  778. #define XTAL_GATE_AFE BIT(11)
  779. #define _XTAL_AFE_DRV(x) (((x) & 0x3) << 12)
  780. #define XTAL_RF_GATE BIT(14)
  781. #define _XTAL_RF_DRV(x) (((x) & 0x3) << 15)
  782. #define XTAL_GATE_DIG BIT(17)
  783. #define _XTAL_DIG_DRV(x) (((x) & 0x3) << 18)
  784. #define XTAL_BT_GATE BIT(20)
  785. #define _XTAL_BT_DRV(x) (((x) & 0x3) << 21)
  786. #define _XTAL_GPIO(x) (((x) & 0x7) << 23)
  787. #define CKDLY_AFE BIT(26)
  788. #define CKDLY_USB BIT(27)
  789. #define CKDLY_DIG BIT(28)
  790. #define CKDLY_BT BIT(29)
  791. /* AFE_PLL_CTRL */
  792. #define APLL_EN BIT(0)
  793. #define APLL_320_EN BIT(1)
  794. #define APLL_FREF_SEL BIT(2)
  795. #define APLL_EDGE_SEL BIT(3)
  796. #define APLL_WDOGB BIT(4)
  797. #define APLL_LPFEN BIT(5)
  798. #define APLL_REF_CLK_13MHZ 0x1
  799. #define APLL_REF_CLK_19_2MHZ 0x2
  800. #define APLL_REF_CLK_20MHZ 0x3
  801. #define APLL_REF_CLK_25MHZ 0x4
  802. #define APLL_REF_CLK_26MHZ 0x5
  803. #define APLL_REF_CLK_38_4MHZ 0x6
  804. #define APLL_REF_CLK_40MHZ 0x7
  805. #define APLL_320EN BIT(14)
  806. #define APLL_80EN BIT(15)
  807. #define APLL_1MEN BIT(24)
  808. /* EFUSE_CTRL */
  809. #define ALD_EN BIT(18)
  810. #define EF_PD BIT(19)
  811. #define EF_FLAG BIT(31)
  812. /* EFUSE_TEST */
  813. #define EF_TRPT BIT(7)
  814. #define LDOE25_EN BIT(31)
  815. /* MCUFWDL */
  816. #define MCUFWDL_EN BIT(0)
  817. #define MCUFWDL_RDY BIT(1)
  818. #define FWDL_ChkSum_rpt BIT(2)
  819. #define MACINI_RDY BIT(3)
  820. #define BBINI_RDY BIT(4)
  821. #define RFINI_RDY BIT(5)
  822. #define WINTINI_RDY BIT(6)
  823. #define MAC1_WINTINI_RDY BIT(11)
  824. #define CPRST BIT(23)
  825. /* REG_SYS_CFG */
  826. #define XCLK_VLD BIT(0)
  827. #define ACLK_VLD BIT(1)
  828. #define UCLK_VLD BIT(2)
  829. #define PCLK_VLD BIT(3)
  830. #define PCIRSTB BIT(4)
  831. #define V15_VLD BIT(5)
  832. #define TRP_B15V_EN BIT(7)
  833. #define SIC_IDLE BIT(8)
  834. #define BD_MAC2 BIT(9)
  835. #define BD_MAC1 BIT(10)
  836. #define IC_MACPHY_MODE BIT(11)
  837. #define PAD_HWPD_IDN BIT(22)
  838. #define TRP_VAUX_EN BIT(23)
  839. #define TRP_BT_EN BIT(24)
  840. #define BD_PKG_SEL BIT(25)
  841. #define BD_HCI_SEL BIT(26)
  842. #define TYPE_ID BIT(27)
  843. /* LLT_INIT */
  844. #define _LLT_NO_ACTIVE 0x0
  845. #define _LLT_WRITE_ACCESS 0x1
  846. #define _LLT_READ_ACCESS 0x2
  847. #define _LLT_INIT_DATA(x) ((x) & 0xFF)
  848. #define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8)
  849. #define _LLT_OP(x) (((x) & 0x3) << 30)
  850. #define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3)
  851. /* ----------------------------------------------------- */
  852. /* 0x0400h ~ 0x047Fh Protocol Configuration */
  853. /* ----------------------------------------------------- */
  854. #define RETRY_LIMIT_SHORT_SHIFT 8
  855. #define RETRY_LIMIT_LONG_SHIFT 0
  856. /* ----------------------------------------------------- */
  857. /* 0x0500h ~ 0x05FFh EDCA Configuration */
  858. /* ----------------------------------------------------- */
  859. /* EDCA setting */
  860. #define AC_PARAM_TXOP_LIMIT_OFFSET 16
  861. #define AC_PARAM_ECW_MAX_OFFSET 12
  862. #define AC_PARAM_ECW_MIN_OFFSET 8
  863. #define AC_PARAM_AIFS_OFFSET 0
  864. /* ACMHWCTRL */
  865. #define ACMHW_HWEN BIT(0)
  866. #define ACMHW_BEQEN BIT(1)
  867. #define ACMHW_VIQEN BIT(2)
  868. #define ACMHW_VOQEN BIT(3)
  869. /* ----------------------------------------------------- */
  870. /* 0x0600h ~ 0x07FFh WMAC Configuration */
  871. /* ----------------------------------------------------- */
  872. /* TCR */
  873. #define TSFRST BIT(0)
  874. #define DIS_GCLK BIT(1)
  875. #define PAD_SEL BIT(2)
  876. #define PWR_ST BIT(6)
  877. #define PWRBIT_OW_EN BIT(7)
  878. #define ACRC BIT(8)
  879. #define CFENDFORM BIT(9)
  880. #define ICV BIT(10)
  881. /* SECCFG */
  882. #define SCR_TXUSEDK BIT(0)
  883. #define SCR_RXUSEDK BIT(1)
  884. #define SCR_TXENCENABLE BIT(2)
  885. #define SCR_RXENCENABLE BIT(3)
  886. #define SCR_SKBYA2 BIT(4)
  887. #define SCR_NOSKMC BIT(5)
  888. #define SCR_TXBCUSEDK BIT(6)
  889. #define SCR_RXBCUSEDK BIT(7)
  890. /* General definitions */
  891. #define MAC_ADDR_LEN 6
  892. #define LAST_ENTRY_OF_TX_PKT_BUFFER 255
  893. #define LAST_ENTRY_OF_TX_PKT_BUFFER_DUAL_MAC 127
  894. #define POLLING_LLT_THRESHOLD 20
  895. #define POLLING_READY_TIMEOUT_COUNT 1000
  896. /* Min Spacing related settings. */
  897. #define MAX_MSS_DENSITY_2T 0x13
  898. #define MAX_MSS_DENSITY_1T 0x0A
  899. /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */
  900. /* 1. PMAC duplicate register due to connection: */
  901. /* RF_Mode, TRxRN, NumOf L-STF */
  902. /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */
  903. /* 3. RF register 0x00-2E */
  904. /* 4. Bit Mask for BB/RF register */
  905. /* 5. Other defintion for BB/RF R/W */
  906. /* 3. Page8(0x800) */
  907. #define RFPGA0_RFMOD 0x800
  908. #define RFPGA0_TXINFO 0x804
  909. #define RFPGA0_PSDFUNCTION 0x808
  910. #define RFPGA0_TXGAINSTAGE 0x80c
  911. #define RFPGA0_RFTIMING1 0x810
  912. #define RFPGA0_RFTIMING2 0x814
  913. #define RFPGA0_XA_HSSIPARAMETER1 0x820
  914. #define RFPGA0_XA_HSSIPARAMETER2 0x824
  915. #define RFPGA0_XB_HSSIPARAMETER1 0x828
  916. #define RFPGA0_XB_HSSIPARAMETER2 0x82c
  917. #define RFPGA0_XA_LSSIPARAMETER 0x840
  918. #define RFPGA0_XB_LSSIPARAMETER 0x844
  919. #define RFPGA0_RFWAkEUPPARAMETER 0x850
  920. #define RFPGA0_RFSLEEPUPPARAMETER 0x854
  921. #define RFPGA0_XAB_SWITCHCONTROL 0x858
  922. #define RFPGA0_XCD_SWITCHCONTROL 0x85c
  923. #define RFPGA0_XA_RFINTERFACEOE 0x860
  924. #define RFPGA0_XB_RFINTERFACEOE 0x864
  925. #define RFPGA0_XAB_RFINTERFACESW 0x870
  926. #define RFPGA0_XCD_RFINTERFACESW 0x874
  927. #define RFPGA0_XAB_RFPARAMETER 0x878
  928. #define RFPGA0_XCD_RFPARAMETER 0x87c
  929. #define RFPGA0_ANALOGPARAMETER1 0x880
  930. #define RFPGA0_ANALOGPARAMETER2 0x884
  931. #define RFPGA0_ANALOGPARAMETER3 0x888
  932. #define RFPGA0_ADDALLOCKEN 0x888
  933. #define RFPGA0_ANALOGPARAMETER4 0x88c
  934. #define RFPGA0_XA_LSSIREADBACK 0x8a0
  935. #define RFPGA0_XB_LSSIREADBACK 0x8a4
  936. #define RFPGA0_XC_LSSIREADBACK 0x8a8
  937. #define RFPGA0_XD_LSSIREADBACK 0x8ac
  938. #define RFPGA0_PSDREPORT 0x8b4
  939. #define TRANSCEIVERA_HSPI_READBACK 0x8b8
  940. #define TRANSCEIVERB_HSPI_READBACK 0x8bc
  941. #define RFPGA0_XAB_RFINTERFACERB 0x8e0
  942. #define RFPGA0_XCD_RFINTERFACERB 0x8e4
  943. /* 4. Page9(0x900) */
  944. #define RFPGA1_RFMOD 0x900
  945. #define RFPGA1_TXBLOCK 0x904
  946. #define RFPGA1_DEBUGSELECT 0x908
  947. #define RFPGA1_TXINFO 0x90c
  948. /* 5. PageA(0xA00) */
  949. #define RCCK0_SYSTEM 0xa00
  950. #define RCCK0_AFESSTTING 0xa04
  951. #define RCCK0_CCA 0xa08
  952. #define RCCK0_RXAGC1 0xa0c
  953. #define RCCK0_RXAGC2 0xa10
  954. #define RCCK0_RXHP 0xa14
  955. #define RCCK0_DSPPARAMETER1 0xa18
  956. #define RCCK0_DSPPARAMETER2 0xa1c
  957. #define RCCK0_TXFILTER1 0xa20
  958. #define RCCK0_TXFILTER2 0xa24
  959. #define RCCK0_DEBUGPORT 0xa28
  960. #define RCCK0_FALSEALARMREPORT 0xa2c
  961. #define RCCK0_TRSSIREPORT 0xa50
  962. #define RCCK0_RXREPORT 0xa54
  963. #define RCCK0_FACOUNTERLOWER 0xa5c
  964. #define RCCK0_FACOUNTERUPPER 0xa58
  965. /* 6. PageC(0xC00) */
  966. #define ROFDM0_LSTF 0xc00
  967. #define ROFDM0_TRXPATHENABLE 0xc04
  968. #define ROFDM0_TRMUXPAR 0xc08
  969. #define ROFDM0_TRSWISOLATION 0xc0c
  970. #define ROFDM0_XARXAFE 0xc10
  971. #define ROFDM0_XARXIQIMBALANCE 0xc14
  972. #define ROFDM0_XBRXAFE 0xc18
  973. #define ROFDM0_XBRXIQIMBALANCE 0xc1c
  974. #define ROFDM0_XCRXAFE 0xc20
  975. #define ROFDM0_XCRXIQIMBALANCE 0xc24
  976. #define ROFDM0_XDRXAFE 0xc28
  977. #define ROFDM0_XDRXIQIMBALANCE 0xc2c
  978. #define ROFDM0_RXDETECTOR1 0xc30
  979. #define ROFDM0_RXDETECTOR2 0xc34
  980. #define ROFDM0_RXDETECTOR3 0xc38
  981. #define ROFDM0_RXDETECTOR4 0xc3c
  982. #define ROFDM0_RXDSP 0xc40
  983. #define ROFDM0_CFOANDDAGC 0xc44
  984. #define ROFDM0_CCADROPTHRESHOLD 0xc48
  985. #define ROFDM0_ECCATHRESHOLD 0xc4c
  986. #define ROFDM0_XAAGCCORE1 0xc50
  987. #define ROFDM0_XAAGCCORE2 0xc54
  988. #define ROFDM0_XBAGCCORE1 0xc58
  989. #define ROFDM0_XBAGCCORE2 0xc5c
  990. #define ROFDM0_XCAGCCORE1 0xc60
  991. #define ROFDM0_XCAGCCORE2 0xc64
  992. #define ROFDM0_XDAGCCORE1 0xc68
  993. #define ROFDM0_XDAGCCORE2 0xc6c
  994. #define ROFDM0_AGCPARAMETER1 0xc70
  995. #define ROFDM0_AGCPARAMETER2 0xc74
  996. #define ROFDM0_AGCRSSITABLE 0xc78
  997. #define ROFDM0_HTSTFAGC 0xc7c
  998. #define ROFDM0_XATxIQIMBALANCE 0xc80
  999. #define ROFDM0_XATxAFE 0xc84
  1000. #define ROFDM0_XBTxIQIMBALANCE 0xc88
  1001. #define ROFDM0_XBTxAFE 0xc8c
  1002. #define ROFDM0_XCTxIQIMBALANCE 0xc90
  1003. #define ROFDM0_XCTxAFE 0xc94
  1004. #define ROFDM0_XDTxIQIMBALANCE 0xc98
  1005. #define ROFDM0_XDTxAFE 0xc9c
  1006. #define ROFDM0_RXHPPARAMETER 0xce0
  1007. #define ROFDM0_TXPSEUDONOISEWGT 0xce4
  1008. #define ROFDM0_FRAMESYNC 0xcf0
  1009. #define ROFDM0_DFSREPORT 0xcf4
  1010. #define ROFDM0_TXCOEFF1 0xca4
  1011. #define ROFDM0_TXCOEFF2 0xca8
  1012. #define ROFDM0_TXCOEFF3 0xcac
  1013. #define ROFDM0_TXCOEFF4 0xcb0
  1014. #define ROFDM0_TXCOEFF5 0xcb4
  1015. #define ROFDM0_TXCOEFF6 0xcb8
  1016. /* 7. PageD(0xD00) */
  1017. #define ROFDM1_LSTF 0xd00
  1018. #define ROFDM1_TRXPATHENABLE 0xd04
  1019. #define ROFDM1_CFO 0xd08
  1020. #define ROFDM1_CSI1 0xd10
  1021. #define ROFDM1_SBD 0xd14
  1022. #define ROFDM1_CSI2 0xd18
  1023. #define ROFDM1_CFOTRACKING 0xd2c
  1024. #define ROFDM1_TRXMESAURE1 0xd34
  1025. #define ROFDM1_INTFDET 0xd3c
  1026. #define ROFDM1_PSEUDONOISESTATEAB 0xd50
  1027. #define ROFDM1_PSEUDONOISESTATECD 0xd54
  1028. #define ROFDM1_RXPSEUDONOISEWGT 0xd58
  1029. #define ROFDM_PHYCOUNTER1 0xda0
  1030. #define ROFDM_PHYCOUNTER2 0xda4
  1031. #define ROFDM_PHYCOUNTER3 0xda8
  1032. #define ROFDM_SHORTCFOAB 0xdac
  1033. #define ROFDM_SHORTCFOCD 0xdb0
  1034. #define ROFDM_LONGCFOAB 0xdb4
  1035. #define ROFDM_LONGCFOCD 0xdb8
  1036. #define ROFDM_TAILCFOAB 0xdbc
  1037. #define ROFDM_TAILCFOCD 0xdc0
  1038. #define ROFDM_PWMEASURE1 0xdc4
  1039. #define ROFDM_PWMEASURE2 0xdc8
  1040. #define ROFDM_BWREPORT 0xdcc
  1041. #define ROFDM_AGCREPORT 0xdd0
  1042. #define ROFDM_RXSNR 0xdd4
  1043. #define ROFDM_RXEVMCSI 0xdd8
  1044. #define ROFDM_SIGReport 0xddc
  1045. /* 8. PageE(0xE00) */
  1046. #define RTXAGC_A_RATE18_06 0xe00
  1047. #define RTXAGC_A_RATE54_24 0xe04
  1048. #define RTXAGC_A_CCK1_MCS32 0xe08
  1049. #define RTXAGC_A_MCS03_MCS00 0xe10
  1050. #define RTXAGC_A_MCS07_MCS04 0xe14
  1051. #define RTXAGC_A_MCS11_MCS08 0xe18
  1052. #define RTXAGC_A_MCS15_MCS12 0xe1c
  1053. #define RTXAGC_B_RATE18_06 0x830
  1054. #define RTXAGC_B_RATE54_24 0x834
  1055. #define RTXAGC_B_CCK1_55_MCS32 0x838
  1056. #define RTXAGC_B_MCS03_MCS00 0x83c
  1057. #define RTXAGC_B_MCS07_MCS04 0x848
  1058. #define RTXAGC_B_MCS11_MCS08 0x84c
  1059. #define RTXAGC_B_MCS15_MCS12 0x868
  1060. #define RTXAGC_B_CCK11_A_CCK2_11 0x86c
  1061. /* RL6052 Register definition */
  1062. #define RF_AC 0x00
  1063. #define RF_IQADJ_G1 0x01
  1064. #define RF_IQADJ_G2 0x02
  1065. #define RF_POW_TRSW 0x05
  1066. #define RF_GAIN_RX 0x06
  1067. #define RF_GAIN_TX 0x07
  1068. #define RF_TXM_IDAC 0x08
  1069. #define RF_BS_IQGEN 0x0F
  1070. #define RF_MODE1 0x10
  1071. #define RF_MODE2 0x11
  1072. #define RF_RX_AGC_HP 0x12
  1073. #define RF_TX_AGC 0x13
  1074. #define RF_BIAS 0x14
  1075. #define RF_IPA 0x15
  1076. #define RF_POW_ABILITY 0x17
  1077. #define RF_MODE_AG 0x18
  1078. #define rRfChannel 0x18
  1079. #define RF_CHNLBW 0x18
  1080. #define RF_TOP 0x19
  1081. #define RF_RX_G1 0x1A
  1082. #define RF_RX_G2 0x1B
  1083. #define RF_RX_BB2 0x1C
  1084. #define RF_RX_BB1 0x1D
  1085. #define RF_RCK1 0x1E
  1086. #define RF_RCK2 0x1F
  1087. #define RF_TX_G1 0x20
  1088. #define RF_TX_G2 0x21
  1089. #define RF_TX_G3 0x22
  1090. #define RF_TX_BB1 0x23
  1091. #define RF_T_METER 0x42
  1092. #define RF_SYN_G1 0x25
  1093. #define RF_SYN_G2 0x26
  1094. #define RF_SYN_G3 0x27
  1095. #define RF_SYN_G4 0x28
  1096. #define RF_SYN_G5 0x29
  1097. #define RF_SYN_G6 0x2A
  1098. #define RF_SYN_G7 0x2B
  1099. #define RF_SYN_G8 0x2C
  1100. #define RF_RCK_OS 0x30
  1101. #define RF_TXPA_G1 0x31
  1102. #define RF_TXPA_G2 0x32
  1103. #define RF_TXPA_G3 0x33
  1104. /* Bit Mask */
  1105. /* 2. Page8(0x800) */
  1106. #define BRFMOD 0x1
  1107. #define BCCKTXSC 0x30
  1108. #define BCCKEN 0x1000000
  1109. #define BOFDMEN 0x2000000
  1110. #define B3WIREDATALENGTH 0x800
  1111. #define B3WIREADDRESSLENGTH 0x400
  1112. #define BRFSI_RFENV 0x10
  1113. #define BLSSIREADADDRESS 0x7f800000
  1114. #define BLSSIREADEDGE 0x80000000
  1115. #define BLSSIREADBACKDATA 0xfffff
  1116. /* 4. PageA(0xA00) */
  1117. #define BCCKSIDEBAND 0x10
  1118. /* Other Definition */
  1119. #define BBYTE0 0x1
  1120. #define BBYTE1 0x2
  1121. #define BBYTE2 0x4
  1122. #define BBYTE3 0x8
  1123. #define BWORD0 0x3
  1124. #define BWORD1 0xc
  1125. #define BDWORD 0xf
  1126. #define BMASKBYTE0 0xff
  1127. #define BMASKBYTE1 0xff00
  1128. #define BMASKBYTE2 0xff0000
  1129. #define BMASKBYTE3 0xff000000
  1130. #define BMASKHWORD 0xffff0000
  1131. #define BMASKLWORD 0x0000ffff
  1132. #define BMASKDWORD 0xffffffff
  1133. #define BMASK12BITS 0xfff
  1134. #define BMASKH4BITS 0xf0000000
  1135. #define BMASKOFDM_D 0xffc00000
  1136. #define BMASKCCK 0x3f3f3f3f
  1137. #define BRFREGOFFSETMASK 0xfffff
  1138. #endif