def.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL92D_DEF_H__
  30. #define __RTL92D_DEF_H__
  31. /* Min Spacing related settings. */
  32. #define MAX_MSS_DENSITY_2T 0x13
  33. #define MAX_MSS_DENSITY_1T 0x0A
  34. #define RF6052_MAX_TX_PWR 0x3F
  35. #define RF6052_MAX_REG 0x3F
  36. #define RF6052_MAX_PATH 2
  37. #define HAL_RETRY_LIMIT_INFRA 48
  38. #define HAL_RETRY_LIMIT_AP_ADHOC 7
  39. #define PHY_RSSI_SLID_WIN_MAX 100
  40. #define PHY_LINKQUALITY_SLID_WIN_MAX 20
  41. #define PHY_BEACON_RSSI_SLID_WIN_MAX 10
  42. #define RESET_DELAY_8185 20
  43. #define RT_IBSS_INT_MASKS (IMR_BCNINT | IMR_TBDOK | IMR_TBDER)
  44. #define RT_AC_INT_MASKS (IMR_VIDOK | IMR_VODOK | IMR_BEDOK|IMR_BKDOK)
  45. #define NUM_OF_FIRMWARE_QUEUE 10
  46. #define NUM_OF_PAGES_IN_FW 0x100
  47. #define NUM_OF_PAGE_IN_FW_QUEUE_BK 0x07
  48. #define NUM_OF_PAGE_IN_FW_QUEUE_BE 0x07
  49. #define NUM_OF_PAGE_IN_FW_QUEUE_VI 0x07
  50. #define NUM_OF_PAGE_IN_FW_QUEUE_VO 0x07
  51. #define NUM_OF_PAGE_IN_FW_QUEUE_HCCA 0x0
  52. #define NUM_OF_PAGE_IN_FW_QUEUE_CMD 0x0
  53. #define NUM_OF_PAGE_IN_FW_QUEUE_MGNT 0x02
  54. #define NUM_OF_PAGE_IN_FW_QUEUE_HIGH 0x02
  55. #define NUM_OF_PAGE_IN_FW_QUEUE_BCN 0x2
  56. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB 0xA1
  57. #define NUM_OF_PAGE_IN_FW_QUEUE_BK_DTM 0x026
  58. #define NUM_OF_PAGE_IN_FW_QUEUE_BE_DTM 0x048
  59. #define NUM_OF_PAGE_IN_FW_QUEUE_VI_DTM 0x048
  60. #define NUM_OF_PAGE_IN_FW_QUEUE_VO_DTM 0x026
  61. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB_DTM 0x00
  62. #define MAX_LINES_HWCONFIG_TXT 1000
  63. #define MAX_BYTES_LINE_HWCONFIG_TXT 256
  64. #define SW_THREE_WIRE 0
  65. #define HW_THREE_WIRE 2
  66. #define BT_DEMO_BOARD 0
  67. #define BT_QA_BOARD 1
  68. #define BT_FPGA 2
  69. #define RX_SMOOTH_FACTOR 20
  70. #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
  71. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  72. #define HAL_PRIME_CHNL_OFFSET_UPPER 2
  73. #define MAX_H2C_QUEUE_NUM 10
  74. #define RX_MPDU_QUEUE 0
  75. #define RX_CMD_QUEUE 1
  76. #define RX_MAX_QUEUE 2
  77. #define C2H_RX_CMD_HDR_LEN 8
  78. #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
  79. LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
  80. #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
  81. LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
  82. #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
  83. LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
  84. #define GET_C2H_CMD_CONTINUE(__prxhdr) \
  85. LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
  86. #define GET_C2H_CMD_CONTENT(__prxhdr) \
  87. ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
  88. #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
  89. LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
  90. #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
  91. LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
  92. #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
  93. LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
  94. #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
  95. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
  96. #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
  97. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
  98. #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
  99. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
  100. #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
  101. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
  102. #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
  103. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
  104. #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
  105. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
  106. /*
  107. * 92D chip ver:
  108. * BIT8: IS 92D
  109. * BIT9: single phy
  110. * BIT10: C-cut
  111. * BIT11: D-cut
  112. */
  113. /* Chip specific */
  114. #define CHIP_92C BIT(0)
  115. #define CHIP_92C_1T2R BIT(1)
  116. #define CHIP_8723 BIT(2) /* RTL8723 With BT feature */
  117. #define CHIP_8723_DRV_REV BIT(3) /* RTL8723 Driver Revised */
  118. #define NORMAL_CHIP BIT(4)
  119. #define CHIP_VENDOR_UMC BIT(5)
  120. #define CHIP_VENDOR_UMC_B_CUT BIT(6) /* Chip version for ECO */
  121. /* for 92D */
  122. #define CHIP_92D BIT(8)
  123. #define CHIP_92D_SINGLEPHY BIT(9)
  124. #define CHIP_92D_C_CUT BIT(10)
  125. #define CHIP_92D_D_CUT BIT(11)
  126. enum version_8192d {
  127. VERSION_TEST_CHIP_88C = 0x00,
  128. VERSION_TEST_CHIP_92C = 0x01,
  129. VERSION_NORMAL_TSMC_CHIP_88C = 0x10,
  130. VERSION_NORMAL_TSMC_CHIP_92C = 0x11,
  131. VERSION_NORMAL_TSMC_CHIP_92C_1T2R = 0x13,
  132. VERSION_NORMAL_UMC_CHIP_88C_A_CUT = 0x30,
  133. VERSION_NORMAL_UMC_CHIP_92C_A_CUT = 0x31,
  134. VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT = 0x33,
  135. VERSION_NORMA_UMC_CHIP_8723_1T1R_A_CUT = 0x34,
  136. VERSION_NORMA_UMC_CHIP_8723_1T1R_B_CUT = 0x3c,
  137. VERSION_NORMAL_UMC_CHIP_88C_B_CUT = 0x70,
  138. VERSION_NORMAL_UMC_CHIP_92C_B_CUT = 0x71,
  139. VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT = 0x73,
  140. VERSION_TEST_CHIP_92D_SINGLEPHY = 0x300,
  141. VERSION_TEST_CHIP_92D_DUALPHY = 0x100,
  142. VERSION_NORMAL_CHIP_92D_SINGLEPHY = 0x310,
  143. VERSION_NORMAL_CHIP_92D_DUALPHY = 0x110,
  144. VERSION_NORMAL_CHIP_92D_C_CUT_SINGLEPHY = 0x710,
  145. VERSION_NORMAL_CHIP_92D_C_CUT_DUALPHY = 0x510,
  146. VERSION_NORMAL_CHIP_92D_D_CUT_SINGLEPHY = 0xB10,
  147. VERSION_NORMAL_CHIP_92D_D_CUT_DUALPHY = 0x910,
  148. };
  149. #define IS_92D_SINGLEPHY(version) \
  150. ((version & CHIP_92D_SINGLEPHY) ? true : false)
  151. #define IS_92D_C_CUT(version) \
  152. ((version & CHIP_92D_C_CUT) ? true : false)
  153. #define IS_92D_D_CUT(version) \
  154. ((version & CHIP_92D_D_CUT) ? true : false)
  155. enum rf_optype {
  156. RF_OP_BY_SW_3WIRE = 0,
  157. RF_OP_BY_FW,
  158. RF_OP_MAX
  159. };
  160. enum rtl_desc_qsel {
  161. QSLT_BK = 0x2,
  162. QSLT_BE = 0x0,
  163. QSLT_VI = 0x5,
  164. QSLT_VO = 0x7,
  165. QSLT_BEACON = 0x10,
  166. QSLT_HIGH = 0x11,
  167. QSLT_MGNT = 0x12,
  168. QSLT_CMD = 0x13,
  169. };
  170. enum rtl_desc92d_rate {
  171. DESC92D_RATE1M = 0x00,
  172. DESC92D_RATE2M = 0x01,
  173. DESC92D_RATE5_5M = 0x02,
  174. DESC92D_RATE11M = 0x03,
  175. DESC92D_RATE6M = 0x04,
  176. DESC92D_RATE9M = 0x05,
  177. DESC92D_RATE12M = 0x06,
  178. DESC92D_RATE18M = 0x07,
  179. DESC92D_RATE24M = 0x08,
  180. DESC92D_RATE36M = 0x09,
  181. DESC92D_RATE48M = 0x0a,
  182. DESC92D_RATE54M = 0x0b,
  183. DESC92D_RATEMCS0 = 0x0c,
  184. DESC92D_RATEMCS1 = 0x0d,
  185. DESC92D_RATEMCS2 = 0x0e,
  186. DESC92D_RATEMCS3 = 0x0f,
  187. DESC92D_RATEMCS4 = 0x10,
  188. DESC92D_RATEMCS5 = 0x11,
  189. DESC92D_RATEMCS6 = 0x12,
  190. DESC92D_RATEMCS7 = 0x13,
  191. DESC92D_RATEMCS8 = 0x14,
  192. DESC92D_RATEMCS9 = 0x15,
  193. DESC92D_RATEMCS10 = 0x16,
  194. DESC92D_RATEMCS11 = 0x17,
  195. DESC92D_RATEMCS12 = 0x18,
  196. DESC92D_RATEMCS13 = 0x19,
  197. DESC92D_RATEMCS14 = 0x1a,
  198. DESC92D_RATEMCS15 = 0x1b,
  199. DESC92D_RATEMCS15_SG = 0x1c,
  200. DESC92D_RATEMCS32 = 0x20,
  201. };
  202. enum channel_plan {
  203. CHPL_FCC = 0,
  204. CHPL_IC = 1,
  205. CHPL_ETSI = 2,
  206. CHPL_SPAIN = 3,
  207. CHPL_FRANCE = 4,
  208. CHPL_MKK = 5,
  209. CHPL_MKK1 = 6,
  210. CHPL_ISRAEL = 7,
  211. CHPL_TELEC = 8,
  212. CHPL_GLOBAL = 9,
  213. CHPL_WORLD = 10,
  214. };
  215. struct phy_sts_cck_8192d {
  216. u8 adc_pwdb_X[4];
  217. u8 sq_rpt;
  218. u8 cck_agc_rpt;
  219. };
  220. struct h2c_cmd_8192c {
  221. u8 element_id;
  222. u32 cmd_len;
  223. u8 *p_cmdbuffer;
  224. };
  225. struct txpower_info {
  226. u8 cck_index[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  227. u8 ht40_1sindex[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  228. u8 ht40_2sindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  229. u8 ht20indexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  230. u8 ofdmindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  231. u8 ht40maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  232. u8 ht20maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  233. u8 tssi_a[3]; /* 5GL/5GM/5GH */
  234. u8 tssi_b[3];
  235. };
  236. #endif