hw.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include "../wifi.h"
  31. #include "../efuse.h"
  32. #include "../base.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../usb.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "mac.h"
  40. #include "dm.h"
  41. #include "hw.h"
  42. #include "../rtl8192ce/hw.h"
  43. #include "trx.h"
  44. #include "led.h"
  45. #include "table.h"
  46. static void _rtl92cu_phy_param_tab_init(struct ieee80211_hw *hw)
  47. {
  48. struct rtl_priv *rtlpriv = rtl_priv(hw);
  49. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  50. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  51. rtlphy->hwparam_tables[MAC_REG].length = RTL8192CUMAC_2T_ARRAYLENGTH;
  52. rtlphy->hwparam_tables[MAC_REG].pdata = RTL8192CUMAC_2T_ARRAY;
  53. if (IS_HIGHT_PA(rtlefuse->board_type)) {
  54. rtlphy->hwparam_tables[PHY_REG_PG].length =
  55. RTL8192CUPHY_REG_Array_PG_HPLength;
  56. rtlphy->hwparam_tables[PHY_REG_PG].pdata =
  57. RTL8192CUPHY_REG_Array_PG_HP;
  58. } else {
  59. rtlphy->hwparam_tables[PHY_REG_PG].length =
  60. RTL8192CUPHY_REG_ARRAY_PGLENGTH;
  61. rtlphy->hwparam_tables[PHY_REG_PG].pdata =
  62. RTL8192CUPHY_REG_ARRAY_PG;
  63. }
  64. /* 2T */
  65. rtlphy->hwparam_tables[PHY_REG_2T].length =
  66. RTL8192CUPHY_REG_2TARRAY_LENGTH;
  67. rtlphy->hwparam_tables[PHY_REG_2T].pdata =
  68. RTL8192CUPHY_REG_2TARRAY;
  69. rtlphy->hwparam_tables[RADIOA_2T].length =
  70. RTL8192CURADIOA_2TARRAYLENGTH;
  71. rtlphy->hwparam_tables[RADIOA_2T].pdata =
  72. RTL8192CURADIOA_2TARRAY;
  73. rtlphy->hwparam_tables[RADIOB_2T].length =
  74. RTL8192CURADIOB_2TARRAYLENGTH;
  75. rtlphy->hwparam_tables[RADIOB_2T].pdata =
  76. RTL8192CU_RADIOB_2TARRAY;
  77. rtlphy->hwparam_tables[AGCTAB_2T].length =
  78. RTL8192CUAGCTAB_2TARRAYLENGTH;
  79. rtlphy->hwparam_tables[AGCTAB_2T].pdata =
  80. RTL8192CUAGCTAB_2TARRAY;
  81. /* 1T */
  82. if (IS_HIGHT_PA(rtlefuse->board_type)) {
  83. rtlphy->hwparam_tables[PHY_REG_1T].length =
  84. RTL8192CUPHY_REG_1T_HPArrayLength;
  85. rtlphy->hwparam_tables[PHY_REG_1T].pdata =
  86. RTL8192CUPHY_REG_1T_HPArray;
  87. rtlphy->hwparam_tables[RADIOA_1T].length =
  88. RTL8192CURadioA_1T_HPArrayLength;
  89. rtlphy->hwparam_tables[RADIOA_1T].pdata =
  90. RTL8192CURadioA_1T_HPArray;
  91. rtlphy->hwparam_tables[RADIOB_1T].length =
  92. RTL8192CURADIOB_1TARRAYLENGTH;
  93. rtlphy->hwparam_tables[RADIOB_1T].pdata =
  94. RTL8192CU_RADIOB_1TARRAY;
  95. rtlphy->hwparam_tables[AGCTAB_1T].length =
  96. RTL8192CUAGCTAB_1T_HPArrayLength;
  97. rtlphy->hwparam_tables[AGCTAB_1T].pdata =
  98. Rtl8192CUAGCTAB_1T_HPArray;
  99. } else {
  100. rtlphy->hwparam_tables[PHY_REG_1T].length =
  101. RTL8192CUPHY_REG_1TARRAY_LENGTH;
  102. rtlphy->hwparam_tables[PHY_REG_1T].pdata =
  103. RTL8192CUPHY_REG_1TARRAY;
  104. rtlphy->hwparam_tables[RADIOA_1T].length =
  105. RTL8192CURADIOA_1TARRAYLENGTH;
  106. rtlphy->hwparam_tables[RADIOA_1T].pdata =
  107. RTL8192CU_RADIOA_1TARRAY;
  108. rtlphy->hwparam_tables[RADIOB_1T].length =
  109. RTL8192CURADIOB_1TARRAYLENGTH;
  110. rtlphy->hwparam_tables[RADIOB_1T].pdata =
  111. RTL8192CU_RADIOB_1TARRAY;
  112. rtlphy->hwparam_tables[AGCTAB_1T].length =
  113. RTL8192CUAGCTAB_1TARRAYLENGTH;
  114. rtlphy->hwparam_tables[AGCTAB_1T].pdata =
  115. RTL8192CUAGCTAB_1TARRAY;
  116. }
  117. }
  118. static void _rtl92cu_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  119. bool autoload_fail,
  120. u8 *hwinfo)
  121. {
  122. struct rtl_priv *rtlpriv = rtl_priv(hw);
  123. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  124. u8 rf_path, index, tempval;
  125. u16 i;
  126. for (rf_path = 0; rf_path < 2; rf_path++) {
  127. for (i = 0; i < 3; i++) {
  128. if (!autoload_fail) {
  129. rtlefuse->
  130. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  131. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  132. rtlefuse->
  133. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  134. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  135. i];
  136. } else {
  137. rtlefuse->
  138. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  139. EEPROM_DEFAULT_TXPOWERLEVEL;
  140. rtlefuse->
  141. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  142. EEPROM_DEFAULT_TXPOWERLEVEL;
  143. }
  144. }
  145. }
  146. for (i = 0; i < 3; i++) {
  147. if (!autoload_fail)
  148. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  149. else
  150. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  151. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
  152. (tempval & 0xf);
  153. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
  154. ((tempval & 0xf0) >> 4);
  155. }
  156. for (rf_path = 0; rf_path < 2; rf_path++)
  157. for (i = 0; i < 3; i++)
  158. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  159. ("RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  160. i, rtlefuse->
  161. eeprom_chnlarea_txpwr_cck[rf_path][i]));
  162. for (rf_path = 0; rf_path < 2; rf_path++)
  163. for (i = 0; i < 3; i++)
  164. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  165. ("RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  166. rf_path, i,
  167. rtlefuse->
  168. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]));
  169. for (rf_path = 0; rf_path < 2; rf_path++)
  170. for (i = 0; i < 3; i++)
  171. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  172. ("RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  173. rf_path, i,
  174. rtlefuse->
  175. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  176. [i]));
  177. for (rf_path = 0; rf_path < 2; rf_path++) {
  178. for (i = 0; i < 14; i++) {
  179. index = _rtl92c_get_chnl_group((u8) i);
  180. rtlefuse->txpwrlevel_cck[rf_path][i] =
  181. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  182. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  183. rtlefuse->
  184. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  185. if ((rtlefuse->
  186. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  187. rtlefuse->
  188. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
  189. > 0) {
  190. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  191. rtlefuse->
  192. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  193. [index] - rtlefuse->
  194. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  195. [index];
  196. } else {
  197. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  198. }
  199. }
  200. for (i = 0; i < 14; i++) {
  201. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  202. ("RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  203. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  204. rtlefuse->txpwrlevel_cck[rf_path][i],
  205. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  206. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]));
  207. }
  208. }
  209. for (i = 0; i < 3; i++) {
  210. if (!autoload_fail) {
  211. rtlefuse->eeprom_pwrlimit_ht40[i] =
  212. hwinfo[EEPROM_TXPWR_GROUP + i];
  213. rtlefuse->eeprom_pwrlimit_ht20[i] =
  214. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  215. } else {
  216. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  217. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  218. }
  219. }
  220. for (rf_path = 0; rf_path < 2; rf_path++) {
  221. for (i = 0; i < 14; i++) {
  222. index = _rtl92c_get_chnl_group((u8) i);
  223. if (rf_path == RF90_PATH_A) {
  224. rtlefuse->pwrgroup_ht20[rf_path][i] =
  225. (rtlefuse->eeprom_pwrlimit_ht20[index]
  226. & 0xf);
  227. rtlefuse->pwrgroup_ht40[rf_path][i] =
  228. (rtlefuse->eeprom_pwrlimit_ht40[index]
  229. & 0xf);
  230. } else if (rf_path == RF90_PATH_B) {
  231. rtlefuse->pwrgroup_ht20[rf_path][i] =
  232. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  233. & 0xf0) >> 4);
  234. rtlefuse->pwrgroup_ht40[rf_path][i] =
  235. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  236. & 0xf0) >> 4);
  237. }
  238. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  239. ("RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  240. rf_path, i,
  241. rtlefuse->pwrgroup_ht20[rf_path][i]));
  242. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  243. ("RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  244. rf_path, i,
  245. rtlefuse->pwrgroup_ht40[rf_path][i]));
  246. }
  247. }
  248. for (i = 0; i < 14; i++) {
  249. index = _rtl92c_get_chnl_group((u8) i);
  250. if (!autoload_fail)
  251. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  252. else
  253. tempval = EEPROM_DEFAULT_HT20_DIFF;
  254. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  255. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  256. ((tempval >> 4) & 0xF);
  257. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  258. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  259. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  260. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  261. index = _rtl92c_get_chnl_group((u8) i);
  262. if (!autoload_fail)
  263. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  264. else
  265. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  266. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  267. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  268. ((tempval >> 4) & 0xF);
  269. }
  270. rtlefuse->legacy_ht_txpowerdiff =
  271. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  272. for (i = 0; i < 14; i++)
  273. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  274. ("RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  275. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]));
  276. for (i = 0; i < 14; i++)
  277. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  278. ("RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  279. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]));
  280. for (i = 0; i < 14; i++)
  281. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  282. ("RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  283. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]));
  284. for (i = 0; i < 14; i++)
  285. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  286. ("RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  287. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]));
  288. if (!autoload_fail)
  289. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  290. else
  291. rtlefuse->eeprom_regulatory = 0;
  292. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  293. ("eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory));
  294. if (!autoload_fail) {
  295. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  296. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  297. } else {
  298. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  299. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  300. }
  301. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  302. ("TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  303. rtlefuse->eeprom_tssi[RF90_PATH_A],
  304. rtlefuse->eeprom_tssi[RF90_PATH_B]));
  305. if (!autoload_fail)
  306. tempval = hwinfo[EEPROM_THERMAL_METER];
  307. else
  308. tempval = EEPROM_DEFAULT_THERMALMETER;
  309. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  310. if (rtlefuse->eeprom_thermalmeter < 0x06 ||
  311. rtlefuse->eeprom_thermalmeter > 0x1c)
  312. rtlefuse->eeprom_thermalmeter = 0x12;
  313. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  314. rtlefuse->apk_thermalmeterignore = true;
  315. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  316. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  317. ("thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter));
  318. }
  319. static void _rtl92cu_read_board_type(struct ieee80211_hw *hw, u8 *contents)
  320. {
  321. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  322. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  323. u8 boardType;
  324. if (IS_NORMAL_CHIP(rtlhal->version)) {
  325. boardType = ((contents[EEPROM_RF_OPT1]) &
  326. BOARD_TYPE_NORMAL_MASK) >> 5; /*bit[7:5]*/
  327. } else {
  328. boardType = contents[EEPROM_RF_OPT4];
  329. boardType &= BOARD_TYPE_TEST_MASK;
  330. }
  331. rtlefuse->board_type = boardType;
  332. if (IS_HIGHT_PA(rtlefuse->board_type))
  333. rtlefuse->external_pa = 1;
  334. pr_info("Board Type %x\n", rtlefuse->board_type);
  335. #ifdef CONFIG_ANTENNA_DIVERSITY
  336. /* Antenna Diversity setting. */
  337. if (registry_par->antdiv_cfg == 2) /* 2: From Efuse */
  338. rtl_efuse->antenna_cfg = (contents[EEPROM_RF_OPT1]&0x18)>>3;
  339. else
  340. rtl_efuse->antenna_cfg = registry_par->antdiv_cfg; /* 0:OFF, */
  341. pr_info("Antenna Config %x\n", rtl_efuse->antenna_cfg);
  342. #endif
  343. }
  344. #ifdef CONFIG_BT_COEXIST
  345. static void _update_bt_param(_adapter *padapter)
  346. {
  347. struct btcoexist_priv *pbtpriv = &(padapter->halpriv.bt_coexist);
  348. struct registry_priv *registry_par = &padapter->registrypriv;
  349. if (2 != registry_par->bt_iso) {
  350. /* 0:Low, 1:High, 2:From Efuse */
  351. pbtpriv->BT_Ant_isolation = registry_par->bt_iso;
  352. }
  353. if (registry_par->bt_sco == 1) {
  354. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter, 4.Busy,
  355. * 5.OtherBusy */
  356. pbtpriv->BT_Service = BT_OtherAction;
  357. } else if (registry_par->bt_sco == 2) {
  358. pbtpriv->BT_Service = BT_SCO;
  359. } else if (registry_par->bt_sco == 4) {
  360. pbtpriv->BT_Service = BT_Busy;
  361. } else if (registry_par->bt_sco == 5) {
  362. pbtpriv->BT_Service = BT_OtherBusy;
  363. } else {
  364. pbtpriv->BT_Service = BT_Idle;
  365. }
  366. pbtpriv->BT_Ampdu = registry_par->bt_ampdu;
  367. pbtpriv->bCOBT = _TRUE;
  368. pbtpriv->BtEdcaUL = 0;
  369. pbtpriv->BtEdcaDL = 0;
  370. pbtpriv->BtRssiState = 0xff;
  371. pbtpriv->bInitSet = _FALSE;
  372. pbtpriv->bBTBusyTraffic = _FALSE;
  373. pbtpriv->bBTTrafficModeSet = _FALSE;
  374. pbtpriv->bBTNonTrafficModeSet = _FALSE;
  375. pbtpriv->CurrentState = 0;
  376. pbtpriv->PreviousState = 0;
  377. pr_info("BT Coexistance = %s\n",
  378. (pbtpriv->BT_Coexist == _TRUE) ? "enable" : "disable");
  379. if (pbtpriv->BT_Coexist) {
  380. if (pbtpriv->BT_Ant_Num == Ant_x2)
  381. pr_info("BlueTooth BT_Ant_Num = Antx2\n");
  382. else if (pbtpriv->BT_Ant_Num == Ant_x1)
  383. pr_info("BlueTooth BT_Ant_Num = Antx1\n");
  384. switch (pbtpriv->BT_CoexistType) {
  385. case BT_2Wire:
  386. pr_info("BlueTooth BT_CoexistType = BT_2Wire\n");
  387. break;
  388. case BT_ISSC_3Wire:
  389. pr_info("BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
  390. break;
  391. case BT_Accel:
  392. pr_info("BlueTooth BT_CoexistType = BT_Accel\n");
  393. break;
  394. case BT_CSR_BC4:
  395. pr_info("BlueTooth BT_CoexistType = BT_CSR_BC4\n");
  396. break;
  397. case BT_CSR_BC8:
  398. pr_info("BlueTooth BT_CoexistType = BT_CSR_BC8\n");
  399. break;
  400. case BT_RTL8756:
  401. pr_info("BlueTooth BT_CoexistType = BT_RTL8756\n");
  402. break;
  403. default:
  404. pr_info("BlueTooth BT_CoexistType = Unknown\n");
  405. break;
  406. }
  407. pr_info("BlueTooth BT_Ant_isolation = %d\n",
  408. pbtpriv->BT_Ant_isolation);
  409. switch (pbtpriv->BT_Service) {
  410. case BT_OtherAction:
  411. pr_info("BlueTooth BT_Service = BT_OtherAction\n");
  412. break;
  413. case BT_SCO:
  414. pr_info("BlueTooth BT_Service = BT_SCO\n");
  415. break;
  416. case BT_Busy:
  417. pr_info("BlueTooth BT_Service = BT_Busy\n");
  418. break;
  419. case BT_OtherBusy:
  420. pr_info("BlueTooth BT_Service = BT_OtherBusy\n");
  421. break;
  422. default:
  423. pr_info("BlueTooth BT_Service = BT_Idle\n");
  424. break;
  425. }
  426. pr_info("BT_RadioSharedType = 0x%x\n",
  427. pbtpriv->BT_RadioSharedType);
  428. }
  429. }
  430. #define GET_BT_COEXIST(priv) (&priv->bt_coexist)
  431. static void _rtl92cu_read_bluetooth_coexistInfo(struct ieee80211_hw *hw,
  432. u8 *contents,
  433. bool bautoloadfailed);
  434. {
  435. HAL_DATA_TYPE *pHalData = GET_HAL_DATA(Adapter);
  436. bool isNormal = IS_NORMAL_CHIP(pHalData->VersionID);
  437. struct btcoexist_priv *pbtpriv = &pHalData->bt_coexist;
  438. u8 rf_opt4;
  439. _rtw_memset(pbtpriv, 0, sizeof(struct btcoexist_priv));
  440. if (AutoloadFail) {
  441. pbtpriv->BT_Coexist = _FALSE;
  442. pbtpriv->BT_CoexistType = BT_2Wire;
  443. pbtpriv->BT_Ant_Num = Ant_x2;
  444. pbtpriv->BT_Ant_isolation = 0;
  445. pbtpriv->BT_RadioSharedType = BT_Radio_Shared;
  446. return;
  447. }
  448. if (isNormal) {
  449. if (pHalData->BoardType == BOARD_USB_COMBO)
  450. pbtpriv->BT_Coexist = _TRUE;
  451. else
  452. pbtpriv->BT_Coexist = ((PROMContent[EEPROM_RF_OPT3] &
  453. 0x20) >> 5); /* bit[5] */
  454. rf_opt4 = PROMContent[EEPROM_RF_OPT4];
  455. pbtpriv->BT_CoexistType = ((rf_opt4&0xe)>>1); /* bit [3:1] */
  456. pbtpriv->BT_Ant_Num = (rf_opt4&0x1); /* bit [0] */
  457. pbtpriv->BT_Ant_isolation = ((rf_opt4&0x10)>>4); /* bit [4] */
  458. pbtpriv->BT_RadioSharedType = ((rf_opt4&0x20)>>5); /* bit [5] */
  459. } else {
  460. pbtpriv->BT_Coexist = (PROMContent[EEPROM_RF_OPT4] >> 4) ?
  461. _TRUE : _FALSE;
  462. }
  463. _update_bt_param(Adapter);
  464. }
  465. #endif
  466. static void _rtl92cu_read_adapter_info(struct ieee80211_hw *hw)
  467. {
  468. struct rtl_priv *rtlpriv = rtl_priv(hw);
  469. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  470. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  471. u16 i, usvalue;
  472. u8 hwinfo[HWSET_MAX_SIZE] = {0};
  473. u16 eeprom_id;
  474. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  475. rtl_efuse_shadow_map_update(hw);
  476. memcpy((void *)hwinfo,
  477. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  478. HWSET_MAX_SIZE);
  479. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  480. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  481. ("RTL819X Not boot from eeprom, check it !!"));
  482. }
  483. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, ("MAP\n"),
  484. hwinfo, HWSET_MAX_SIZE);
  485. eeprom_id = *((u16 *)&hwinfo[0]);
  486. if (eeprom_id != RTL8190_EEPROM_ID) {
  487. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  488. ("EEPROM ID(%#x) is invalid!!\n", eeprom_id));
  489. rtlefuse->autoload_failflag = true;
  490. } else {
  491. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  492. rtlefuse->autoload_failflag = false;
  493. }
  494. if (rtlefuse->autoload_failflag)
  495. return;
  496. for (i = 0; i < 6; i += 2) {
  497. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  498. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  499. }
  500. pr_info("MAC address: %pM\n", rtlefuse->dev_addr);
  501. _rtl92cu_read_txpower_info_from_hwpg(hw,
  502. rtlefuse->autoload_failflag, hwinfo);
  503. rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
  504. rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
  505. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  506. (" VID = 0x%02x PID = 0x%02x\n",
  507. rtlefuse->eeprom_vid, rtlefuse->eeprom_did));
  508. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  509. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  510. rtlefuse->txpwr_fromeprom = true;
  511. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  512. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  513. ("EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid));
  514. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  515. switch (rtlefuse->eeprom_oemid) {
  516. case EEPROM_CID_DEFAULT:
  517. if (rtlefuse->eeprom_did == 0x8176) {
  518. if ((rtlefuse->eeprom_svid == 0x103C &&
  519. rtlefuse->eeprom_smid == 0x1629))
  520. rtlhal->oem_id = RT_CID_819x_HP;
  521. else
  522. rtlhal->oem_id = RT_CID_DEFAULT;
  523. } else {
  524. rtlhal->oem_id = RT_CID_DEFAULT;
  525. }
  526. break;
  527. case EEPROM_CID_TOSHIBA:
  528. rtlhal->oem_id = RT_CID_TOSHIBA;
  529. break;
  530. case EEPROM_CID_QMI:
  531. rtlhal->oem_id = RT_CID_819x_QMI;
  532. break;
  533. case EEPROM_CID_WHQL:
  534. default:
  535. rtlhal->oem_id = RT_CID_DEFAULT;
  536. break;
  537. }
  538. }
  539. _rtl92cu_read_board_type(hw, hwinfo);
  540. #ifdef CONFIG_BT_COEXIST
  541. _rtl92cu_read_bluetooth_coexistInfo(hw, hwinfo,
  542. rtlefuse->autoload_failflag);
  543. #endif
  544. }
  545. static void _rtl92cu_hal_customized_behavior(struct ieee80211_hw *hw)
  546. {
  547. struct rtl_priv *rtlpriv = rtl_priv(hw);
  548. struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
  549. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  550. switch (rtlhal->oem_id) {
  551. case RT_CID_819x_HP:
  552. usb_priv->ledctl.led_opendrain = true;
  553. break;
  554. case RT_CID_819x_Lenovo:
  555. case RT_CID_DEFAULT:
  556. case RT_CID_TOSHIBA:
  557. case RT_CID_CCX:
  558. case RT_CID_819x_Acer:
  559. case RT_CID_WHQL:
  560. default:
  561. break;
  562. }
  563. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  564. ("RT Customized ID: 0x%02X\n", rtlhal->oem_id));
  565. }
  566. void rtl92cu_read_eeprom_info(struct ieee80211_hw *hw)
  567. {
  568. struct rtl_priv *rtlpriv = rtl_priv(hw);
  569. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  570. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  571. u8 tmp_u1b;
  572. if (!IS_NORMAL_CHIP(rtlhal->version))
  573. return;
  574. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  575. rtlefuse->epromtype = (tmp_u1b & BOOT_FROM_EEPROM) ?
  576. EEPROM_93C46 : EEPROM_BOOT_EFUSE;
  577. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from %s\n",
  578. (tmp_u1b & BOOT_FROM_EEPROM) ? "EERROM" : "EFUSE"));
  579. rtlefuse->autoload_failflag = (tmp_u1b & EEPROM_EN) ? false : true;
  580. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload %s\n",
  581. (tmp_u1b & EEPROM_EN) ? "OK!!" : "ERR!!"));
  582. _rtl92cu_read_adapter_info(hw);
  583. _rtl92cu_hal_customized_behavior(hw);
  584. return;
  585. }
  586. static int _rtl92cu_init_power_on(struct ieee80211_hw *hw)
  587. {
  588. struct rtl_priv *rtlpriv = rtl_priv(hw);
  589. int status = 0;
  590. u16 value16;
  591. u8 value8;
  592. /* polling autoload done. */
  593. u32 pollingCount = 0;
  594. do {
  595. if (rtl_read_byte(rtlpriv, REG_APS_FSMCO) & PFM_ALDN) {
  596. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  597. ("Autoload Done!\n"));
  598. break;
  599. }
  600. if (pollingCount++ > 100) {
  601. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  602. ("Failed to polling REG_APS_FSMCO[PFM_ALDN]"
  603. " done!\n"));
  604. return -ENODEV;
  605. }
  606. } while (true);
  607. /* 0. RSV_CTRL 0x1C[7:0] = 0 unlock ISO/CLK/Power control register */
  608. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
  609. /* Power on when re-enter from IPS/Radio off/card disable */
  610. /* enable SPS into PWM mode */
  611. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  612. udelay(100);
  613. value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
  614. if (0 == (value8 & LDV12_EN)) {
  615. value8 |= LDV12_EN;
  616. rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
  617. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  618. (" power-on :REG_LDOV12D_CTRL Reg0x21:0x%02x.\n",
  619. value8));
  620. udelay(100);
  621. value8 = rtl_read_byte(rtlpriv, REG_SYS_ISO_CTRL);
  622. value8 &= ~ISO_MD2PP;
  623. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, value8);
  624. }
  625. /* auto enable WLAN */
  626. pollingCount = 0;
  627. value16 = rtl_read_word(rtlpriv, REG_APS_FSMCO);
  628. value16 |= APFM_ONMAC;
  629. rtl_write_word(rtlpriv, REG_APS_FSMCO, value16);
  630. do {
  631. if (!(rtl_read_word(rtlpriv, REG_APS_FSMCO) & APFM_ONMAC)) {
  632. pr_info("MAC auto ON okay!\n");
  633. break;
  634. }
  635. if (pollingCount++ > 100) {
  636. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  637. ("Failed to polling REG_APS_FSMCO[APFM_ONMAC]"
  638. " done!\n"));
  639. return -ENODEV;
  640. }
  641. } while (true);
  642. /* Enable Radio ,GPIO ,and LED function */
  643. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x0812);
  644. /* release RF digital isolation */
  645. value16 = rtl_read_word(rtlpriv, REG_SYS_ISO_CTRL);
  646. value16 &= ~ISO_DIOR;
  647. rtl_write_word(rtlpriv, REG_SYS_ISO_CTRL, value16);
  648. /* Reconsider when to do this operation after asking HWSD. */
  649. pollingCount = 0;
  650. rtl_write_byte(rtlpriv, REG_APSD_CTRL, (rtl_read_byte(rtlpriv,
  651. REG_APSD_CTRL) & ~BIT(6)));
  652. do {
  653. pollingCount++;
  654. } while ((pollingCount < 200) &&
  655. (rtl_read_byte(rtlpriv, REG_APSD_CTRL) & BIT(7)));
  656. /* Enable MAC DMA/WMAC/SCHEDULE/SEC block */
  657. value16 = rtl_read_word(rtlpriv, REG_CR);
  658. value16 |= (HCI_TXDMA_EN | HCI_RXDMA_EN | TXDMA_EN | RXDMA_EN |
  659. PROTOCOL_EN | SCHEDULE_EN | MACTXEN | MACRXEN | ENSEC);
  660. rtl_write_word(rtlpriv, REG_CR, value16);
  661. return status;
  662. }
  663. static void _rtl92cu_init_queue_reserved_page(struct ieee80211_hw *hw,
  664. bool wmm_enable,
  665. u8 out_ep_num,
  666. u8 queue_sel)
  667. {
  668. struct rtl_priv *rtlpriv = rtl_priv(hw);
  669. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  670. bool isChipN = IS_NORMAL_CHIP(rtlhal->version);
  671. u32 outEPNum = (u32)out_ep_num;
  672. u32 numHQ = 0;
  673. u32 numLQ = 0;
  674. u32 numNQ = 0;
  675. u32 numPubQ;
  676. u32 value32;
  677. u8 value8;
  678. u32 txQPageNum, txQPageUnit, txQRemainPage;
  679. if (!wmm_enable) {
  680. numPubQ = (isChipN) ? CHIP_B_PAGE_NUM_PUBQ :
  681. CHIP_A_PAGE_NUM_PUBQ;
  682. txQPageNum = TX_TOTAL_PAGE_NUMBER - numPubQ;
  683. txQPageUnit = txQPageNum/outEPNum;
  684. txQRemainPage = txQPageNum % outEPNum;
  685. if (queue_sel & TX_SELE_HQ)
  686. numHQ = txQPageUnit;
  687. if (queue_sel & TX_SELE_LQ)
  688. numLQ = txQPageUnit;
  689. /* HIGH priority queue always present in the configuration of
  690. * 2 out-ep. Remainder pages have assigned to High queue */
  691. if ((outEPNum > 1) && (txQRemainPage))
  692. numHQ += txQRemainPage;
  693. /* NOTE: This step done before writting REG_RQPN. */
  694. if (isChipN) {
  695. if (queue_sel & TX_SELE_NQ)
  696. numNQ = txQPageUnit;
  697. value8 = (u8)_NPQ(numNQ);
  698. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
  699. }
  700. } else {
  701. /* for WMM ,number of out-ep must more than or equal to 2! */
  702. numPubQ = isChipN ? WMM_CHIP_B_PAGE_NUM_PUBQ :
  703. WMM_CHIP_A_PAGE_NUM_PUBQ;
  704. if (queue_sel & TX_SELE_HQ) {
  705. numHQ = isChipN ? WMM_CHIP_B_PAGE_NUM_HPQ :
  706. WMM_CHIP_A_PAGE_NUM_HPQ;
  707. }
  708. if (queue_sel & TX_SELE_LQ) {
  709. numLQ = isChipN ? WMM_CHIP_B_PAGE_NUM_LPQ :
  710. WMM_CHIP_A_PAGE_NUM_LPQ;
  711. }
  712. /* NOTE: This step done before writting REG_RQPN. */
  713. if (isChipN) {
  714. if (queue_sel & TX_SELE_NQ)
  715. numNQ = WMM_CHIP_B_PAGE_NUM_NPQ;
  716. value8 = (u8)_NPQ(numNQ);
  717. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
  718. }
  719. }
  720. /* TX DMA */
  721. value32 = _HPQ(numHQ) | _LPQ(numLQ) | _PUBQ(numPubQ) | LD_RQPN;
  722. rtl_write_dword(rtlpriv, REG_RQPN, value32);
  723. }
  724. static void _rtl92c_init_trx_buffer(struct ieee80211_hw *hw, bool wmm_enable)
  725. {
  726. struct rtl_priv *rtlpriv = rtl_priv(hw);
  727. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  728. u8 txpktbuf_bndy;
  729. u8 value8;
  730. if (!wmm_enable)
  731. txpktbuf_bndy = TX_PAGE_BOUNDARY;
  732. else /* for WMM */
  733. txpktbuf_bndy = (IS_NORMAL_CHIP(rtlhal->version))
  734. ? WMM_CHIP_B_TX_PAGE_BOUNDARY
  735. : WMM_CHIP_A_TX_PAGE_BOUNDARY;
  736. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  737. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  738. rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD, txpktbuf_bndy);
  739. rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
  740. rtl_write_byte(rtlpriv, REG_TDECTRL+1, txpktbuf_bndy);
  741. rtl_write_word(rtlpriv, (REG_TRXFF_BNDY + 2), 0x27FF);
  742. value8 = _PSRX(RX_PAGE_SIZE_REG_VALUE) | _PSTX(PBP_128);
  743. rtl_write_byte(rtlpriv, REG_PBP, value8);
  744. }
  745. static void _rtl92c_init_chipN_reg_priority(struct ieee80211_hw *hw, u16 beQ,
  746. u16 bkQ, u16 viQ, u16 voQ,
  747. u16 mgtQ, u16 hiQ)
  748. {
  749. struct rtl_priv *rtlpriv = rtl_priv(hw);
  750. u16 value16 = (rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0x7);
  751. value16 |= _TXDMA_BEQ_MAP(beQ) | _TXDMA_BKQ_MAP(bkQ) |
  752. _TXDMA_VIQ_MAP(viQ) | _TXDMA_VOQ_MAP(voQ) |
  753. _TXDMA_MGQ_MAP(mgtQ) | _TXDMA_HIQ_MAP(hiQ);
  754. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, value16);
  755. }
  756. static void _rtl92cu_init_chipN_one_out_ep_priority(struct ieee80211_hw *hw,
  757. bool wmm_enable,
  758. u8 queue_sel)
  759. {
  760. u16 uninitialized_var(value);
  761. switch (queue_sel) {
  762. case TX_SELE_HQ:
  763. value = QUEUE_HIGH;
  764. break;
  765. case TX_SELE_LQ:
  766. value = QUEUE_LOW;
  767. break;
  768. case TX_SELE_NQ:
  769. value = QUEUE_NORMAL;
  770. break;
  771. default:
  772. WARN_ON(1); /* Shall not reach here! */
  773. break;
  774. }
  775. _rtl92c_init_chipN_reg_priority(hw, value, value, value, value,
  776. value, value);
  777. pr_info("Tx queue select: 0x%02x\n", queue_sel);
  778. }
  779. static void _rtl92cu_init_chipN_two_out_ep_priority(struct ieee80211_hw *hw,
  780. bool wmm_enable,
  781. u8 queue_sel)
  782. {
  783. u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
  784. u16 uninitialized_var(valueHi);
  785. u16 uninitialized_var(valueLow);
  786. switch (queue_sel) {
  787. case (TX_SELE_HQ | TX_SELE_LQ):
  788. valueHi = QUEUE_HIGH;
  789. valueLow = QUEUE_LOW;
  790. break;
  791. case (TX_SELE_NQ | TX_SELE_LQ):
  792. valueHi = QUEUE_NORMAL;
  793. valueLow = QUEUE_LOW;
  794. break;
  795. case (TX_SELE_HQ | TX_SELE_NQ):
  796. valueHi = QUEUE_HIGH;
  797. valueLow = QUEUE_NORMAL;
  798. break;
  799. default:
  800. WARN_ON(1);
  801. break;
  802. }
  803. if (!wmm_enable) {
  804. beQ = valueLow;
  805. bkQ = valueLow;
  806. viQ = valueHi;
  807. voQ = valueHi;
  808. mgtQ = valueHi;
  809. hiQ = valueHi;
  810. } else {/* for WMM ,CONFIG_OUT_EP_WIFI_MODE */
  811. beQ = valueHi;
  812. bkQ = valueLow;
  813. viQ = valueLow;
  814. voQ = valueHi;
  815. mgtQ = valueHi;
  816. hiQ = valueHi;
  817. }
  818. _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
  819. pr_info("Tx queue select: 0x%02x\n", queue_sel);
  820. }
  821. static void _rtl92cu_init_chipN_three_out_ep_priority(struct ieee80211_hw *hw,
  822. bool wmm_enable,
  823. u8 queue_sel)
  824. {
  825. u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
  826. struct rtl_priv *rtlpriv = rtl_priv(hw);
  827. if (!wmm_enable) { /* typical setting */
  828. beQ = QUEUE_LOW;
  829. bkQ = QUEUE_LOW;
  830. viQ = QUEUE_NORMAL;
  831. voQ = QUEUE_HIGH;
  832. mgtQ = QUEUE_HIGH;
  833. hiQ = QUEUE_HIGH;
  834. } else { /* for WMM */
  835. beQ = QUEUE_LOW;
  836. bkQ = QUEUE_NORMAL;
  837. viQ = QUEUE_NORMAL;
  838. voQ = QUEUE_HIGH;
  839. mgtQ = QUEUE_HIGH;
  840. hiQ = QUEUE_HIGH;
  841. }
  842. _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
  843. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  844. ("Tx queue select :0x%02x..\n", queue_sel));
  845. }
  846. static void _rtl92cu_init_chipN_queue_priority(struct ieee80211_hw *hw,
  847. bool wmm_enable,
  848. u8 out_ep_num,
  849. u8 queue_sel)
  850. {
  851. switch (out_ep_num) {
  852. case 1:
  853. _rtl92cu_init_chipN_one_out_ep_priority(hw, wmm_enable,
  854. queue_sel);
  855. break;
  856. case 2:
  857. _rtl92cu_init_chipN_two_out_ep_priority(hw, wmm_enable,
  858. queue_sel);
  859. break;
  860. case 3:
  861. _rtl92cu_init_chipN_three_out_ep_priority(hw, wmm_enable,
  862. queue_sel);
  863. break;
  864. default:
  865. WARN_ON(1); /* Shall not reach here! */
  866. break;
  867. }
  868. }
  869. static void _rtl92cu_init_chipT_queue_priority(struct ieee80211_hw *hw,
  870. bool wmm_enable,
  871. u8 out_ep_num,
  872. u8 queue_sel)
  873. {
  874. u8 hq_sele = 0;
  875. struct rtl_priv *rtlpriv = rtl_priv(hw);
  876. switch (out_ep_num) {
  877. case 2: /* (TX_SELE_HQ|TX_SELE_LQ) */
  878. if (!wmm_enable) /* typical setting */
  879. hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_MGTQ |
  880. HQSEL_HIQ;
  881. else /* for WMM */
  882. hq_sele = HQSEL_VOQ | HQSEL_BEQ | HQSEL_MGTQ |
  883. HQSEL_HIQ;
  884. break;
  885. case 1:
  886. if (TX_SELE_LQ == queue_sel) {
  887. /* map all endpoint to Low queue */
  888. hq_sele = 0;
  889. } else if (TX_SELE_HQ == queue_sel) {
  890. /* map all endpoint to High queue */
  891. hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_BEQ |
  892. HQSEL_BKQ | HQSEL_MGTQ | HQSEL_HIQ;
  893. }
  894. break;
  895. default:
  896. WARN_ON(1); /* Shall not reach here! */
  897. break;
  898. }
  899. rtl_write_byte(rtlpriv, (REG_TRXDMA_CTRL+1), hq_sele);
  900. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  901. ("Tx queue select :0x%02x..\n", hq_sele));
  902. }
  903. static void _rtl92cu_init_queue_priority(struct ieee80211_hw *hw,
  904. bool wmm_enable,
  905. u8 out_ep_num,
  906. u8 queue_sel)
  907. {
  908. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  909. if (IS_NORMAL_CHIP(rtlhal->version))
  910. _rtl92cu_init_chipN_queue_priority(hw, wmm_enable, out_ep_num,
  911. queue_sel);
  912. else
  913. _rtl92cu_init_chipT_queue_priority(hw, wmm_enable, out_ep_num,
  914. queue_sel);
  915. }
  916. static void _rtl92cu_init_usb_aggregation(struct ieee80211_hw *hw)
  917. {
  918. }
  919. static void _rtl92cu_init_wmac_setting(struct ieee80211_hw *hw)
  920. {
  921. u16 value16;
  922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  923. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  924. mac->rx_conf = (RCR_APM | RCR_AM | RCR_ADF | RCR_AB | RCR_APPFCS |
  925. RCR_APP_ICV | RCR_AMF | RCR_HTC_LOC_CTRL |
  926. RCR_APP_MIC | RCR_APP_PHYSTS | RCR_ACRC32);
  927. rtl_write_dword(rtlpriv, REG_RCR, mac->rx_conf);
  928. /* Accept all multicast address */
  929. rtl_write_dword(rtlpriv, REG_MAR, 0xFFFFFFFF);
  930. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xFFFFFFFF);
  931. /* Accept all management frames */
  932. value16 = 0xFFFF;
  933. rtl92c_set_mgt_filter(hw, value16);
  934. /* Reject all control frame - default value is 0 */
  935. rtl92c_set_ctrl_filter(hw, 0x0);
  936. /* Accept all data frames */
  937. value16 = 0xFFFF;
  938. rtl92c_set_data_filter(hw, value16);
  939. }
  940. static int _rtl92cu_init_mac(struct ieee80211_hw *hw)
  941. {
  942. struct rtl_priv *rtlpriv = rtl_priv(hw);
  943. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  944. struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
  945. struct rtl_usb *rtlusb = rtl_usbdev(usb_priv);
  946. int err = 0;
  947. u32 boundary = 0;
  948. u8 wmm_enable = false; /* TODO */
  949. u8 out_ep_nums = rtlusb->out_ep_nums;
  950. u8 queue_sel = rtlusb->out_queue_sel;
  951. err = _rtl92cu_init_power_on(hw);
  952. if (err) {
  953. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  954. ("Failed to init power on!\n"));
  955. return err;
  956. }
  957. if (!wmm_enable) {
  958. boundary = TX_PAGE_BOUNDARY;
  959. } else { /* for WMM */
  960. boundary = (IS_NORMAL_CHIP(rtlhal->version))
  961. ? WMM_CHIP_B_TX_PAGE_BOUNDARY
  962. : WMM_CHIP_A_TX_PAGE_BOUNDARY;
  963. }
  964. if (false == rtl92c_init_llt_table(hw, boundary)) {
  965. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  966. ("Failed to init LLT Table!\n"));
  967. return -EINVAL;
  968. }
  969. _rtl92cu_init_queue_reserved_page(hw, wmm_enable, out_ep_nums,
  970. queue_sel);
  971. _rtl92c_init_trx_buffer(hw, wmm_enable);
  972. _rtl92cu_init_queue_priority(hw, wmm_enable, out_ep_nums,
  973. queue_sel);
  974. /* Get Rx PHY status in order to report RSSI and others. */
  975. rtl92c_init_driver_info_size(hw, RTL92C_DRIVER_INFO_SIZE);
  976. rtl92c_init_interrupt(hw);
  977. rtl92c_init_network_type(hw);
  978. _rtl92cu_init_wmac_setting(hw);
  979. rtl92c_init_adaptive_ctrl(hw);
  980. rtl92c_init_edca(hw);
  981. rtl92c_init_rate_fallback(hw);
  982. rtl92c_init_retry_function(hw);
  983. _rtl92cu_init_usb_aggregation(hw);
  984. rtlpriv->cfg->ops->set_bw_mode(hw, NL80211_CHAN_HT20);
  985. rtl92c_set_min_space(hw, IS_92C_SERIAL(rtlhal->version));
  986. rtl92c_init_beacon_parameters(hw, rtlhal->version);
  987. rtl92c_init_ampdu_aggregation(hw);
  988. rtl92c_init_beacon_max_error(hw, true);
  989. return err;
  990. }
  991. void rtl92cu_enable_hw_security_config(struct ieee80211_hw *hw)
  992. {
  993. struct rtl_priv *rtlpriv = rtl_priv(hw);
  994. u8 sec_reg_value = 0x0;
  995. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  996. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  997. ("PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  998. rtlpriv->sec.pairwise_enc_algorithm,
  999. rtlpriv->sec.group_enc_algorithm));
  1000. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  1001. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1002. ("not open sw encryption\n"));
  1003. return;
  1004. }
  1005. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  1006. if (rtlpriv->sec.use_defaultkey) {
  1007. sec_reg_value |= SCR_TxUseDK;
  1008. sec_reg_value |= SCR_RxUseDK;
  1009. }
  1010. if (IS_NORMAL_CHIP(rtlhal->version))
  1011. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  1012. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  1013. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1014. ("The SECR-value %x\n", sec_reg_value));
  1015. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  1016. }
  1017. static void _rtl92cu_hw_configure(struct ieee80211_hw *hw)
  1018. {
  1019. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1020. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1021. /* To Fix MAC loopback mode fail. */
  1022. rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
  1023. rtl_write_byte(rtlpriv, 0x15, 0xe9);
  1024. /* HW SEQ CTRL */
  1025. /* set 0x0 to 0xFF by tynli. Default enable HW SEQ NUM. */
  1026. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  1027. /* fixed USB interface interference issue */
  1028. rtl_write_byte(rtlpriv, 0xfe40, 0xe0);
  1029. rtl_write_byte(rtlpriv, 0xfe41, 0x8d);
  1030. rtl_write_byte(rtlpriv, 0xfe42, 0x80);
  1031. rtlusb->reg_bcn_ctrl_val = 0x18;
  1032. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
  1033. }
  1034. static void _InitPABias(struct ieee80211_hw *hw)
  1035. {
  1036. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1037. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1038. u8 pa_setting;
  1039. /* FIXED PA current issue */
  1040. pa_setting = efuse_read_1byte(hw, 0x1FA);
  1041. if (!(pa_setting & BIT(0))) {
  1042. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x0F406);
  1043. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x4F406);
  1044. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x8F406);
  1045. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0xCF406);
  1046. }
  1047. if (!(pa_setting & BIT(1)) && IS_NORMAL_CHIP(rtlhal->version) &&
  1048. IS_92C_SERIAL(rtlhal->version)) {
  1049. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x0F406);
  1050. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x4F406);
  1051. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x8F406);
  1052. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0xCF406);
  1053. }
  1054. if (!(pa_setting & BIT(4))) {
  1055. pa_setting = rtl_read_byte(rtlpriv, 0x16);
  1056. pa_setting &= 0x0F;
  1057. rtl_write_byte(rtlpriv, 0x16, pa_setting | 0x90);
  1058. }
  1059. }
  1060. static void _InitAntenna_Selection(struct ieee80211_hw *hw)
  1061. {
  1062. #ifdef CONFIG_ANTENNA_DIVERSITY
  1063. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1064. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1065. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1066. if (pHalData->AntDivCfg == 0)
  1067. return;
  1068. if (rtlphy->rf_type == RF_1T1R) {
  1069. rtl_write_dword(rtlpriv, REG_LEDCFG0,
  1070. rtl_read_dword(rtlpriv,
  1071. REG_LEDCFG0)|BIT(23));
  1072. rtl_set_bbreg(hw, rFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
  1073. if (rtl_get_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300) ==
  1074. Antenna_A)
  1075. pHalData->CurAntenna = Antenna_A;
  1076. else
  1077. pHalData->CurAntenna = Antenna_B;
  1078. }
  1079. #endif
  1080. }
  1081. static void _dump_registers(struct ieee80211_hw *hw)
  1082. {
  1083. }
  1084. static void _update_mac_setting(struct ieee80211_hw *hw)
  1085. {
  1086. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1087. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1088. mac->rx_conf = rtl_read_dword(rtlpriv, REG_RCR);
  1089. mac->rx_mgt_filter = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  1090. mac->rx_ctrl_filter = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  1091. mac->rx_data_filter = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  1092. }
  1093. int rtl92cu_hw_init(struct ieee80211_hw *hw)
  1094. {
  1095. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1096. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1097. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1098. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1099. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1100. int err = 0;
  1101. static bool iqk_initialized;
  1102. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CU;
  1103. err = _rtl92cu_init_mac(hw);
  1104. if (err) {
  1105. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("init mac failed!\n"));
  1106. return err;
  1107. }
  1108. err = rtl92c_download_fw(hw);
  1109. if (err) {
  1110. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1111. ("Failed to download FW. Init HW without FW now..\n"));
  1112. err = 1;
  1113. rtlhal->fw_ready = false;
  1114. return err;
  1115. } else {
  1116. rtlhal->fw_ready = true;
  1117. }
  1118. rtlhal->last_hmeboxnum = 0; /* h2c */
  1119. _rtl92cu_phy_param_tab_init(hw);
  1120. rtl92cu_phy_mac_config(hw);
  1121. rtl92cu_phy_bb_config(hw);
  1122. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  1123. rtl92c_phy_rf_config(hw);
  1124. if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
  1125. !IS_92C_SERIAL(rtlhal->version)) {
  1126. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  1127. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  1128. }
  1129. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  1130. RF_CHNLBW, RFREG_OFFSET_MASK);
  1131. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  1132. RF_CHNLBW, RFREG_OFFSET_MASK);
  1133. rtl92cu_bb_block_on(hw);
  1134. rtl_cam_reset_all_entry(hw);
  1135. rtl92cu_enable_hw_security_config(hw);
  1136. ppsc->rfpwr_state = ERFON;
  1137. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  1138. if (ppsc->rfpwr_state == ERFON) {
  1139. rtl92c_phy_set_rfpath_switch(hw, 1);
  1140. if (iqk_initialized) {
  1141. rtl92c_phy_iq_calibrate(hw, false);
  1142. } else {
  1143. rtl92c_phy_iq_calibrate(hw, false);
  1144. iqk_initialized = true;
  1145. }
  1146. rtl92c_dm_check_txpower_tracking(hw);
  1147. rtl92c_phy_lc_calibrate(hw);
  1148. }
  1149. _rtl92cu_hw_configure(hw);
  1150. _InitPABias(hw);
  1151. _InitAntenna_Selection(hw);
  1152. _update_mac_setting(hw);
  1153. rtl92c_dm_init(hw);
  1154. _dump_registers(hw);
  1155. return err;
  1156. }
  1157. static void _DisableRFAFEAndResetBB(struct ieee80211_hw *hw)
  1158. {
  1159. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1160. /**************************************
  1161. a. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue
  1162. b. RF path 0 offset 0x00 = 0x00 disable RF
  1163. c. APSD_CTRL 0x600[7:0] = 0x40
  1164. d. SYS_FUNC_EN 0x02[7:0] = 0x16 reset BB state machine
  1165. e. SYS_FUNC_EN 0x02[7:0] = 0x14 reset BB state machine
  1166. ***************************************/
  1167. u8 eRFPath = 0, value8 = 0;
  1168. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1169. rtl_set_rfreg(hw, (enum radio_path)eRFPath, 0x0, MASKBYTE0, 0x0);
  1170. value8 |= APSDOFF;
  1171. rtl_write_byte(rtlpriv, REG_APSD_CTRL, value8); /*0x40*/
  1172. value8 = 0;
  1173. value8 |= (FEN_USBD | FEN_USBA | FEN_BB_GLB_RSTn);
  1174. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8);/*0x16*/
  1175. value8 &= (~FEN_BB_GLB_RSTn);
  1176. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8); /*0x14*/
  1177. }
  1178. static void _ResetDigitalProcedure1(struct ieee80211_hw *hw, bool bWithoutHWSM)
  1179. {
  1180. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1181. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1182. if (rtlhal->fw_version <= 0x20) {
  1183. /*****************************
  1184. f. MCUFWDL 0x80[7:0]=0 reset MCU ready status
  1185. g. SYS_FUNC_EN 0x02[10]= 0 reset MCU reg, (8051 reset)
  1186. h. SYS_FUNC_EN 0x02[15-12]= 5 reset MAC reg, DCORE
  1187. i. SYS_FUNC_EN 0x02[10]= 1 enable MCU reg, (8051 enable)
  1188. ******************************/
  1189. u16 valu16 = 0;
  1190. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1191. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  1192. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 &
  1193. (~FEN_CPUEN))); /* reset MCU ,8051 */
  1194. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN)&0x0FFF;
  1195. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
  1196. (FEN_HWPDN|FEN_ELDR))); /* reset MAC */
  1197. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  1198. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
  1199. FEN_CPUEN)); /* enable MCU ,8051 */
  1200. } else {
  1201. u8 retry_cnts = 0;
  1202. /* IF fw in RAM code, do reset */
  1203. if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(1)) {
  1204. /* reset MCU ready status */
  1205. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1206. if (rtlhal->fw_ready) {
  1207. /* 8051 reset by self */
  1208. rtl_write_byte(rtlpriv, REG_HMETFR+3, 0x20);
  1209. while ((retry_cnts++ < 100) &&
  1210. (FEN_CPUEN & rtl_read_word(rtlpriv,
  1211. REG_SYS_FUNC_EN))) {
  1212. udelay(50);
  1213. }
  1214. if (retry_cnts >= 100) {
  1215. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1216. ("#####=> 8051 reset failed!.."
  1217. ".......................\n"););
  1218. /* if 8051 reset fail, reset MAC. */
  1219. rtl_write_byte(rtlpriv,
  1220. REG_SYS_FUNC_EN + 1,
  1221. 0x50);
  1222. udelay(100);
  1223. }
  1224. }
  1225. }
  1226. /* Reset MAC and Enable 8051 */
  1227. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x54);
  1228. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1229. }
  1230. if (bWithoutHWSM) {
  1231. /*****************************
  1232. Without HW auto state machine
  1233. g.SYS_CLKR 0x08[15:0] = 0x30A3 disable MAC clock
  1234. h.AFE_PLL_CTRL 0x28[7:0] = 0x80 disable AFE PLL
  1235. i.AFE_XTAL_CTRL 0x24[15:0] = 0x880F gated AFE DIG_CLOCK
  1236. j.SYS_ISu_CTRL 0x00[7:0] = 0xF9 isolated digital to PON
  1237. ******************************/
  1238. rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
  1239. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1240. rtl_write_word(rtlpriv, REG_AFE_XTAL_CTRL, 0x880F);
  1241. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, 0xF9);
  1242. }
  1243. }
  1244. static void _ResetDigitalProcedure2(struct ieee80211_hw *hw)
  1245. {
  1246. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1247. /*****************************
  1248. k. SYS_FUNC_EN 0x03[7:0] = 0x44 disable ELDR runction
  1249. l. SYS_CLKR 0x08[15:0] = 0x3083 disable ELDR clock
  1250. m. SYS_ISO_CTRL 0x01[7:0] = 0x83 isolated ELDR to PON
  1251. ******************************/
  1252. rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
  1253. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL+1, 0x82);
  1254. }
  1255. static void _DisableGPIO(struct ieee80211_hw *hw)
  1256. {
  1257. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1258. /***************************************
  1259. j. GPIO_PIN_CTRL 0x44[31:0]=0x000
  1260. k. Value = GPIO_PIN_CTRL[7:0]
  1261. l. GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); write ext PIN level
  1262. m. GPIO_MUXCFG 0x42 [15:0] = 0x0780
  1263. n. LEDCFG 0x4C[15:0] = 0x8080
  1264. ***************************************/
  1265. u8 value8;
  1266. u16 value16;
  1267. u32 value32;
  1268. /* 1. Disable GPIO[7:0] */
  1269. rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, 0x0000);
  1270. value32 = rtl_read_dword(rtlpriv, REG_GPIO_PIN_CTRL) & 0xFFFF00FF;
  1271. value8 = (u8) (value32&0x000000FF);
  1272. value32 |= ((value8<<8) | 0x00FF0000);
  1273. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, value32);
  1274. /* 2. Disable GPIO[10:8] */
  1275. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+3, 0x00);
  1276. value16 = rtl_read_word(rtlpriv, REG_GPIO_MUXCFG+2) & 0xFF0F;
  1277. value8 = (u8) (value16&0x000F);
  1278. value16 |= ((value8<<4) | 0x0780);
  1279. rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, value16);
  1280. /* 3. Disable LED0 & 1 */
  1281. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1282. }
  1283. static void _DisableAnalog(struct ieee80211_hw *hw, bool bWithoutHWSM)
  1284. {
  1285. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1286. u16 value16 = 0;
  1287. u8 value8 = 0;
  1288. if (bWithoutHWSM) {
  1289. /*****************************
  1290. n. LDOA15_CTRL 0x20[7:0] = 0x04 disable A15 power
  1291. o. LDOV12D_CTRL 0x21[7:0] = 0x54 disable digital core power
  1292. r. When driver call disable, the ASIC will turn off remaining
  1293. clock automatically
  1294. ******************************/
  1295. rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
  1296. value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
  1297. value8 &= (~LDV12_EN);
  1298. rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
  1299. }
  1300. /*****************************
  1301. h. SPS0_CTRL 0x11[7:0] = 0x23 enter PFM mode
  1302. i. APS_FSMCO 0x04[15:0] = 0x4802 set USB suspend
  1303. ******************************/
  1304. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1305. value16 |= (APDM_HOST | AFSM_HSUS | PFM_ALDN);
  1306. rtl_write_word(rtlpriv, REG_APS_FSMCO, (u16)value16);
  1307. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
  1308. }
  1309. static void _CardDisableHWSM(struct ieee80211_hw *hw)
  1310. {
  1311. /* ==== RF Off Sequence ==== */
  1312. _DisableRFAFEAndResetBB(hw);
  1313. /* ==== Reset digital sequence ====== */
  1314. _ResetDigitalProcedure1(hw, false);
  1315. /* ==== Pull GPIO PIN to balance level and LED control ====== */
  1316. _DisableGPIO(hw);
  1317. /* ==== Disable analog sequence === */
  1318. _DisableAnalog(hw, false);
  1319. }
  1320. static void _CardDisableWithoutHWSM(struct ieee80211_hw *hw)
  1321. {
  1322. /*==== RF Off Sequence ==== */
  1323. _DisableRFAFEAndResetBB(hw);
  1324. /* ==== Reset digital sequence ====== */
  1325. _ResetDigitalProcedure1(hw, true);
  1326. /* ==== Pull GPIO PIN to balance level and LED control ====== */
  1327. _DisableGPIO(hw);
  1328. /* ==== Reset digital sequence ====== */
  1329. _ResetDigitalProcedure2(hw);
  1330. /* ==== Disable analog sequence === */
  1331. _DisableAnalog(hw, true);
  1332. }
  1333. static void _rtl92cu_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  1334. u8 set_bits, u8 clear_bits)
  1335. {
  1336. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1337. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1338. rtlusb->reg_bcn_ctrl_val |= set_bits;
  1339. rtlusb->reg_bcn_ctrl_val &= ~clear_bits;
  1340. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlusb->reg_bcn_ctrl_val);
  1341. }
  1342. static void _rtl92cu_stop_tx_beacon(struct ieee80211_hw *hw)
  1343. {
  1344. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1345. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1346. u8 tmp1byte = 0;
  1347. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1348. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  1349. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1350. tmp1byte & (~BIT(6)));
  1351. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  1352. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  1353. tmp1byte &= ~(BIT(0));
  1354. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  1355. } else {
  1356. rtl_write_byte(rtlpriv, REG_TXPAUSE,
  1357. rtl_read_byte(rtlpriv, REG_TXPAUSE) | BIT(6));
  1358. }
  1359. }
  1360. static void _rtl92cu_resume_tx_beacon(struct ieee80211_hw *hw)
  1361. {
  1362. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1363. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1364. u8 tmp1byte = 0;
  1365. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1366. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  1367. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1368. tmp1byte | BIT(6));
  1369. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  1370. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  1371. tmp1byte |= BIT(0);
  1372. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  1373. } else {
  1374. rtl_write_byte(rtlpriv, REG_TXPAUSE,
  1375. rtl_read_byte(rtlpriv, REG_TXPAUSE) & (~BIT(6)));
  1376. }
  1377. }
  1378. static void _rtl92cu_enable_bcn_sub_func(struct ieee80211_hw *hw)
  1379. {
  1380. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1381. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1382. if (IS_NORMAL_CHIP(rtlhal->version))
  1383. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(1));
  1384. else
  1385. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1386. }
  1387. static void _rtl92cu_disable_bcn_sub_func(struct ieee80211_hw *hw)
  1388. {
  1389. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1390. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1391. if (IS_NORMAL_CHIP(rtlhal->version))
  1392. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(1), 0);
  1393. else
  1394. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1395. }
  1396. static int _rtl92cu_set_media_status(struct ieee80211_hw *hw,
  1397. enum nl80211_iftype type)
  1398. {
  1399. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1400. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  1401. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1402. bt_msr &= 0xfc;
  1403. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xFF);
  1404. if (type == NL80211_IFTYPE_UNSPECIFIED || type ==
  1405. NL80211_IFTYPE_STATION) {
  1406. _rtl92cu_stop_tx_beacon(hw);
  1407. _rtl92cu_enable_bcn_sub_func(hw);
  1408. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  1409. _rtl92cu_resume_tx_beacon(hw);
  1410. _rtl92cu_disable_bcn_sub_func(hw);
  1411. } else {
  1412. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("Set HW_VAR_MEDIA_"
  1413. "STATUS:No such media status(%x).\n", type));
  1414. }
  1415. switch (type) {
  1416. case NL80211_IFTYPE_UNSPECIFIED:
  1417. bt_msr |= MSR_NOLINK;
  1418. ledaction = LED_CTL_LINK;
  1419. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1420. ("Set Network type to NO LINK!\n"));
  1421. break;
  1422. case NL80211_IFTYPE_ADHOC:
  1423. bt_msr |= MSR_ADHOC;
  1424. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1425. ("Set Network type to Ad Hoc!\n"));
  1426. break;
  1427. case NL80211_IFTYPE_STATION:
  1428. bt_msr |= MSR_INFRA;
  1429. ledaction = LED_CTL_LINK;
  1430. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1431. ("Set Network type to STA!\n"));
  1432. break;
  1433. case NL80211_IFTYPE_AP:
  1434. bt_msr |= MSR_AP;
  1435. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1436. ("Set Network type to AP!\n"));
  1437. break;
  1438. default:
  1439. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1440. ("Network type %d not support!\n", type));
  1441. goto error_out;
  1442. }
  1443. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  1444. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1445. if ((bt_msr & 0xfc) == MSR_AP)
  1446. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1447. else
  1448. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1449. return 0;
  1450. error_out:
  1451. return 1;
  1452. }
  1453. void rtl92cu_card_disable(struct ieee80211_hw *hw)
  1454. {
  1455. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1456. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1457. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1458. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1459. enum nl80211_iftype opmode;
  1460. mac->link_state = MAC80211_NOLINK;
  1461. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1462. _rtl92cu_set_media_status(hw, opmode);
  1463. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1464. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1465. if (rtlusb->disableHWSM)
  1466. _CardDisableHWSM(hw);
  1467. else
  1468. _CardDisableWithoutHWSM(hw);
  1469. }
  1470. void rtl92cu_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1471. {
  1472. /* dummy routine needed for callback from rtl_op_configure_filter() */
  1473. }
  1474. /*========================================================================== */
  1475. static void _rtl92cu_set_check_bssid(struct ieee80211_hw *hw,
  1476. enum nl80211_iftype type)
  1477. {
  1478. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1479. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  1480. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1481. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1482. u8 filterout_non_associated_bssid = false;
  1483. switch (type) {
  1484. case NL80211_IFTYPE_ADHOC:
  1485. case NL80211_IFTYPE_STATION:
  1486. filterout_non_associated_bssid = true;
  1487. break;
  1488. case NL80211_IFTYPE_UNSPECIFIED:
  1489. case NL80211_IFTYPE_AP:
  1490. default:
  1491. break;
  1492. }
  1493. if (filterout_non_associated_bssid) {
  1494. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1495. switch (rtlphy->current_io_type) {
  1496. case IO_CMD_RESUME_DM_BY_SCAN:
  1497. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1498. rtlpriv->cfg->ops->set_hw_reg(hw,
  1499. HW_VAR_RCR, (u8 *)(&reg_rcr));
  1500. /* enable update TSF */
  1501. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1502. break;
  1503. case IO_CMD_PAUSE_DM_BY_SCAN:
  1504. reg_rcr &= ~(RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1505. rtlpriv->cfg->ops->set_hw_reg(hw,
  1506. HW_VAR_RCR, (u8 *)(&reg_rcr));
  1507. /* disable update TSF */
  1508. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1509. break;
  1510. }
  1511. } else {
  1512. reg_rcr |= (RCR_CBSSID);
  1513. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1514. (u8 *)(&reg_rcr));
  1515. _rtl92cu_set_bcn_ctrl_reg(hw, 0, (BIT(4)|BIT(5)));
  1516. }
  1517. } else if (filterout_non_associated_bssid == false) {
  1518. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1519. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1520. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1521. (u8 *)(&reg_rcr));
  1522. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1523. } else {
  1524. reg_rcr &= (~RCR_CBSSID);
  1525. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1526. (u8 *)(&reg_rcr));
  1527. _rtl92cu_set_bcn_ctrl_reg(hw, (BIT(4)|BIT(5)), 0);
  1528. }
  1529. }
  1530. }
  1531. int rtl92cu_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1532. {
  1533. if (_rtl92cu_set_media_status(hw, type))
  1534. return -EOPNOTSUPP;
  1535. _rtl92cu_set_check_bssid(hw, type);
  1536. return 0;
  1537. }
  1538. static void _InitBeaconParameters(struct ieee80211_hw *hw)
  1539. {
  1540. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1541. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1542. rtl_write_word(rtlpriv, REG_BCN_CTRL, 0x1010);
  1543. /* TODO: Remove these magic number */
  1544. rtl_write_word(rtlpriv, REG_TBTT_PROHIBIT, 0x6404);
  1545. rtl_write_byte(rtlpriv, REG_DRVERLYINT, DRIVER_EARLY_INT_TIME);
  1546. rtl_write_byte(rtlpriv, REG_BCNDMATIM, BCN_DMA_ATIME_INT_TIME);
  1547. /* Change beacon AIFS to the largest number
  1548. * beacause test chip does not contension before sending beacon. */
  1549. if (IS_NORMAL_CHIP(rtlhal->version))
  1550. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660F);
  1551. else
  1552. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x66FF);
  1553. }
  1554. static void _beacon_function_enable(struct ieee80211_hw *hw, bool Enable,
  1555. bool Linked)
  1556. {
  1557. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1558. _rtl92cu_set_bcn_ctrl_reg(hw, (BIT(4) | BIT(3) | BIT(1)), 0x00);
  1559. rtl_write_byte(rtlpriv, REG_RD_CTRL+1, 0x6F);
  1560. }
  1561. void rtl92cu_set_beacon_related_registers(struct ieee80211_hw *hw)
  1562. {
  1563. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1564. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1565. u16 bcn_interval, atim_window;
  1566. u32 value32;
  1567. bcn_interval = mac->beacon_interval;
  1568. atim_window = 2; /*FIX MERGE */
  1569. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1570. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1571. _InitBeaconParameters(hw);
  1572. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  1573. /*
  1574. * Force beacon frame transmission even after receiving beacon frame
  1575. * from other ad hoc STA
  1576. *
  1577. *
  1578. * Reset TSF Timer to zero, added by Roger. 2008.06.24
  1579. */
  1580. value32 = rtl_read_dword(rtlpriv, REG_TCR);
  1581. value32 &= ~TSFRST;
  1582. rtl_write_dword(rtlpriv, REG_TCR, value32);
  1583. value32 |= TSFRST;
  1584. rtl_write_dword(rtlpriv, REG_TCR, value32);
  1585. RT_TRACE(rtlpriv, COMP_INIT|COMP_BEACON, DBG_LOUD,
  1586. ("SetBeaconRelatedRegisters8192CUsb(): Set TCR(%x)\n",
  1587. value32));
  1588. /* TODO: Modify later (Find the right parameters)
  1589. * NOTE: Fix test chip's bug (about contention windows's randomness) */
  1590. if ((mac->opmode == NL80211_IFTYPE_ADHOC) ||
  1591. (mac->opmode == NL80211_IFTYPE_AP)) {
  1592. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x50);
  1593. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x50);
  1594. }
  1595. _beacon_function_enable(hw, true, true);
  1596. }
  1597. void rtl92cu_set_beacon_interval(struct ieee80211_hw *hw)
  1598. {
  1599. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1600. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1601. u16 bcn_interval = mac->beacon_interval;
  1602. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1603. ("beacon_interval:%d\n", bcn_interval));
  1604. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1605. }
  1606. void rtl92cu_update_interrupt_mask(struct ieee80211_hw *hw,
  1607. u32 add_msr, u32 rm_msr)
  1608. {
  1609. }
  1610. void rtl92cu_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  1611. {
  1612. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1613. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1614. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1615. switch (variable) {
  1616. case HW_VAR_RCR:
  1617. *((u32 *)(val)) = mac->rx_conf;
  1618. break;
  1619. case HW_VAR_RF_STATE:
  1620. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  1621. break;
  1622. case HW_VAR_FWLPS_RF_ON:{
  1623. enum rf_pwrstate rfState;
  1624. u32 val_rcr;
  1625. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  1626. (u8 *)(&rfState));
  1627. if (rfState == ERFOFF) {
  1628. *((bool *) (val)) = true;
  1629. } else {
  1630. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  1631. val_rcr &= 0x00070000;
  1632. if (val_rcr)
  1633. *((bool *) (val)) = false;
  1634. else
  1635. *((bool *) (val)) = true;
  1636. }
  1637. break;
  1638. }
  1639. case HW_VAR_FW_PSMODE_STATUS:
  1640. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  1641. break;
  1642. case HW_VAR_CORRECT_TSF:{
  1643. u64 tsf;
  1644. u32 *ptsf_low = (u32 *)&tsf;
  1645. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  1646. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  1647. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  1648. *((u64 *)(val)) = tsf;
  1649. break;
  1650. }
  1651. case HW_VAR_MGT_FILTER:
  1652. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  1653. break;
  1654. case HW_VAR_CTRL_FILTER:
  1655. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  1656. break;
  1657. case HW_VAR_DATA_FILTER:
  1658. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  1659. break;
  1660. default:
  1661. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1662. ("switch case not process\n"));
  1663. break;
  1664. }
  1665. }
  1666. void rtl92cu_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  1667. {
  1668. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1669. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1670. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1671. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1672. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1673. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1674. enum wireless_mode wirelessmode = mac->mode;
  1675. u8 idx = 0;
  1676. switch (variable) {
  1677. case HW_VAR_ETHER_ADDR:{
  1678. for (idx = 0; idx < ETH_ALEN; idx++) {
  1679. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  1680. val[idx]);
  1681. }
  1682. break;
  1683. }
  1684. case HW_VAR_BASIC_RATE:{
  1685. u16 rate_cfg = ((u16 *) val)[0];
  1686. u8 rate_index = 0;
  1687. rate_cfg &= 0x15f;
  1688. /* TODO */
  1689. /* if (mac->current_network.vender == HT_IOT_PEER_CISCO
  1690. * && ((rate_cfg & 0x150) == 0)) {
  1691. * rate_cfg |= 0x010;
  1692. * } */
  1693. rate_cfg |= 0x01;
  1694. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  1695. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  1696. (rate_cfg >> 8) & 0xff);
  1697. while (rate_cfg > 0x1) {
  1698. rate_cfg >>= 1;
  1699. rate_index++;
  1700. }
  1701. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  1702. rate_index);
  1703. break;
  1704. }
  1705. case HW_VAR_BSSID:{
  1706. for (idx = 0; idx < ETH_ALEN; idx++) {
  1707. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  1708. val[idx]);
  1709. }
  1710. break;
  1711. }
  1712. case HW_VAR_SIFS:{
  1713. rtl_write_byte(rtlpriv, REG_SIFS_CCK + 1, val[0]);
  1714. rtl_write_byte(rtlpriv, REG_SIFS_OFDM + 1, val[1]);
  1715. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  1716. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  1717. rtl_write_byte(rtlpriv, REG_R2T_SIFS+1, val[0]);
  1718. rtl_write_byte(rtlpriv, REG_T2T_SIFS+1, val[0]);
  1719. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1720. ("HW_VAR_SIFS\n"));
  1721. break;
  1722. }
  1723. case HW_VAR_SLOT_TIME:{
  1724. u8 e_aci;
  1725. u8 QOS_MODE = 1;
  1726. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  1727. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1728. ("HW_VAR_SLOT_TIME %x\n", val[0]));
  1729. if (QOS_MODE) {
  1730. for (e_aci = 0; e_aci < AC_MAX; e_aci++)
  1731. rtlpriv->cfg->ops->set_hw_reg(hw,
  1732. HW_VAR_AC_PARAM,
  1733. (u8 *)(&e_aci));
  1734. } else {
  1735. u8 sifstime = 0;
  1736. u8 u1bAIFS;
  1737. if (IS_WIRELESS_MODE_A(wirelessmode) ||
  1738. IS_WIRELESS_MODE_N_24G(wirelessmode) ||
  1739. IS_WIRELESS_MODE_N_5G(wirelessmode))
  1740. sifstime = 16;
  1741. else
  1742. sifstime = 10;
  1743. u1bAIFS = sifstime + (2 * val[0]);
  1744. rtl_write_byte(rtlpriv, REG_EDCA_VO_PARAM,
  1745. u1bAIFS);
  1746. rtl_write_byte(rtlpriv, REG_EDCA_VI_PARAM,
  1747. u1bAIFS);
  1748. rtl_write_byte(rtlpriv, REG_EDCA_BE_PARAM,
  1749. u1bAIFS);
  1750. rtl_write_byte(rtlpriv, REG_EDCA_BK_PARAM,
  1751. u1bAIFS);
  1752. }
  1753. break;
  1754. }
  1755. case HW_VAR_ACK_PREAMBLE:{
  1756. u8 reg_tmp;
  1757. u8 short_preamble = (bool) (*(u8 *) val);
  1758. reg_tmp = 0;
  1759. if (short_preamble)
  1760. reg_tmp |= 0x80;
  1761. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  1762. break;
  1763. }
  1764. case HW_VAR_AMPDU_MIN_SPACE:{
  1765. u8 min_spacing_to_set;
  1766. u8 sec_min_space;
  1767. min_spacing_to_set = *((u8 *) val);
  1768. if (min_spacing_to_set <= 7) {
  1769. switch (rtlpriv->sec.pairwise_enc_algorithm) {
  1770. case NO_ENCRYPTION:
  1771. case AESCCMP_ENCRYPTION:
  1772. sec_min_space = 0;
  1773. break;
  1774. case WEP40_ENCRYPTION:
  1775. case WEP104_ENCRYPTION:
  1776. case TKIP_ENCRYPTION:
  1777. sec_min_space = 6;
  1778. break;
  1779. default:
  1780. sec_min_space = 7;
  1781. break;
  1782. }
  1783. if (min_spacing_to_set < sec_min_space)
  1784. min_spacing_to_set = sec_min_space;
  1785. mac->min_space_cfg = ((mac->min_space_cfg &
  1786. 0xf8) |
  1787. min_spacing_to_set);
  1788. *val = min_spacing_to_set;
  1789. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1790. ("Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  1791. mac->min_space_cfg));
  1792. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  1793. mac->min_space_cfg);
  1794. }
  1795. break;
  1796. }
  1797. case HW_VAR_SHORTGI_DENSITY:{
  1798. u8 density_to_set;
  1799. density_to_set = *((u8 *) val);
  1800. density_to_set &= 0x1f;
  1801. mac->min_space_cfg &= 0x07;
  1802. mac->min_space_cfg |= (density_to_set << 3);
  1803. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1804. ("Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  1805. mac->min_space_cfg));
  1806. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  1807. mac->min_space_cfg);
  1808. break;
  1809. }
  1810. case HW_VAR_AMPDU_FACTOR:{
  1811. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  1812. u8 factor_toset;
  1813. u8 *p_regtoset = NULL;
  1814. u8 index = 0;
  1815. p_regtoset = regtoset_normal;
  1816. factor_toset = *((u8 *) val);
  1817. if (factor_toset <= 3) {
  1818. factor_toset = (1 << (factor_toset + 2));
  1819. if (factor_toset > 0xf)
  1820. factor_toset = 0xf;
  1821. for (index = 0; index < 4; index++) {
  1822. if ((p_regtoset[index] & 0xf0) >
  1823. (factor_toset << 4))
  1824. p_regtoset[index] =
  1825. (p_regtoset[index] & 0x0f)
  1826. | (factor_toset << 4);
  1827. if ((p_regtoset[index] & 0x0f) >
  1828. factor_toset)
  1829. p_regtoset[index] =
  1830. (p_regtoset[index] & 0xf0)
  1831. | (factor_toset);
  1832. rtl_write_byte(rtlpriv,
  1833. (REG_AGGLEN_LMT + index),
  1834. p_regtoset[index]);
  1835. }
  1836. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1837. ("Set HW_VAR_AMPDU_FACTOR: %#x\n",
  1838. factor_toset));
  1839. }
  1840. break;
  1841. }
  1842. case HW_VAR_AC_PARAM:{
  1843. u8 e_aci = *((u8 *) val);
  1844. u32 u4b_ac_param;
  1845. u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
  1846. u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
  1847. u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
  1848. u4b_ac_param = (u32) mac->ac[e_aci].aifs;
  1849. u4b_ac_param |= (u32) ((cw_min & 0xF) <<
  1850. AC_PARAM_ECW_MIN_OFFSET);
  1851. u4b_ac_param |= (u32) ((cw_max & 0xF) <<
  1852. AC_PARAM_ECW_MAX_OFFSET);
  1853. u4b_ac_param |= (u32) tx_op << AC_PARAM_TXOP_OFFSET;
  1854. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1855. ("queue:%x, ac_param:%x\n", e_aci,
  1856. u4b_ac_param));
  1857. switch (e_aci) {
  1858. case AC1_BK:
  1859. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
  1860. u4b_ac_param);
  1861. break;
  1862. case AC0_BE:
  1863. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
  1864. u4b_ac_param);
  1865. break;
  1866. case AC2_VI:
  1867. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
  1868. u4b_ac_param);
  1869. break;
  1870. case AC3_VO:
  1871. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
  1872. u4b_ac_param);
  1873. break;
  1874. default:
  1875. RT_ASSERT(false, ("SetHwReg8185(): invalid"
  1876. " aci: %d !\n", e_aci));
  1877. break;
  1878. }
  1879. if (rtlusb->acm_method != eAcmWay2_SW)
  1880. rtlpriv->cfg->ops->set_hw_reg(hw,
  1881. HW_VAR_ACM_CTRL, (u8 *)(&e_aci));
  1882. break;
  1883. }
  1884. case HW_VAR_ACM_CTRL:{
  1885. u8 e_aci = *((u8 *) val);
  1886. union aci_aifsn *p_aci_aifsn = (union aci_aifsn *)
  1887. (&(mac->ac[0].aifs));
  1888. u8 acm = p_aci_aifsn->f.acm;
  1889. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  1890. acm_ctrl =
  1891. acm_ctrl | ((rtlusb->acm_method == 2) ? 0x0 : 0x1);
  1892. if (acm) {
  1893. switch (e_aci) {
  1894. case AC0_BE:
  1895. acm_ctrl |= AcmHw_BeqEn;
  1896. break;
  1897. case AC2_VI:
  1898. acm_ctrl |= AcmHw_ViqEn;
  1899. break;
  1900. case AC3_VO:
  1901. acm_ctrl |= AcmHw_VoqEn;
  1902. break;
  1903. default:
  1904. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1905. ("HW_VAR_ACM_CTRL acm set "
  1906. "failed: eACI is %d\n", acm));
  1907. break;
  1908. }
  1909. } else {
  1910. switch (e_aci) {
  1911. case AC0_BE:
  1912. acm_ctrl &= (~AcmHw_BeqEn);
  1913. break;
  1914. case AC2_VI:
  1915. acm_ctrl &= (~AcmHw_ViqEn);
  1916. break;
  1917. case AC3_VO:
  1918. acm_ctrl &= (~AcmHw_BeqEn);
  1919. break;
  1920. default:
  1921. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1922. ("switch case not process\n"));
  1923. break;
  1924. }
  1925. }
  1926. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  1927. ("SetHwReg8190pci(): [HW_VAR_ACM_CTRL] "
  1928. "Write 0x%X\n", acm_ctrl));
  1929. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  1930. break;
  1931. }
  1932. case HW_VAR_RCR:{
  1933. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  1934. mac->rx_conf = ((u32 *) (val))[0];
  1935. RT_TRACE(rtlpriv, COMP_RECV, DBG_DMESG,
  1936. ("### Set RCR(0x%08x) ###\n", mac->rx_conf));
  1937. break;
  1938. }
  1939. case HW_VAR_RETRY_LIMIT:{
  1940. u8 retry_limit = ((u8 *) (val))[0];
  1941. rtl_write_word(rtlpriv, REG_RL,
  1942. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  1943. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  1944. RT_TRACE(rtlpriv, COMP_MLME, DBG_DMESG, ("Set HW_VAR_R"
  1945. "ETRY_LIMIT(0x%08x)\n", retry_limit));
  1946. break;
  1947. }
  1948. case HW_VAR_DUAL_TSF_RST:
  1949. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  1950. break;
  1951. case HW_VAR_EFUSE_BYTES:
  1952. rtlefuse->efuse_usedbytes = *((u16 *) val);
  1953. break;
  1954. case HW_VAR_EFUSE_USAGE:
  1955. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  1956. break;
  1957. case HW_VAR_IO_CMD:
  1958. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  1959. break;
  1960. case HW_VAR_WPA_CONFIG:
  1961. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  1962. break;
  1963. case HW_VAR_SET_RPWM:{
  1964. u8 rpwm_val = rtl_read_byte(rtlpriv, REG_USB_HRPWM);
  1965. if (rpwm_val & BIT(7))
  1966. rtl_write_byte(rtlpriv, REG_USB_HRPWM,
  1967. (*(u8 *)val));
  1968. else
  1969. rtl_write_byte(rtlpriv, REG_USB_HRPWM,
  1970. ((*(u8 *)val) | BIT(7)));
  1971. break;
  1972. }
  1973. case HW_VAR_H2C_FW_PWRMODE:{
  1974. u8 psmode = (*(u8 *) val);
  1975. if ((psmode != FW_PS_ACTIVE_MODE) &&
  1976. (!IS_92C_SERIAL(rtlhal->version)))
  1977. rtl92c_dm_rf_saving(hw, true);
  1978. rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  1979. break;
  1980. }
  1981. case HW_VAR_FW_PSMODE_STATUS:
  1982. ppsc->fw_current_inpsmode = *((bool *) val);
  1983. break;
  1984. case HW_VAR_H2C_FW_JOINBSSRPT:{
  1985. u8 mstatus = (*(u8 *) val);
  1986. u8 tmp_reg422;
  1987. bool recover = false;
  1988. if (mstatus == RT_MEDIA_CONNECT) {
  1989. rtlpriv->cfg->ops->set_hw_reg(hw,
  1990. HW_VAR_AID, NULL);
  1991. rtl_write_byte(rtlpriv, REG_CR + 1, 0x03);
  1992. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
  1993. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1994. tmp_reg422 = rtl_read_byte(rtlpriv,
  1995. REG_FWHW_TXQ_CTRL + 2);
  1996. if (tmp_reg422 & BIT(6))
  1997. recover = true;
  1998. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1999. tmp_reg422 & (~BIT(6)));
  2000. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  2001. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
  2002. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
  2003. if (recover)
  2004. rtl_write_byte(rtlpriv,
  2005. REG_FWHW_TXQ_CTRL + 2,
  2006. tmp_reg422 | BIT(6));
  2007. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  2008. }
  2009. rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  2010. break;
  2011. }
  2012. case HW_VAR_AID:{
  2013. u16 u2btmp;
  2014. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  2015. u2btmp &= 0xC000;
  2016. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
  2017. (u2btmp | mac->assoc_id));
  2018. break;
  2019. }
  2020. case HW_VAR_CORRECT_TSF:{
  2021. u8 btype_ibss = ((u8 *) (val))[0];
  2022. if (btype_ibss)
  2023. _rtl92cu_stop_tx_beacon(hw);
  2024. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
  2025. rtl_write_dword(rtlpriv, REG_TSFTR, (u32)(mac->tsf &
  2026. 0xffffffff));
  2027. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  2028. (u32)((mac->tsf >> 32) & 0xffffffff));
  2029. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
  2030. if (btype_ibss)
  2031. _rtl92cu_resume_tx_beacon(hw);
  2032. break;
  2033. }
  2034. case HW_VAR_MGT_FILTER:
  2035. rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *)val);
  2036. break;
  2037. case HW_VAR_CTRL_FILTER:
  2038. rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *)val);
  2039. break;
  2040. case HW_VAR_DATA_FILTER:
  2041. rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *)val);
  2042. break;
  2043. default:
  2044. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  2045. "not process\n"));
  2046. break;
  2047. }
  2048. }
  2049. void rtl92cu_update_hal_rate_table(struct ieee80211_hw *hw,
  2050. struct ieee80211_sta *sta,
  2051. u8 rssi_level)
  2052. {
  2053. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2054. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  2055. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2056. u32 ratr_value = (u32) mac->basic_rates;
  2057. u8 *mcsrate = mac->mcs;
  2058. u8 ratr_index = 0;
  2059. u8 nmode = mac->ht_enable;
  2060. u8 mimo_ps = 1;
  2061. u16 shortgi_rate = 0;
  2062. u32 tmp_ratr_value = 0;
  2063. u8 curtxbw_40mhz = mac->bw_40;
  2064. u8 curshortgi_40mhz = mac->sgi_40;
  2065. u8 curshortgi_20mhz = mac->sgi_20;
  2066. enum wireless_mode wirelessmode = mac->mode;
  2067. ratr_value |= ((*(u16 *) (mcsrate))) << 12;
  2068. switch (wirelessmode) {
  2069. case WIRELESS_MODE_B:
  2070. if (ratr_value & 0x0000000c)
  2071. ratr_value &= 0x0000000d;
  2072. else
  2073. ratr_value &= 0x0000000f;
  2074. break;
  2075. case WIRELESS_MODE_G:
  2076. ratr_value &= 0x00000FF5;
  2077. break;
  2078. case WIRELESS_MODE_N_24G:
  2079. case WIRELESS_MODE_N_5G:
  2080. nmode = 1;
  2081. if (mimo_ps == 0) {
  2082. ratr_value &= 0x0007F005;
  2083. } else {
  2084. u32 ratr_mask;
  2085. if (get_rf_type(rtlphy) == RF_1T2R ||
  2086. get_rf_type(rtlphy) == RF_1T1R)
  2087. ratr_mask = 0x000ff005;
  2088. else
  2089. ratr_mask = 0x0f0ff005;
  2090. if (curtxbw_40mhz)
  2091. ratr_mask |= 0x00000010;
  2092. ratr_value &= ratr_mask;
  2093. }
  2094. break;
  2095. default:
  2096. if (rtlphy->rf_type == RF_1T2R)
  2097. ratr_value &= 0x000ff0ff;
  2098. else
  2099. ratr_value &= 0x0f0ff0ff;
  2100. break;
  2101. }
  2102. ratr_value &= 0x0FFFFFFF;
  2103. if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
  2104. (!curtxbw_40mhz && curshortgi_20mhz))) {
  2105. ratr_value |= 0x10000000;
  2106. tmp_ratr_value = (ratr_value >> 12);
  2107. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  2108. if ((1 << shortgi_rate) & tmp_ratr_value)
  2109. break;
  2110. }
  2111. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  2112. (shortgi_rate << 4) | (shortgi_rate);
  2113. }
  2114. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  2115. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("%x\n", rtl_read_dword(rtlpriv,
  2116. REG_ARFR0)));
  2117. }
  2118. void rtl92cu_update_hal_rate_mask(struct ieee80211_hw *hw, u8 rssi_level)
  2119. {
  2120. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2121. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  2122. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2123. u32 ratr_bitmap = (u32) mac->basic_rates;
  2124. u8 *p_mcsrate = mac->mcs;
  2125. u8 ratr_index = 0;
  2126. u8 curtxbw_40mhz = mac->bw_40;
  2127. u8 curshortgi_40mhz = mac->sgi_40;
  2128. u8 curshortgi_20mhz = mac->sgi_20;
  2129. enum wireless_mode wirelessmode = mac->mode;
  2130. bool shortgi = false;
  2131. u8 rate_mask[5];
  2132. u8 macid = 0;
  2133. u8 mimops = 1;
  2134. ratr_bitmap |= (p_mcsrate[1] << 20) | (p_mcsrate[0] << 12);
  2135. switch (wirelessmode) {
  2136. case WIRELESS_MODE_B:
  2137. ratr_index = RATR_INX_WIRELESS_B;
  2138. if (ratr_bitmap & 0x0000000c)
  2139. ratr_bitmap &= 0x0000000d;
  2140. else
  2141. ratr_bitmap &= 0x0000000f;
  2142. break;
  2143. case WIRELESS_MODE_G:
  2144. ratr_index = RATR_INX_WIRELESS_GB;
  2145. if (rssi_level == 1)
  2146. ratr_bitmap &= 0x00000f00;
  2147. else if (rssi_level == 2)
  2148. ratr_bitmap &= 0x00000ff0;
  2149. else
  2150. ratr_bitmap &= 0x00000ff5;
  2151. break;
  2152. case WIRELESS_MODE_A:
  2153. ratr_index = RATR_INX_WIRELESS_A;
  2154. ratr_bitmap &= 0x00000ff0;
  2155. break;
  2156. case WIRELESS_MODE_N_24G:
  2157. case WIRELESS_MODE_N_5G:
  2158. ratr_index = RATR_INX_WIRELESS_NGB;
  2159. if (mimops == 0) {
  2160. if (rssi_level == 1)
  2161. ratr_bitmap &= 0x00070000;
  2162. else if (rssi_level == 2)
  2163. ratr_bitmap &= 0x0007f000;
  2164. else
  2165. ratr_bitmap &= 0x0007f005;
  2166. } else {
  2167. if (rtlphy->rf_type == RF_1T2R ||
  2168. rtlphy->rf_type == RF_1T1R) {
  2169. if (curtxbw_40mhz) {
  2170. if (rssi_level == 1)
  2171. ratr_bitmap &= 0x000f0000;
  2172. else if (rssi_level == 2)
  2173. ratr_bitmap &= 0x000ff000;
  2174. else
  2175. ratr_bitmap &= 0x000ff015;
  2176. } else {
  2177. if (rssi_level == 1)
  2178. ratr_bitmap &= 0x000f0000;
  2179. else if (rssi_level == 2)
  2180. ratr_bitmap &= 0x000ff000;
  2181. else
  2182. ratr_bitmap &= 0x000ff005;
  2183. }
  2184. } else {
  2185. if (curtxbw_40mhz) {
  2186. if (rssi_level == 1)
  2187. ratr_bitmap &= 0x0f0f0000;
  2188. else if (rssi_level == 2)
  2189. ratr_bitmap &= 0x0f0ff000;
  2190. else
  2191. ratr_bitmap &= 0x0f0ff015;
  2192. } else {
  2193. if (rssi_level == 1)
  2194. ratr_bitmap &= 0x0f0f0000;
  2195. else if (rssi_level == 2)
  2196. ratr_bitmap &= 0x0f0ff000;
  2197. else
  2198. ratr_bitmap &= 0x0f0ff005;
  2199. }
  2200. }
  2201. }
  2202. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  2203. (!curtxbw_40mhz && curshortgi_20mhz)) {
  2204. if (macid == 0)
  2205. shortgi = true;
  2206. else if (macid == 1)
  2207. shortgi = false;
  2208. }
  2209. break;
  2210. default:
  2211. ratr_index = RATR_INX_WIRELESS_NGB;
  2212. if (rtlphy->rf_type == RF_1T2R)
  2213. ratr_bitmap &= 0x000ff0ff;
  2214. else
  2215. ratr_bitmap &= 0x0f0ff0ff;
  2216. break;
  2217. }
  2218. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("ratr_bitmap :%x\n",
  2219. ratr_bitmap));
  2220. *(u32 *)&rate_mask = ((ratr_bitmap & 0x0fffffff) |
  2221. ratr_index << 28);
  2222. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  2223. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("Rate_index:%x, "
  2224. "ratr_val:%x, %x:%x:%x:%x:%x\n",
  2225. ratr_index, ratr_bitmap,
  2226. rate_mask[0], rate_mask[1],
  2227. rate_mask[2], rate_mask[3],
  2228. rate_mask[4]));
  2229. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  2230. }
  2231. void rtl92cu_update_channel_access_setting(struct ieee80211_hw *hw)
  2232. {
  2233. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2234. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2235. u16 sifs_timer;
  2236. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  2237. (u8 *)&mac->slot_time);
  2238. if (!mac->ht_enable)
  2239. sifs_timer = 0x0a0a;
  2240. else
  2241. sifs_timer = 0x0e0e;
  2242. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  2243. }
  2244. bool rtl92cu_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
  2245. {
  2246. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2247. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2248. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2249. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  2250. u8 u1tmp = 0;
  2251. bool actuallyset = false;
  2252. unsigned long flag = 0;
  2253. /* to do - usb autosuspend */
  2254. u8 usb_autosuspend = 0;
  2255. if (ppsc->swrf_processing)
  2256. return false;
  2257. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2258. if (ppsc->rfchange_inprogress) {
  2259. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2260. return false;
  2261. } else {
  2262. ppsc->rfchange_inprogress = true;
  2263. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2264. }
  2265. cur_rfstate = ppsc->rfpwr_state;
  2266. if (usb_autosuspend) {
  2267. /* to do................... */
  2268. } else {
  2269. if (ppsc->pwrdown_mode) {
  2270. u1tmp = rtl_read_byte(rtlpriv, REG_HSISR);
  2271. e_rfpowerstate_toset = (u1tmp & BIT(7)) ?
  2272. ERFOFF : ERFON;
  2273. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  2274. ("pwrdown, 0x5c(BIT7)=%02x\n", u1tmp));
  2275. } else {
  2276. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG,
  2277. rtl_read_byte(rtlpriv,
  2278. REG_MAC_PINMUX_CFG) & ~(BIT(3)));
  2279. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  2280. e_rfpowerstate_toset = (u1tmp & BIT(3)) ?
  2281. ERFON : ERFOFF;
  2282. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  2283. ("GPIO_IN=%02x\n", u1tmp));
  2284. }
  2285. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, ("N-SS RF =%x\n",
  2286. e_rfpowerstate_toset));
  2287. }
  2288. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  2289. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, ("GPIOChangeRF - HW "
  2290. "Radio ON, RF ON\n"));
  2291. ppsc->hwradiooff = false;
  2292. actuallyset = true;
  2293. } else if ((!ppsc->hwradiooff) && (e_rfpowerstate_toset ==
  2294. ERFOFF)) {
  2295. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, ("GPIOChangeRF - HW"
  2296. " Radio OFF\n"));
  2297. ppsc->hwradiooff = true;
  2298. actuallyset = true;
  2299. } else {
  2300. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD ,
  2301. ("pHalData->bHwRadioOff and eRfPowerStateToSet do not"
  2302. " match: pHalData->bHwRadioOff %x, eRfPowerStateToSet "
  2303. "%x\n", ppsc->hwradiooff, e_rfpowerstate_toset));
  2304. }
  2305. if (actuallyset) {
  2306. ppsc->hwradiooff = 1;
  2307. if (e_rfpowerstate_toset == ERFON) {
  2308. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  2309. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM))
  2310. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2311. else if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2312. && RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3))
  2313. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2314. }
  2315. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2316. ppsc->rfchange_inprogress = false;
  2317. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2318. /* For power down module, we need to enable register block
  2319. * contrl reg at 0x1c. Then enable power down control bit
  2320. * of register 0x04 BIT4 and BIT15 as 1.
  2321. */
  2322. if (ppsc->pwrdown_mode && e_rfpowerstate_toset == ERFOFF) {
  2323. /* Enable register area 0x0-0xc. */
  2324. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
  2325. if (IS_HARDWARE_TYPE_8723U(rtlhal)) {
  2326. /*
  2327. * We should configure HW PDn source for WiFi
  2328. * ONLY, and then our HW will be set in
  2329. * power-down mode if PDn source from all
  2330. * functions are configured.
  2331. */
  2332. u1tmp = rtl_read_byte(rtlpriv,
  2333. REG_MULTI_FUNC_CTRL);
  2334. rtl_write_byte(rtlpriv, REG_MULTI_FUNC_CTRL,
  2335. (u1tmp|WL_HWPDN_EN));
  2336. } else {
  2337. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x8812);
  2338. }
  2339. }
  2340. if (e_rfpowerstate_toset == ERFOFF) {
  2341. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
  2342. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2343. else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2344. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2345. }
  2346. } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
  2347. /* Enter D3 or ASPM after GPIO had been done. */
  2348. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
  2349. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2350. else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2351. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2352. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2353. ppsc->rfchange_inprogress = false;
  2354. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2355. } else {
  2356. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2357. ppsc->rfchange_inprogress = false;
  2358. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2359. }
  2360. *valid = 1;
  2361. return !ppsc->hwradiooff;
  2362. }