dm_common.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "dm_common.h"
  30. #include "phy_common.h"
  31. #include "../pci.h"
  32. #include "../base.h"
  33. struct dig_t dm_digtable;
  34. static struct ps_t dm_pstable;
  35. #define BT_RSSI_STATE_NORMAL_POWER BIT_OFFSET_LEN_MASK_32(0, 1)
  36. #define BT_RSSI_STATE_AMDPU_OFF BIT_OFFSET_LEN_MASK_32(1, 1)
  37. #define BT_RSSI_STATE_SPECIAL_LOW BIT_OFFSET_LEN_MASK_32(2, 1)
  38. #define BT_RSSI_STATE_BG_EDCA_LOW BIT_OFFSET_LEN_MASK_32(3, 1)
  39. #define BT_RSSI_STATE_TXPOWER_LOW BIT_OFFSET_LEN_MASK_32(4, 1)
  40. #define RTLPRIV (struct rtl_priv *)
  41. #define GET_UNDECORATED_AVERAGE_RSSI(_priv) \
  42. ((RTLPRIV(_priv))->mac80211.opmode == \
  43. NL80211_IFTYPE_ADHOC) ? \
  44. ((RTLPRIV(_priv))->dm.entry_min_undecoratedsmoothed_pwdb) : \
  45. ((RTLPRIV(_priv))->dm.undecorated_smoothed_pwdb)
  46. static const u32 ofdmswing_table[OFDM_TABLE_SIZE] = {
  47. 0x7f8001fe,
  48. 0x788001e2,
  49. 0x71c001c7,
  50. 0x6b8001ae,
  51. 0x65400195,
  52. 0x5fc0017f,
  53. 0x5a400169,
  54. 0x55400155,
  55. 0x50800142,
  56. 0x4c000130,
  57. 0x47c0011f,
  58. 0x43c0010f,
  59. 0x40000100,
  60. 0x3c8000f2,
  61. 0x390000e4,
  62. 0x35c000d7,
  63. 0x32c000cb,
  64. 0x300000c0,
  65. 0x2d4000b5,
  66. 0x2ac000ab,
  67. 0x288000a2,
  68. 0x26000098,
  69. 0x24000090,
  70. 0x22000088,
  71. 0x20000080,
  72. 0x1e400079,
  73. 0x1c800072,
  74. 0x1b00006c,
  75. 0x19800066,
  76. 0x18000060,
  77. 0x16c0005b,
  78. 0x15800056,
  79. 0x14400051,
  80. 0x1300004c,
  81. 0x12000048,
  82. 0x11000044,
  83. 0x10000040,
  84. };
  85. static const u8 cckswing_table_ch1ch13[CCK_TABLE_SIZE][8] = {
  86. {0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04},
  87. {0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04},
  88. {0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03},
  89. {0x2d, 0x2d, 0x27, 0x1f, 0x18, 0x0f, 0x08, 0x03},
  90. {0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03},
  91. {0x28, 0x28, 0x22, 0x1c, 0x15, 0x0d, 0x07, 0x03},
  92. {0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03},
  93. {0x24, 0x23, 0x1f, 0x19, 0x13, 0x0c, 0x06, 0x03},
  94. {0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02},
  95. {0x20, 0x20, 0x1b, 0x16, 0x11, 0x08, 0x05, 0x02},
  96. {0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02},
  97. {0x1d, 0x1c, 0x18, 0x14, 0x0f, 0x0a, 0x05, 0x02},
  98. {0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02},
  99. {0x1a, 0x19, 0x16, 0x12, 0x0d, 0x09, 0x04, 0x02},
  100. {0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02},
  101. {0x17, 0x16, 0x13, 0x10, 0x0c, 0x08, 0x04, 0x02},
  102. {0x16, 0x15, 0x12, 0x0f, 0x0b, 0x07, 0x04, 0x01},
  103. {0x14, 0x14, 0x11, 0x0e, 0x0b, 0x07, 0x03, 0x02},
  104. {0x13, 0x13, 0x10, 0x0d, 0x0a, 0x06, 0x03, 0x01},
  105. {0x12, 0x12, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01},
  106. {0x11, 0x11, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01},
  107. {0x10, 0x10, 0x0e, 0x0b, 0x08, 0x05, 0x03, 0x01},
  108. {0x0f, 0x0f, 0x0d, 0x0b, 0x08, 0x05, 0x03, 0x01},
  109. {0x0e, 0x0e, 0x0c, 0x0a, 0x08, 0x05, 0x02, 0x01},
  110. {0x0d, 0x0d, 0x0c, 0x0a, 0x07, 0x05, 0x02, 0x01},
  111. {0x0d, 0x0c, 0x0b, 0x09, 0x07, 0x04, 0x02, 0x01},
  112. {0x0c, 0x0c, 0x0a, 0x09, 0x06, 0x04, 0x02, 0x01},
  113. {0x0b, 0x0b, 0x0a, 0x08, 0x06, 0x04, 0x02, 0x01},
  114. {0x0b, 0x0a, 0x09, 0x08, 0x06, 0x04, 0x02, 0x01},
  115. {0x0a, 0x0a, 0x09, 0x07, 0x05, 0x03, 0x02, 0x01},
  116. {0x0a, 0x09, 0x08, 0x07, 0x05, 0x03, 0x02, 0x01},
  117. {0x09, 0x09, 0x08, 0x06, 0x05, 0x03, 0x01, 0x01},
  118. {0x09, 0x08, 0x07, 0x06, 0x04, 0x03, 0x01, 0x01}
  119. };
  120. static const u8 cckswing_table_ch14[CCK_TABLE_SIZE][8] = {
  121. {0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00},
  122. {0x33, 0x32, 0x2b, 0x19, 0x00, 0x00, 0x00, 0x00},
  123. {0x30, 0x2f, 0x29, 0x18, 0x00, 0x00, 0x00, 0x00},
  124. {0x2d, 0x2d, 0x17, 0x17, 0x00, 0x00, 0x00, 0x00},
  125. {0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00},
  126. {0x28, 0x28, 0x24, 0x14, 0x00, 0x00, 0x00, 0x00},
  127. {0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00},
  128. {0x24, 0x23, 0x1f, 0x12, 0x00, 0x00, 0x00, 0x00},
  129. {0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00},
  130. {0x20, 0x20, 0x1b, 0x10, 0x00, 0x00, 0x00, 0x00},
  131. {0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00},
  132. {0x1d, 0x1c, 0x18, 0x0e, 0x00, 0x00, 0x00, 0x00},
  133. {0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00},
  134. {0x1a, 0x19, 0x16, 0x0d, 0x00, 0x00, 0x00, 0x00},
  135. {0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00},
  136. {0x17, 0x16, 0x13, 0x0b, 0x00, 0x00, 0x00, 0x00},
  137. {0x16, 0x15, 0x12, 0x0b, 0x00, 0x00, 0x00, 0x00},
  138. {0x14, 0x14, 0x11, 0x0a, 0x00, 0x00, 0x00, 0x00},
  139. {0x13, 0x13, 0x10, 0x0a, 0x00, 0x00, 0x00, 0x00},
  140. {0x12, 0x12, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00},
  141. {0x11, 0x11, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00},
  142. {0x10, 0x10, 0x0e, 0x08, 0x00, 0x00, 0x00, 0x00},
  143. {0x0f, 0x0f, 0x0d, 0x08, 0x00, 0x00, 0x00, 0x00},
  144. {0x0e, 0x0e, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00},
  145. {0x0d, 0x0d, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00},
  146. {0x0d, 0x0c, 0x0b, 0x06, 0x00, 0x00, 0x00, 0x00},
  147. {0x0c, 0x0c, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00},
  148. {0x0b, 0x0b, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00},
  149. {0x0b, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00},
  150. {0x0a, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00},
  151. {0x0a, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00},
  152. {0x09, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00},
  153. {0x09, 0x08, 0x07, 0x04, 0x00, 0x00, 0x00, 0x00}
  154. };
  155. static void rtl92c_dm_diginit(struct ieee80211_hw *hw)
  156. {
  157. dm_digtable.dig_enable_flag = true;
  158. dm_digtable.dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
  159. dm_digtable.cur_igvalue = 0x20;
  160. dm_digtable.pre_igvalue = 0x0;
  161. dm_digtable.cursta_connectctate = DIG_STA_DISCONNECT;
  162. dm_digtable.presta_connectstate = DIG_STA_DISCONNECT;
  163. dm_digtable.curmultista_connectstate = DIG_MULTISTA_DISCONNECT;
  164. dm_digtable.rssi_lowthresh = DM_DIG_THRESH_LOW;
  165. dm_digtable.rssi_highthresh = DM_DIG_THRESH_HIGH;
  166. dm_digtable.fa_lowthresh = DM_FALSEALARM_THRESH_LOW;
  167. dm_digtable.fa_highthresh = DM_FALSEALARM_THRESH_HIGH;
  168. dm_digtable.rx_gain_range_max = DM_DIG_MAX;
  169. dm_digtable.rx_gain_range_min = DM_DIG_MIN;
  170. dm_digtable.backoff_val = DM_DIG_BACKOFF_DEFAULT;
  171. dm_digtable.backoff_val_range_max = DM_DIG_BACKOFF_MAX;
  172. dm_digtable.backoff_val_range_min = DM_DIG_BACKOFF_MIN;
  173. dm_digtable.pre_cck_pd_state = CCK_PD_STAGE_MAX;
  174. dm_digtable.cur_cck_pd_state = CCK_PD_STAGE_MAX;
  175. }
  176. static u8 rtl92c_dm_initial_gain_min_pwdb(struct ieee80211_hw *hw)
  177. {
  178. struct rtl_priv *rtlpriv = rtl_priv(hw);
  179. long rssi_val_min = 0;
  180. if ((dm_digtable.curmultista_connectstate == DIG_MULTISTA_CONNECT) &&
  181. (dm_digtable.cursta_connectctate == DIG_STA_CONNECT)) {
  182. if (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb != 0)
  183. rssi_val_min =
  184. (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb >
  185. rtlpriv->dm.undecorated_smoothed_pwdb) ?
  186. rtlpriv->dm.undecorated_smoothed_pwdb :
  187. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  188. else
  189. rssi_val_min = rtlpriv->dm.undecorated_smoothed_pwdb;
  190. } else if (dm_digtable.cursta_connectctate == DIG_STA_CONNECT ||
  191. dm_digtable.cursta_connectctate == DIG_STA_BEFORE_CONNECT) {
  192. rssi_val_min = rtlpriv->dm.undecorated_smoothed_pwdb;
  193. } else if (dm_digtable.curmultista_connectstate ==
  194. DIG_MULTISTA_CONNECT) {
  195. rssi_val_min = rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  196. }
  197. return (u8) rssi_val_min;
  198. }
  199. static void rtl92c_dm_false_alarm_counter_statistics(struct ieee80211_hw *hw)
  200. {
  201. u32 ret_value;
  202. struct rtl_priv *rtlpriv = rtl_priv(hw);
  203. struct false_alarm_statistics *falsealm_cnt = &(rtlpriv->falsealm_cnt);
  204. ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER1, MASKDWORD);
  205. falsealm_cnt->cnt_parity_fail = ((ret_value & 0xffff0000) >> 16);
  206. ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER2, MASKDWORD);
  207. falsealm_cnt->cnt_rate_illegal = (ret_value & 0xffff);
  208. falsealm_cnt->cnt_crc8_fail = ((ret_value & 0xffff0000) >> 16);
  209. ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER3, MASKDWORD);
  210. falsealm_cnt->cnt_mcs_fail = (ret_value & 0xffff);
  211. falsealm_cnt->cnt_ofdm_fail = falsealm_cnt->cnt_parity_fail +
  212. falsealm_cnt->cnt_rate_illegal +
  213. falsealm_cnt->cnt_crc8_fail + falsealm_cnt->cnt_mcs_fail;
  214. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, BIT(14), 1);
  215. ret_value = rtl_get_bbreg(hw, RCCK0_FACOUNTERLOWER, MASKBYTE0);
  216. falsealm_cnt->cnt_cck_fail = ret_value;
  217. ret_value = rtl_get_bbreg(hw, RCCK0_FACOUNTERUPPER, MASKBYTE3);
  218. falsealm_cnt->cnt_cck_fail += (ret_value & 0xff) << 8;
  219. falsealm_cnt->cnt_all = (falsealm_cnt->cnt_parity_fail +
  220. falsealm_cnt->cnt_rate_illegal +
  221. falsealm_cnt->cnt_crc8_fail +
  222. falsealm_cnt->cnt_mcs_fail +
  223. falsealm_cnt->cnt_cck_fail);
  224. rtl_set_bbreg(hw, ROFDM1_LSTF, 0x08000000, 1);
  225. rtl_set_bbreg(hw, ROFDM1_LSTF, 0x08000000, 0);
  226. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, 0x0000c000, 0);
  227. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, 0x0000c000, 2);
  228. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  229. ("cnt_parity_fail = %d, cnt_rate_illegal = %d, "
  230. "cnt_crc8_fail = %d, cnt_mcs_fail = %d\n",
  231. falsealm_cnt->cnt_parity_fail,
  232. falsealm_cnt->cnt_rate_illegal,
  233. falsealm_cnt->cnt_crc8_fail, falsealm_cnt->cnt_mcs_fail));
  234. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  235. ("cnt_ofdm_fail = %x, cnt_cck_fail = %x, cnt_all = %x\n",
  236. falsealm_cnt->cnt_ofdm_fail,
  237. falsealm_cnt->cnt_cck_fail, falsealm_cnt->cnt_all));
  238. }
  239. static void rtl92c_dm_ctrl_initgain_by_fa(struct ieee80211_hw *hw)
  240. {
  241. struct rtl_priv *rtlpriv = rtl_priv(hw);
  242. u8 value_igi = dm_digtable.cur_igvalue;
  243. if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH0)
  244. value_igi--;
  245. else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH1)
  246. value_igi += 0;
  247. else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH2)
  248. value_igi++;
  249. else if (rtlpriv->falsealm_cnt.cnt_all >= DM_DIG_FA_TH2)
  250. value_igi += 2;
  251. if (value_igi > DM_DIG_FA_UPPER)
  252. value_igi = DM_DIG_FA_UPPER;
  253. else if (value_igi < DM_DIG_FA_LOWER)
  254. value_igi = DM_DIG_FA_LOWER;
  255. if (rtlpriv->falsealm_cnt.cnt_all > 10000)
  256. value_igi = 0x32;
  257. dm_digtable.cur_igvalue = value_igi;
  258. rtl92c_dm_write_dig(hw);
  259. }
  260. static void rtl92c_dm_ctrl_initgain_by_rssi(struct ieee80211_hw *hw)
  261. {
  262. struct rtl_priv *rtlpriv = rtl_priv(hw);
  263. if (rtlpriv->falsealm_cnt.cnt_all > dm_digtable.fa_highthresh) {
  264. if ((dm_digtable.backoff_val - 2) <
  265. dm_digtable.backoff_val_range_min)
  266. dm_digtable.backoff_val =
  267. dm_digtable.backoff_val_range_min;
  268. else
  269. dm_digtable.backoff_val -= 2;
  270. } else if (rtlpriv->falsealm_cnt.cnt_all < dm_digtable.fa_lowthresh) {
  271. if ((dm_digtable.backoff_val + 2) >
  272. dm_digtable.backoff_val_range_max)
  273. dm_digtable.backoff_val =
  274. dm_digtable.backoff_val_range_max;
  275. else
  276. dm_digtable.backoff_val += 2;
  277. }
  278. if ((dm_digtable.rssi_val_min + 10 - dm_digtable.backoff_val) >
  279. dm_digtable.rx_gain_range_max)
  280. dm_digtable.cur_igvalue = dm_digtable.rx_gain_range_max;
  281. else if ((dm_digtable.rssi_val_min + 10 -
  282. dm_digtable.backoff_val) < dm_digtable.rx_gain_range_min)
  283. dm_digtable.cur_igvalue = dm_digtable.rx_gain_range_min;
  284. else
  285. dm_digtable.cur_igvalue = dm_digtable.rssi_val_min + 10 -
  286. dm_digtable.backoff_val;
  287. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  288. ("rssi_val_min = %x backoff_val %x\n",
  289. dm_digtable.rssi_val_min, dm_digtable.backoff_val));
  290. rtl92c_dm_write_dig(hw);
  291. }
  292. static void rtl92c_dm_initial_gain_multi_sta(struct ieee80211_hw *hw)
  293. {
  294. static u8 initialized; /* initialized to false */
  295. struct rtl_priv *rtlpriv = rtl_priv(hw);
  296. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  297. long rssi_strength = rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  298. bool multi_sta = false;
  299. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  300. multi_sta = true;
  301. if ((multi_sta == false) || (dm_digtable.cursta_connectctate !=
  302. DIG_STA_DISCONNECT)) {
  303. initialized = false;
  304. dm_digtable.dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
  305. return;
  306. } else if (initialized == false) {
  307. initialized = true;
  308. dm_digtable.dig_ext_port_stage = DIG_EXT_PORT_STAGE_0;
  309. dm_digtable.cur_igvalue = 0x20;
  310. rtl92c_dm_write_dig(hw);
  311. }
  312. if (dm_digtable.curmultista_connectstate == DIG_MULTISTA_CONNECT) {
  313. if ((rssi_strength < dm_digtable.rssi_lowthresh) &&
  314. (dm_digtable.dig_ext_port_stage != DIG_EXT_PORT_STAGE_1)) {
  315. if (dm_digtable.dig_ext_port_stage ==
  316. DIG_EXT_PORT_STAGE_2) {
  317. dm_digtable.cur_igvalue = 0x20;
  318. rtl92c_dm_write_dig(hw);
  319. }
  320. dm_digtable.dig_ext_port_stage = DIG_EXT_PORT_STAGE_1;
  321. } else if (rssi_strength > dm_digtable.rssi_highthresh) {
  322. dm_digtable.dig_ext_port_stage = DIG_EXT_PORT_STAGE_2;
  323. rtl92c_dm_ctrl_initgain_by_fa(hw);
  324. }
  325. } else if (dm_digtable.dig_ext_port_stage != DIG_EXT_PORT_STAGE_0) {
  326. dm_digtable.dig_ext_port_stage = DIG_EXT_PORT_STAGE_0;
  327. dm_digtable.cur_igvalue = 0x20;
  328. rtl92c_dm_write_dig(hw);
  329. }
  330. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  331. ("curmultista_connectstate = "
  332. "%x dig_ext_port_stage %x\n",
  333. dm_digtable.curmultista_connectstate,
  334. dm_digtable.dig_ext_port_stage));
  335. }
  336. static void rtl92c_dm_initial_gain_sta(struct ieee80211_hw *hw)
  337. {
  338. struct rtl_priv *rtlpriv = rtl_priv(hw);
  339. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  340. ("presta_connectstate = %x,"
  341. " cursta_connectctate = %x\n",
  342. dm_digtable.presta_connectstate,
  343. dm_digtable.cursta_connectctate));
  344. if (dm_digtable.presta_connectstate == dm_digtable.cursta_connectctate
  345. || dm_digtable.cursta_connectctate == DIG_STA_BEFORE_CONNECT
  346. || dm_digtable.cursta_connectctate == DIG_STA_CONNECT) {
  347. if (dm_digtable.cursta_connectctate != DIG_STA_DISCONNECT) {
  348. dm_digtable.rssi_val_min =
  349. rtl92c_dm_initial_gain_min_pwdb(hw);
  350. rtl92c_dm_ctrl_initgain_by_rssi(hw);
  351. }
  352. } else {
  353. dm_digtable.rssi_val_min = 0;
  354. dm_digtable.dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
  355. dm_digtable.backoff_val = DM_DIG_BACKOFF_DEFAULT;
  356. dm_digtable.cur_igvalue = 0x20;
  357. dm_digtable.pre_igvalue = 0;
  358. rtl92c_dm_write_dig(hw);
  359. }
  360. }
  361. static void rtl92c_dm_cck_packet_detection_thresh(struct ieee80211_hw *hw)
  362. {
  363. struct rtl_priv *rtlpriv = rtl_priv(hw);
  364. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  365. if (dm_digtable.cursta_connectctate == DIG_STA_CONNECT) {
  366. dm_digtable.rssi_val_min = rtl92c_dm_initial_gain_min_pwdb(hw);
  367. if (dm_digtable.pre_cck_pd_state == CCK_PD_STAGE_LowRssi) {
  368. if (dm_digtable.rssi_val_min <= 25)
  369. dm_digtable.cur_cck_pd_state =
  370. CCK_PD_STAGE_LowRssi;
  371. else
  372. dm_digtable.cur_cck_pd_state =
  373. CCK_PD_STAGE_HighRssi;
  374. } else {
  375. if (dm_digtable.rssi_val_min <= 20)
  376. dm_digtable.cur_cck_pd_state =
  377. CCK_PD_STAGE_LowRssi;
  378. else
  379. dm_digtable.cur_cck_pd_state =
  380. CCK_PD_STAGE_HighRssi;
  381. }
  382. } else {
  383. dm_digtable.cur_cck_pd_state = CCK_PD_STAGE_MAX;
  384. }
  385. if (dm_digtable.pre_cck_pd_state != dm_digtable.cur_cck_pd_state) {
  386. if (dm_digtable.cur_cck_pd_state == CCK_PD_STAGE_LowRssi) {
  387. if (rtlpriv->falsealm_cnt.cnt_cck_fail > 800)
  388. dm_digtable.cur_cck_fa_state =
  389. CCK_FA_STAGE_High;
  390. else
  391. dm_digtable.cur_cck_fa_state = CCK_FA_STAGE_Low;
  392. if (dm_digtable.pre_cck_fa_state !=
  393. dm_digtable.cur_cck_fa_state) {
  394. if (dm_digtable.cur_cck_fa_state ==
  395. CCK_FA_STAGE_Low)
  396. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2,
  397. 0x83);
  398. else
  399. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2,
  400. 0xcd);
  401. dm_digtable.pre_cck_fa_state =
  402. dm_digtable.cur_cck_fa_state;
  403. }
  404. rtl_set_bbreg(hw, RCCK0_SYSTEM, MASKBYTE1, 0x40);
  405. if (IS_92C_SERIAL(rtlhal->version))
  406. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT,
  407. MASKBYTE2, 0xd7);
  408. } else {
  409. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
  410. rtl_set_bbreg(hw, RCCK0_SYSTEM, MASKBYTE1, 0x47);
  411. if (IS_92C_SERIAL(rtlhal->version))
  412. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT,
  413. MASKBYTE2, 0xd3);
  414. }
  415. dm_digtable.pre_cck_pd_state = dm_digtable.cur_cck_pd_state;
  416. }
  417. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  418. ("CCKPDStage=%x\n", dm_digtable.cur_cck_pd_state));
  419. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  420. ("is92C=%x\n", IS_92C_SERIAL(rtlhal->version)));
  421. }
  422. static void rtl92c_dm_ctrl_initgain_by_twoport(struct ieee80211_hw *hw)
  423. {
  424. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  425. if (mac->act_scanning)
  426. return;
  427. if (mac->link_state >= MAC80211_LINKED)
  428. dm_digtable.cursta_connectctate = DIG_STA_CONNECT;
  429. else
  430. dm_digtable.cursta_connectctate = DIG_STA_DISCONNECT;
  431. rtl92c_dm_initial_gain_sta(hw);
  432. rtl92c_dm_initial_gain_multi_sta(hw);
  433. rtl92c_dm_cck_packet_detection_thresh(hw);
  434. dm_digtable.presta_connectstate = dm_digtable.cursta_connectctate;
  435. }
  436. static void rtl92c_dm_dig(struct ieee80211_hw *hw)
  437. {
  438. struct rtl_priv *rtlpriv = rtl_priv(hw);
  439. if (rtlpriv->dm.dm_initialgain_enable == false)
  440. return;
  441. if (dm_digtable.dig_enable_flag == false)
  442. return;
  443. rtl92c_dm_ctrl_initgain_by_twoport(hw);
  444. }
  445. static void rtl92c_dm_init_dynamic_txpower(struct ieee80211_hw *hw)
  446. {
  447. struct rtl_priv *rtlpriv = rtl_priv(hw);
  448. rtlpriv->dm.dynamic_txpower_enable = false;
  449. rtlpriv->dm.last_dtp_lvl = TXHIGHPWRLEVEL_NORMAL;
  450. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  451. }
  452. void rtl92c_dm_write_dig(struct ieee80211_hw *hw)
  453. {
  454. struct rtl_priv *rtlpriv = rtl_priv(hw);
  455. RT_TRACE(rtlpriv, COMP_DIG, DBG_LOUD,
  456. ("cur_igvalue = 0x%x, "
  457. "pre_igvalue = 0x%x, backoff_val = %d\n",
  458. dm_digtable.cur_igvalue, dm_digtable.pre_igvalue,
  459. dm_digtable.backoff_val));
  460. if (dm_digtable.pre_igvalue != dm_digtable.cur_igvalue) {
  461. rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, 0x7f,
  462. dm_digtable.cur_igvalue);
  463. rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, 0x7f,
  464. dm_digtable.cur_igvalue);
  465. dm_digtable.pre_igvalue = dm_digtable.cur_igvalue;
  466. }
  467. }
  468. EXPORT_SYMBOL(rtl92c_dm_write_dig);
  469. static void rtl92c_dm_pwdb_monitor(struct ieee80211_hw *hw)
  470. {
  471. struct rtl_priv *rtlpriv = rtl_priv(hw);
  472. long tmpentry_max_pwdb = 0, tmpentry_min_pwdb = 0xff;
  473. u8 h2c_parameter[3] = { 0 };
  474. return;
  475. if (tmpentry_max_pwdb != 0) {
  476. rtlpriv->dm.entry_max_undecoratedsmoothed_pwdb =
  477. tmpentry_max_pwdb;
  478. } else {
  479. rtlpriv->dm.entry_max_undecoratedsmoothed_pwdb = 0;
  480. }
  481. if (tmpentry_min_pwdb != 0xff) {
  482. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb =
  483. tmpentry_min_pwdb;
  484. } else {
  485. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb = 0;
  486. }
  487. h2c_parameter[2] = (u8) (rtlpriv->dm.undecorated_smoothed_pwdb & 0xFF);
  488. h2c_parameter[0] = 0;
  489. rtl92c_fill_h2c_cmd(hw, H2C_RSSI_REPORT, 3, h2c_parameter);
  490. }
  491. void rtl92c_dm_init_edca_turbo(struct ieee80211_hw *hw)
  492. {
  493. struct rtl_priv *rtlpriv = rtl_priv(hw);
  494. rtlpriv->dm.current_turbo_edca = false;
  495. rtlpriv->dm.is_any_nonbepkts = false;
  496. rtlpriv->dm.is_cur_rdlstate = false;
  497. }
  498. EXPORT_SYMBOL(rtl92c_dm_init_edca_turbo);
  499. static void rtl92c_dm_check_edca_turbo(struct ieee80211_hw *hw)
  500. {
  501. struct rtl_priv *rtlpriv = rtl_priv(hw);
  502. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  503. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  504. static u64 last_txok_cnt;
  505. static u64 last_rxok_cnt;
  506. static u32 last_bt_edca_ul;
  507. static u32 last_bt_edca_dl;
  508. u64 cur_txok_cnt = 0;
  509. u64 cur_rxok_cnt = 0;
  510. u32 edca_be_ul = 0x5ea42b;
  511. u32 edca_be_dl = 0x5ea42b;
  512. bool bt_change_edca = false;
  513. if ((last_bt_edca_ul != rtlpcipriv->bt_coexist.bt_edca_ul) ||
  514. (last_bt_edca_dl != rtlpcipriv->bt_coexist.bt_edca_dl)) {
  515. rtlpriv->dm.current_turbo_edca = false;
  516. last_bt_edca_ul = rtlpcipriv->bt_coexist.bt_edca_ul;
  517. last_bt_edca_dl = rtlpcipriv->bt_coexist.bt_edca_dl;
  518. }
  519. if (rtlpcipriv->bt_coexist.bt_edca_ul != 0) {
  520. edca_be_ul = rtlpcipriv->bt_coexist.bt_edca_ul;
  521. bt_change_edca = true;
  522. }
  523. if (rtlpcipriv->bt_coexist.bt_edca_dl != 0) {
  524. edca_be_ul = rtlpcipriv->bt_coexist.bt_edca_dl;
  525. bt_change_edca = true;
  526. }
  527. if (mac->link_state != MAC80211_LINKED) {
  528. rtlpriv->dm.current_turbo_edca = false;
  529. return;
  530. }
  531. if ((!mac->ht_enable) && (!rtlpcipriv->bt_coexist.bt_coexistence)) {
  532. if (!(edca_be_ul & 0xffff0000))
  533. edca_be_ul |= 0x005e0000;
  534. if (!(edca_be_dl & 0xffff0000))
  535. edca_be_dl |= 0x005e0000;
  536. }
  537. if ((bt_change_edca) || ((!rtlpriv->dm.is_any_nonbepkts) &&
  538. (!rtlpriv->dm.disable_framebursting))) {
  539. cur_txok_cnt = rtlpriv->stats.txbytesunicast - last_txok_cnt;
  540. cur_rxok_cnt = rtlpriv->stats.rxbytesunicast - last_rxok_cnt;
  541. if (cur_rxok_cnt > 4 * cur_txok_cnt) {
  542. if (!rtlpriv->dm.is_cur_rdlstate ||
  543. !rtlpriv->dm.current_turbo_edca) {
  544. rtl_write_dword(rtlpriv,
  545. REG_EDCA_BE_PARAM,
  546. edca_be_dl);
  547. rtlpriv->dm.is_cur_rdlstate = true;
  548. }
  549. } else {
  550. if (rtlpriv->dm.is_cur_rdlstate ||
  551. !rtlpriv->dm.current_turbo_edca) {
  552. rtl_write_dword(rtlpriv,
  553. REG_EDCA_BE_PARAM,
  554. edca_be_ul);
  555. rtlpriv->dm.is_cur_rdlstate = false;
  556. }
  557. }
  558. rtlpriv->dm.current_turbo_edca = true;
  559. } else {
  560. if (rtlpriv->dm.current_turbo_edca) {
  561. u8 tmp = AC0_BE;
  562. rtlpriv->cfg->ops->set_hw_reg(hw,
  563. HW_VAR_AC_PARAM,
  564. (u8 *) (&tmp));
  565. rtlpriv->dm.current_turbo_edca = false;
  566. }
  567. }
  568. rtlpriv->dm.is_any_nonbepkts = false;
  569. last_txok_cnt = rtlpriv->stats.txbytesunicast;
  570. last_rxok_cnt = rtlpriv->stats.rxbytesunicast;
  571. }
  572. static void rtl92c_dm_txpower_tracking_callback_thermalmeter(struct ieee80211_hw
  573. *hw)
  574. {
  575. struct rtl_priv *rtlpriv = rtl_priv(hw);
  576. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  577. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  578. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  579. u8 thermalvalue, delta, delta_lck, delta_iqk;
  580. long ele_a, ele_d, temp_cck, val_x, value32;
  581. long val_y, ele_c = 0;
  582. u8 ofdm_index[2], cck_index = 0, ofdm_index_old[2], cck_index_old = 0;
  583. int i;
  584. bool is2t = IS_92C_SERIAL(rtlhal->version);
  585. s8 txpwr_level[2] = {0, 0};
  586. u8 ofdm_min_index = 6, rf;
  587. rtlpriv->dm.txpower_trackinginit = true;
  588. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  589. ("rtl92c_dm_txpower_tracking_callback_thermalmeter\n"));
  590. thermalvalue = (u8) rtl_get_rfreg(hw, RF90_PATH_A, RF_T_METER, 0x1f);
  591. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  592. ("Readback Thermal Meter = 0x%x pre thermal meter 0x%x "
  593. "eeprom_thermalmeter 0x%x\n",
  594. thermalvalue, rtlpriv->dm.thermalvalue,
  595. rtlefuse->eeprom_thermalmeter));
  596. rtl92c_phy_ap_calibrate(hw, (thermalvalue -
  597. rtlefuse->eeprom_thermalmeter));
  598. if (is2t)
  599. rf = 2;
  600. else
  601. rf = 1;
  602. if (thermalvalue) {
  603. ele_d = rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  604. MASKDWORD) & MASKOFDM_D;
  605. for (i = 0; i < OFDM_TABLE_LENGTH; i++) {
  606. if (ele_d == (ofdmswing_table[i] & MASKOFDM_D)) {
  607. ofdm_index_old[0] = (u8) i;
  608. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  609. ("Initial pathA ele_d reg0x%x = 0x%lx, "
  610. "ofdm_index=0x%x\n",
  611. ROFDM0_XATXIQIMBALANCE,
  612. ele_d, ofdm_index_old[0]));
  613. break;
  614. }
  615. }
  616. if (is2t) {
  617. ele_d = rtl_get_bbreg(hw, ROFDM0_XBTXIQIMBALANCE,
  618. MASKDWORD) & MASKOFDM_D;
  619. for (i = 0; i < OFDM_TABLE_LENGTH; i++) {
  620. if (ele_d == (ofdmswing_table[i] &
  621. MASKOFDM_D)) {
  622. RT_TRACE(rtlpriv, COMP_POWER_TRACKING,
  623. DBG_LOUD,
  624. ("Initial pathB ele_d reg0x%x = "
  625. "0x%lx, ofdm_index=0x%x\n",
  626. ROFDM0_XBTXIQIMBALANCE, ele_d,
  627. ofdm_index_old[1]));
  628. break;
  629. }
  630. }
  631. }
  632. temp_cck =
  633. rtl_get_bbreg(hw, RCCK0_TXFILTER2, MASKDWORD) & MASKCCK;
  634. for (i = 0; i < CCK_TABLE_LENGTH; i++) {
  635. if (rtlpriv->dm.cck_inch14) {
  636. if (memcmp((void *)&temp_cck,
  637. (void *)&cckswing_table_ch14[i][2],
  638. 4) == 0) {
  639. cck_index_old = (u8) i;
  640. RT_TRACE(rtlpriv, COMP_POWER_TRACKING,
  641. DBG_LOUD,
  642. ("Initial reg0x%x = 0x%lx, "
  643. "cck_index=0x%x, ch 14 %d\n",
  644. RCCK0_TXFILTER2, temp_cck,
  645. cck_index_old,
  646. rtlpriv->dm.cck_inch14));
  647. break;
  648. }
  649. } else {
  650. if (memcmp((void *)&temp_cck,
  651. (void *)
  652. &cckswing_table_ch1ch13[i][2],
  653. 4) == 0) {
  654. cck_index_old = (u8) i;
  655. RT_TRACE(rtlpriv, COMP_POWER_TRACKING,
  656. DBG_LOUD,
  657. ("Initial reg0x%x = 0x%lx, "
  658. "cck_index=0x%x, ch14 %d\n",
  659. RCCK0_TXFILTER2, temp_cck,
  660. cck_index_old,
  661. rtlpriv->dm.cck_inch14));
  662. break;
  663. }
  664. }
  665. }
  666. if (!rtlpriv->dm.thermalvalue) {
  667. rtlpriv->dm.thermalvalue =
  668. rtlefuse->eeprom_thermalmeter;
  669. rtlpriv->dm.thermalvalue_lck = thermalvalue;
  670. rtlpriv->dm.thermalvalue_iqk = thermalvalue;
  671. for (i = 0; i < rf; i++)
  672. rtlpriv->dm.ofdm_index[i] = ofdm_index_old[i];
  673. rtlpriv->dm.cck_index = cck_index_old;
  674. }
  675. delta = (thermalvalue > rtlpriv->dm.thermalvalue) ?
  676. (thermalvalue - rtlpriv->dm.thermalvalue) :
  677. (rtlpriv->dm.thermalvalue - thermalvalue);
  678. delta_lck = (thermalvalue > rtlpriv->dm.thermalvalue_lck) ?
  679. (thermalvalue - rtlpriv->dm.thermalvalue_lck) :
  680. (rtlpriv->dm.thermalvalue_lck - thermalvalue);
  681. delta_iqk = (thermalvalue > rtlpriv->dm.thermalvalue_iqk) ?
  682. (thermalvalue - rtlpriv->dm.thermalvalue_iqk) :
  683. (rtlpriv->dm.thermalvalue_iqk - thermalvalue);
  684. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  685. ("Readback Thermal Meter = 0x%x pre thermal meter 0x%x "
  686. "eeprom_thermalmeter 0x%x delta 0x%x "
  687. "delta_lck 0x%x delta_iqk 0x%x\n",
  688. thermalvalue, rtlpriv->dm.thermalvalue,
  689. rtlefuse->eeprom_thermalmeter, delta, delta_lck,
  690. delta_iqk));
  691. if (delta_lck > 1) {
  692. rtlpriv->dm.thermalvalue_lck = thermalvalue;
  693. rtl92c_phy_lc_calibrate(hw);
  694. }
  695. if (delta > 0 && rtlpriv->dm.txpower_track_control) {
  696. if (thermalvalue > rtlpriv->dm.thermalvalue) {
  697. for (i = 0; i < rf; i++)
  698. rtlpriv->dm.ofdm_index[i] -= delta;
  699. rtlpriv->dm.cck_index -= delta;
  700. } else {
  701. for (i = 0; i < rf; i++)
  702. rtlpriv->dm.ofdm_index[i] += delta;
  703. rtlpriv->dm.cck_index += delta;
  704. }
  705. if (is2t) {
  706. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  707. ("temp OFDM_A_index=0x%x, "
  708. "OFDM_B_index=0x%x,"
  709. "cck_index=0x%x\n",
  710. rtlpriv->dm.ofdm_index[0],
  711. rtlpriv->dm.ofdm_index[1],
  712. rtlpriv->dm.cck_index));
  713. } else {
  714. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  715. ("temp OFDM_A_index=0x%x,"
  716. "cck_index=0x%x\n",
  717. rtlpriv->dm.ofdm_index[0],
  718. rtlpriv->dm.cck_index));
  719. }
  720. if (thermalvalue > rtlefuse->eeprom_thermalmeter) {
  721. for (i = 0; i < rf; i++)
  722. ofdm_index[i] =
  723. rtlpriv->dm.ofdm_index[i]
  724. + 1;
  725. cck_index = rtlpriv->dm.cck_index + 1;
  726. } else {
  727. for (i = 0; i < rf; i++)
  728. ofdm_index[i] =
  729. rtlpriv->dm.ofdm_index[i];
  730. cck_index = rtlpriv->dm.cck_index;
  731. }
  732. for (i = 0; i < rf; i++) {
  733. if (txpwr_level[i] >= 0 &&
  734. txpwr_level[i] <= 26) {
  735. if (thermalvalue >
  736. rtlefuse->eeprom_thermalmeter) {
  737. if (delta < 5)
  738. ofdm_index[i] -= 1;
  739. else
  740. ofdm_index[i] -= 2;
  741. } else if (delta > 5 && thermalvalue <
  742. rtlefuse->
  743. eeprom_thermalmeter) {
  744. ofdm_index[i] += 1;
  745. }
  746. } else if (txpwr_level[i] >= 27 &&
  747. txpwr_level[i] <= 32
  748. && thermalvalue >
  749. rtlefuse->eeprom_thermalmeter) {
  750. if (delta < 5)
  751. ofdm_index[i] -= 1;
  752. else
  753. ofdm_index[i] -= 2;
  754. } else if (txpwr_level[i] >= 32 &&
  755. txpwr_level[i] <= 38 &&
  756. thermalvalue >
  757. rtlefuse->eeprom_thermalmeter
  758. && delta > 5) {
  759. ofdm_index[i] -= 1;
  760. }
  761. }
  762. if (txpwr_level[i] >= 0 && txpwr_level[i] <= 26) {
  763. if (thermalvalue >
  764. rtlefuse->eeprom_thermalmeter) {
  765. if (delta < 5)
  766. cck_index -= 1;
  767. else
  768. cck_index -= 2;
  769. } else if (delta > 5 && thermalvalue <
  770. rtlefuse->eeprom_thermalmeter) {
  771. cck_index += 1;
  772. }
  773. } else if (txpwr_level[i] >= 27 &&
  774. txpwr_level[i] <= 32 &&
  775. thermalvalue >
  776. rtlefuse->eeprom_thermalmeter) {
  777. if (delta < 5)
  778. cck_index -= 1;
  779. else
  780. cck_index -= 2;
  781. } else if (txpwr_level[i] >= 32 &&
  782. txpwr_level[i] <= 38 &&
  783. thermalvalue > rtlefuse->eeprom_thermalmeter
  784. && delta > 5) {
  785. cck_index -= 1;
  786. }
  787. for (i = 0; i < rf; i++) {
  788. if (ofdm_index[i] > OFDM_TABLE_SIZE - 1)
  789. ofdm_index[i] = OFDM_TABLE_SIZE - 1;
  790. else if (ofdm_index[i] < ofdm_min_index)
  791. ofdm_index[i] = ofdm_min_index;
  792. }
  793. if (cck_index > CCK_TABLE_SIZE - 1)
  794. cck_index = CCK_TABLE_SIZE - 1;
  795. else if (cck_index < 0)
  796. cck_index = 0;
  797. if (is2t) {
  798. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  799. ("new OFDM_A_index=0x%x, "
  800. "OFDM_B_index=0x%x,"
  801. "cck_index=0x%x\n",
  802. ofdm_index[0], ofdm_index[1],
  803. cck_index));
  804. } else {
  805. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  806. ("new OFDM_A_index=0x%x,"
  807. "cck_index=0x%x\n",
  808. ofdm_index[0], cck_index));
  809. }
  810. }
  811. if (rtlpriv->dm.txpower_track_control && delta != 0) {
  812. ele_d =
  813. (ofdmswing_table[ofdm_index[0]] & 0xFFC00000) >> 22;
  814. val_x = rtlphy->reg_e94;
  815. val_y = rtlphy->reg_e9c;
  816. if (val_x != 0) {
  817. if ((val_x & 0x00000200) != 0)
  818. val_x = val_x | 0xFFFFFC00;
  819. ele_a = ((val_x * ele_d) >> 8) & 0x000003FF;
  820. if ((val_y & 0x00000200) != 0)
  821. val_y = val_y | 0xFFFFFC00;
  822. ele_c = ((val_y * ele_d) >> 8) & 0x000003FF;
  823. value32 = (ele_d << 22) |
  824. ((ele_c & 0x3F) << 16) | ele_a;
  825. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  826. MASKDWORD, value32);
  827. value32 = (ele_c & 0x000003C0) >> 6;
  828. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS,
  829. value32);
  830. value32 = ((val_x * ele_d) >> 7) & 0x01;
  831. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  832. BIT(31), value32);
  833. value32 = ((val_y * ele_d) >> 7) & 0x01;
  834. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  835. BIT(29), value32);
  836. } else {
  837. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  838. MASKDWORD,
  839. ofdmswing_table[ofdm_index[0]]);
  840. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS,
  841. 0x00);
  842. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  843. BIT(31) | BIT(29), 0x00);
  844. }
  845. if (!rtlpriv->dm.cck_inch14) {
  846. rtl_write_byte(rtlpriv, 0xa22,
  847. cckswing_table_ch1ch13[cck_index]
  848. [0]);
  849. rtl_write_byte(rtlpriv, 0xa23,
  850. cckswing_table_ch1ch13[cck_index]
  851. [1]);
  852. rtl_write_byte(rtlpriv, 0xa24,
  853. cckswing_table_ch1ch13[cck_index]
  854. [2]);
  855. rtl_write_byte(rtlpriv, 0xa25,
  856. cckswing_table_ch1ch13[cck_index]
  857. [3]);
  858. rtl_write_byte(rtlpriv, 0xa26,
  859. cckswing_table_ch1ch13[cck_index]
  860. [4]);
  861. rtl_write_byte(rtlpriv, 0xa27,
  862. cckswing_table_ch1ch13[cck_index]
  863. [5]);
  864. rtl_write_byte(rtlpriv, 0xa28,
  865. cckswing_table_ch1ch13[cck_index]
  866. [6]);
  867. rtl_write_byte(rtlpriv, 0xa29,
  868. cckswing_table_ch1ch13[cck_index]
  869. [7]);
  870. } else {
  871. rtl_write_byte(rtlpriv, 0xa22,
  872. cckswing_table_ch14[cck_index]
  873. [0]);
  874. rtl_write_byte(rtlpriv, 0xa23,
  875. cckswing_table_ch14[cck_index]
  876. [1]);
  877. rtl_write_byte(rtlpriv, 0xa24,
  878. cckswing_table_ch14[cck_index]
  879. [2]);
  880. rtl_write_byte(rtlpriv, 0xa25,
  881. cckswing_table_ch14[cck_index]
  882. [3]);
  883. rtl_write_byte(rtlpriv, 0xa26,
  884. cckswing_table_ch14[cck_index]
  885. [4]);
  886. rtl_write_byte(rtlpriv, 0xa27,
  887. cckswing_table_ch14[cck_index]
  888. [5]);
  889. rtl_write_byte(rtlpriv, 0xa28,
  890. cckswing_table_ch14[cck_index]
  891. [6]);
  892. rtl_write_byte(rtlpriv, 0xa29,
  893. cckswing_table_ch14[cck_index]
  894. [7]);
  895. }
  896. if (is2t) {
  897. ele_d = (ofdmswing_table[ofdm_index[1]] &
  898. 0xFFC00000) >> 22;
  899. val_x = rtlphy->reg_eb4;
  900. val_y = rtlphy->reg_ebc;
  901. if (val_x != 0) {
  902. if ((val_x & 0x00000200) != 0)
  903. val_x = val_x | 0xFFFFFC00;
  904. ele_a = ((val_x * ele_d) >> 8) &
  905. 0x000003FF;
  906. if ((val_y & 0x00000200) != 0)
  907. val_y = val_y | 0xFFFFFC00;
  908. ele_c = ((val_y * ele_d) >> 8) &
  909. 0x00003FF;
  910. value32 = (ele_d << 22) |
  911. ((ele_c & 0x3F) << 16) | ele_a;
  912. rtl_set_bbreg(hw,
  913. ROFDM0_XBTXIQIMBALANCE,
  914. MASKDWORD, value32);
  915. value32 = (ele_c & 0x000003C0) >> 6;
  916. rtl_set_bbreg(hw, ROFDM0_XDTXAFE,
  917. MASKH4BITS, value32);
  918. value32 = ((val_x * ele_d) >> 7) & 0x01;
  919. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  920. BIT(27), value32);
  921. value32 = ((val_y * ele_d) >> 7) & 0x01;
  922. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  923. BIT(25), value32);
  924. } else {
  925. rtl_set_bbreg(hw,
  926. ROFDM0_XBTXIQIMBALANCE,
  927. MASKDWORD,
  928. ofdmswing_table[ofdm_index
  929. [1]]);
  930. rtl_set_bbreg(hw, ROFDM0_XDTXAFE,
  931. MASKH4BITS, 0x00);
  932. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  933. BIT(27) | BIT(25), 0x00);
  934. }
  935. }
  936. }
  937. if (delta_iqk > 3) {
  938. rtlpriv->dm.thermalvalue_iqk = thermalvalue;
  939. rtl92c_phy_iq_calibrate(hw, false);
  940. }
  941. if (rtlpriv->dm.txpower_track_control)
  942. rtlpriv->dm.thermalvalue = thermalvalue;
  943. }
  944. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD, ("<===\n"));
  945. }
  946. static void rtl92c_dm_initialize_txpower_tracking_thermalmeter(
  947. struct ieee80211_hw *hw)
  948. {
  949. struct rtl_priv *rtlpriv = rtl_priv(hw);
  950. rtlpriv->dm.txpower_tracking = true;
  951. rtlpriv->dm.txpower_trackinginit = false;
  952. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  953. ("pMgntInfo->txpower_tracking = %d\n",
  954. rtlpriv->dm.txpower_tracking));
  955. }
  956. static void rtl92c_dm_initialize_txpower_tracking(struct ieee80211_hw *hw)
  957. {
  958. rtl92c_dm_initialize_txpower_tracking_thermalmeter(hw);
  959. }
  960. static void rtl92c_dm_txpower_tracking_directcall(struct ieee80211_hw *hw)
  961. {
  962. rtl92c_dm_txpower_tracking_callback_thermalmeter(hw);
  963. }
  964. static void rtl92c_dm_check_txpower_tracking_thermal_meter(
  965. struct ieee80211_hw *hw)
  966. {
  967. struct rtl_priv *rtlpriv = rtl_priv(hw);
  968. static u8 tm_trigger;
  969. if (!rtlpriv->dm.txpower_tracking)
  970. return;
  971. if (!tm_trigger) {
  972. rtl_set_rfreg(hw, RF90_PATH_A, RF_T_METER, RFREG_OFFSET_MASK,
  973. 0x60);
  974. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  975. ("Trigger 92S Thermal Meter!!\n"));
  976. tm_trigger = 1;
  977. return;
  978. } else {
  979. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  980. ("Schedule TxPowerTracking direct call!!\n"));
  981. rtl92c_dm_txpower_tracking_directcall(hw);
  982. tm_trigger = 0;
  983. }
  984. }
  985. void rtl92c_dm_check_txpower_tracking(struct ieee80211_hw *hw)
  986. {
  987. rtl92c_dm_check_txpower_tracking_thermal_meter(hw);
  988. }
  989. EXPORT_SYMBOL(rtl92c_dm_check_txpower_tracking);
  990. void rtl92c_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw)
  991. {
  992. struct rtl_priv *rtlpriv = rtl_priv(hw);
  993. struct rate_adaptive *p_ra = &(rtlpriv->ra);
  994. p_ra->ratr_state = DM_RATR_STA_INIT;
  995. p_ra->pre_ratr_state = DM_RATR_STA_INIT;
  996. if (rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER)
  997. rtlpriv->dm.useramask = true;
  998. else
  999. rtlpriv->dm.useramask = false;
  1000. }
  1001. EXPORT_SYMBOL(rtl92c_dm_init_rate_adaptive_mask);
  1002. static void rtl92c_dm_refresh_rate_adaptive_mask(struct ieee80211_hw *hw)
  1003. {
  1004. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1005. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1006. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1007. struct rate_adaptive *p_ra = &(rtlpriv->ra);
  1008. u32 low_rssithresh_for_ra, high_rssithresh_for_ra;
  1009. struct ieee80211_sta *sta = NULL;
  1010. if (is_hal_stop(rtlhal)) {
  1011. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  1012. ("<---- driver is going to unload\n"));
  1013. return;
  1014. }
  1015. if (!rtlpriv->dm.useramask) {
  1016. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  1017. ("<---- driver does not control rate adaptive mask\n"));
  1018. return;
  1019. }
  1020. if (mac->link_state == MAC80211_LINKED &&
  1021. mac->opmode == NL80211_IFTYPE_STATION) {
  1022. switch (p_ra->pre_ratr_state) {
  1023. case DM_RATR_STA_HIGH:
  1024. high_rssithresh_for_ra = 50;
  1025. low_rssithresh_for_ra = 20;
  1026. break;
  1027. case DM_RATR_STA_MIDDLE:
  1028. high_rssithresh_for_ra = 55;
  1029. low_rssithresh_for_ra = 20;
  1030. break;
  1031. case DM_RATR_STA_LOW:
  1032. high_rssithresh_for_ra = 50;
  1033. low_rssithresh_for_ra = 25;
  1034. break;
  1035. default:
  1036. high_rssithresh_for_ra = 50;
  1037. low_rssithresh_for_ra = 20;
  1038. break;
  1039. }
  1040. if (rtlpriv->dm.undecorated_smoothed_pwdb >
  1041. (long)high_rssithresh_for_ra)
  1042. p_ra->ratr_state = DM_RATR_STA_HIGH;
  1043. else if (rtlpriv->dm.undecorated_smoothed_pwdb >
  1044. (long)low_rssithresh_for_ra)
  1045. p_ra->ratr_state = DM_RATR_STA_MIDDLE;
  1046. else
  1047. p_ra->ratr_state = DM_RATR_STA_LOW;
  1048. if (p_ra->pre_ratr_state != p_ra->ratr_state) {
  1049. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  1050. ("RSSI = %ld\n",
  1051. rtlpriv->dm.undecorated_smoothed_pwdb));
  1052. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  1053. ("RSSI_LEVEL = %d\n", p_ra->ratr_state));
  1054. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  1055. ("PreState = %d, CurState = %d\n",
  1056. p_ra->pre_ratr_state, p_ra->ratr_state));
  1057. rcu_read_lock();
  1058. sta = ieee80211_find_sta(mac->vif, mac->bssid);
  1059. rtlpriv->cfg->ops->update_rate_tbl(hw, sta,
  1060. p_ra->ratr_state);
  1061. p_ra->pre_ratr_state = p_ra->ratr_state;
  1062. rcu_read_unlock();
  1063. }
  1064. }
  1065. }
  1066. static void rtl92c_dm_init_dynamic_bb_powersaving(struct ieee80211_hw *hw)
  1067. {
  1068. dm_pstable.pre_ccastate = CCA_MAX;
  1069. dm_pstable.cur_ccasate = CCA_MAX;
  1070. dm_pstable.pre_rfstate = RF_MAX;
  1071. dm_pstable.cur_rfstate = RF_MAX;
  1072. dm_pstable.rssi_val_min = 0;
  1073. }
  1074. void rtl92c_dm_rf_saving(struct ieee80211_hw *hw, u8 bforce_in_normal)
  1075. {
  1076. static u8 initialize;
  1077. static u32 reg_874, reg_c70, reg_85c, reg_a74;
  1078. if (initialize == 0) {
  1079. reg_874 = (rtl_get_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  1080. MASKDWORD) & 0x1CC000) >> 14;
  1081. reg_c70 = (rtl_get_bbreg(hw, ROFDM0_AGCPARAMETER1,
  1082. MASKDWORD) & BIT(3)) >> 3;
  1083. reg_85c = (rtl_get_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL,
  1084. MASKDWORD) & 0xFF000000) >> 24;
  1085. reg_a74 = (rtl_get_bbreg(hw, 0xa74, MASKDWORD) & 0xF000) >> 12;
  1086. initialize = 1;
  1087. }
  1088. if (!bforce_in_normal) {
  1089. if (dm_pstable.rssi_val_min != 0) {
  1090. if (dm_pstable.pre_rfstate == RF_NORMAL) {
  1091. if (dm_pstable.rssi_val_min >= 30)
  1092. dm_pstable.cur_rfstate = RF_SAVE;
  1093. else
  1094. dm_pstable.cur_rfstate = RF_NORMAL;
  1095. } else {
  1096. if (dm_pstable.rssi_val_min <= 25)
  1097. dm_pstable.cur_rfstate = RF_NORMAL;
  1098. else
  1099. dm_pstable.cur_rfstate = RF_SAVE;
  1100. }
  1101. } else {
  1102. dm_pstable.cur_rfstate = RF_MAX;
  1103. }
  1104. } else {
  1105. dm_pstable.cur_rfstate = RF_NORMAL;
  1106. }
  1107. if (dm_pstable.pre_rfstate != dm_pstable.cur_rfstate) {
  1108. if (dm_pstable.cur_rfstate == RF_SAVE) {
  1109. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  1110. 0x1C0000, 0x2);
  1111. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, BIT(3), 0);
  1112. rtl_set_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL,
  1113. 0xFF000000, 0x63);
  1114. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  1115. 0xC000, 0x2);
  1116. rtl_set_bbreg(hw, 0xa74, 0xF000, 0x3);
  1117. rtl_set_bbreg(hw, 0x818, BIT(28), 0x0);
  1118. rtl_set_bbreg(hw, 0x818, BIT(28), 0x1);
  1119. } else {
  1120. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  1121. 0x1CC000, reg_874);
  1122. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, BIT(3),
  1123. reg_c70);
  1124. rtl_set_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL, 0xFF000000,
  1125. reg_85c);
  1126. rtl_set_bbreg(hw, 0xa74, 0xF000, reg_a74);
  1127. rtl_set_bbreg(hw, 0x818, BIT(28), 0x0);
  1128. }
  1129. dm_pstable.pre_rfstate = dm_pstable.cur_rfstate;
  1130. }
  1131. }
  1132. EXPORT_SYMBOL(rtl92c_dm_rf_saving);
  1133. static void rtl92c_dm_dynamic_bb_powersaving(struct ieee80211_hw *hw)
  1134. {
  1135. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1136. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1137. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1138. if (((mac->link_state == MAC80211_NOLINK)) &&
  1139. (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb == 0)) {
  1140. dm_pstable.rssi_val_min = 0;
  1141. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  1142. ("Not connected to any\n"));
  1143. }
  1144. if (mac->link_state == MAC80211_LINKED) {
  1145. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1146. dm_pstable.rssi_val_min =
  1147. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1148. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  1149. ("AP Client PWDB = 0x%lx\n",
  1150. dm_pstable.rssi_val_min));
  1151. } else {
  1152. dm_pstable.rssi_val_min =
  1153. rtlpriv->dm.undecorated_smoothed_pwdb;
  1154. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  1155. ("STA Default Port PWDB = 0x%lx\n",
  1156. dm_pstable.rssi_val_min));
  1157. }
  1158. } else {
  1159. dm_pstable.rssi_val_min =
  1160. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1161. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  1162. ("AP Ext Port PWDB = 0x%lx\n",
  1163. dm_pstable.rssi_val_min));
  1164. }
  1165. if (IS_92C_SERIAL(rtlhal->version))
  1166. ;/* rtl92c_dm_1r_cca(hw); */
  1167. else
  1168. rtl92c_dm_rf_saving(hw, false);
  1169. }
  1170. void rtl92c_dm_init(struct ieee80211_hw *hw)
  1171. {
  1172. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1173. rtlpriv->dm.dm_type = DM_TYPE_BYDRIVER;
  1174. rtl92c_dm_diginit(hw);
  1175. rtl92c_dm_init_dynamic_txpower(hw);
  1176. rtl92c_dm_init_edca_turbo(hw);
  1177. rtl92c_dm_init_rate_adaptive_mask(hw);
  1178. rtl92c_dm_initialize_txpower_tracking(hw);
  1179. rtl92c_dm_init_dynamic_bb_powersaving(hw);
  1180. }
  1181. EXPORT_SYMBOL(rtl92c_dm_init);
  1182. void rtl92c_dm_dynamic_txpower(struct ieee80211_hw *hw)
  1183. {
  1184. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1185. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1186. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1187. long undecorated_smoothed_pwdb;
  1188. if (!rtlpriv->dm.dynamic_txpower_enable)
  1189. return;
  1190. if (rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) {
  1191. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  1192. return;
  1193. }
  1194. if ((mac->link_state < MAC80211_LINKED) &&
  1195. (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb == 0)) {
  1196. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1197. ("Not connected to any\n"));
  1198. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  1199. rtlpriv->dm.last_dtp_lvl = TXHIGHPWRLEVEL_NORMAL;
  1200. return;
  1201. }
  1202. if (mac->link_state >= MAC80211_LINKED) {
  1203. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1204. undecorated_smoothed_pwdb =
  1205. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1206. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1207. ("AP Client PWDB = 0x%lx\n",
  1208. undecorated_smoothed_pwdb));
  1209. } else {
  1210. undecorated_smoothed_pwdb =
  1211. rtlpriv->dm.undecorated_smoothed_pwdb;
  1212. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1213. ("STA Default Port PWDB = 0x%lx\n",
  1214. undecorated_smoothed_pwdb));
  1215. }
  1216. } else {
  1217. undecorated_smoothed_pwdb =
  1218. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1219. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1220. ("AP Ext Port PWDB = 0x%lx\n",
  1221. undecorated_smoothed_pwdb));
  1222. }
  1223. if (undecorated_smoothed_pwdb >= TX_POWER_NEAR_FIELD_THRESH_LVL2) {
  1224. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_LEVEL1;
  1225. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1226. ("TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x0)\n"));
  1227. } else if ((undecorated_smoothed_pwdb <
  1228. (TX_POWER_NEAR_FIELD_THRESH_LVL2 - 3)) &&
  1229. (undecorated_smoothed_pwdb >=
  1230. TX_POWER_NEAR_FIELD_THRESH_LVL1)) {
  1231. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_LEVEL1;
  1232. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1233. ("TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x10)\n"));
  1234. } else if (undecorated_smoothed_pwdb <
  1235. (TX_POWER_NEAR_FIELD_THRESH_LVL1 - 5)) {
  1236. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  1237. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1238. ("TXHIGHPWRLEVEL_NORMAL\n"));
  1239. }
  1240. if ((rtlpriv->dm.dynamic_txhighpower_lvl != rtlpriv->dm.last_dtp_lvl)) {
  1241. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1242. ("PHY_SetTxPowerLevel8192S() Channel = %d\n",
  1243. rtlphy->current_channel));
  1244. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  1245. }
  1246. rtlpriv->dm.last_dtp_lvl = rtlpriv->dm.dynamic_txhighpower_lvl;
  1247. }
  1248. void rtl92c_dm_watchdog(struct ieee80211_hw *hw)
  1249. {
  1250. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1251. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1252. bool fw_current_inpsmode = false;
  1253. bool fw_ps_awake = true;
  1254. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  1255. (u8 *) (&fw_current_inpsmode));
  1256. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FWLPS_RF_ON,
  1257. (u8 *) (&fw_ps_awake));
  1258. if ((ppsc->rfpwr_state == ERFON) && ((!fw_current_inpsmode) &&
  1259. fw_ps_awake)
  1260. && (!ppsc->rfchange_inprogress)) {
  1261. rtl92c_dm_pwdb_monitor(hw);
  1262. rtl92c_dm_dig(hw);
  1263. rtl92c_dm_false_alarm_counter_statistics(hw);
  1264. rtl92c_dm_dynamic_bb_powersaving(hw);
  1265. rtl92c_dm_dynamic_txpower(hw);
  1266. rtl92c_dm_check_txpower_tracking(hw);
  1267. rtl92c_dm_refresh_rate_adaptive_mask(hw);
  1268. rtl92c_dm_bt_coexist(hw);
  1269. rtl92c_dm_check_edca_turbo(hw);
  1270. }
  1271. }
  1272. EXPORT_SYMBOL(rtl92c_dm_watchdog);
  1273. u8 rtl92c_bt_rssi_state_change(struct ieee80211_hw *hw)
  1274. {
  1275. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1276. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1277. long undecorated_smoothed_pwdb;
  1278. u8 curr_bt_rssi_state = 0x00;
  1279. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1280. undecorated_smoothed_pwdb =
  1281. GET_UNDECORATED_AVERAGE_RSSI(rtlpriv);
  1282. } else {
  1283. if (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb == 0)
  1284. undecorated_smoothed_pwdb = 100;
  1285. else
  1286. undecorated_smoothed_pwdb =
  1287. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1288. }
  1289. /* Check RSSI to determine HighPower/NormalPower state for
  1290. * BT coexistence. */
  1291. if (undecorated_smoothed_pwdb >= 67)
  1292. curr_bt_rssi_state &= (~BT_RSSI_STATE_NORMAL_POWER);
  1293. else if (undecorated_smoothed_pwdb < 62)
  1294. curr_bt_rssi_state |= BT_RSSI_STATE_NORMAL_POWER;
  1295. /* Check RSSI to determine AMPDU setting for BT coexistence. */
  1296. if (undecorated_smoothed_pwdb >= 40)
  1297. curr_bt_rssi_state &= (~BT_RSSI_STATE_AMDPU_OFF);
  1298. else if (undecorated_smoothed_pwdb <= 32)
  1299. curr_bt_rssi_state |= BT_RSSI_STATE_AMDPU_OFF;
  1300. /* Marked RSSI state. It will be used to determine BT coexistence
  1301. * setting later. */
  1302. if (undecorated_smoothed_pwdb < 35)
  1303. curr_bt_rssi_state |= BT_RSSI_STATE_SPECIAL_LOW;
  1304. else
  1305. curr_bt_rssi_state &= (~BT_RSSI_STATE_SPECIAL_LOW);
  1306. /* Set Tx Power according to BT status. */
  1307. if (undecorated_smoothed_pwdb >= 30)
  1308. curr_bt_rssi_state |= BT_RSSI_STATE_TXPOWER_LOW;
  1309. else if (undecorated_smoothed_pwdb < 25)
  1310. curr_bt_rssi_state &= (~BT_RSSI_STATE_TXPOWER_LOW);
  1311. /* Check BT state related to BT_Idle in B/G mode. */
  1312. if (undecorated_smoothed_pwdb < 15)
  1313. curr_bt_rssi_state |= BT_RSSI_STATE_BG_EDCA_LOW;
  1314. else
  1315. curr_bt_rssi_state &= (~BT_RSSI_STATE_BG_EDCA_LOW);
  1316. if (curr_bt_rssi_state != rtlpcipriv->bt_coexist.bt_rssi_state) {
  1317. rtlpcipriv->bt_coexist.bt_rssi_state = curr_bt_rssi_state;
  1318. return true;
  1319. } else {
  1320. return false;
  1321. }
  1322. }
  1323. EXPORT_SYMBOL(rtl92c_bt_rssi_state_change);
  1324. static bool rtl92c_bt_state_change(struct ieee80211_hw *hw)
  1325. {
  1326. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1327. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1328. u32 polling, ratio_tx, ratio_pri;
  1329. u32 bt_tx, bt_pri;
  1330. u8 bt_state;
  1331. u8 cur_service_type;
  1332. if (rtlpriv->mac80211.link_state < MAC80211_LINKED)
  1333. return false;
  1334. bt_state = rtl_read_byte(rtlpriv, 0x4fd);
  1335. bt_tx = rtl_read_dword(rtlpriv, 0x488);
  1336. bt_tx = bt_tx & 0x00ffffff;
  1337. bt_pri = rtl_read_dword(rtlpriv, 0x48c);
  1338. bt_pri = bt_pri & 0x00ffffff;
  1339. polling = rtl_read_dword(rtlpriv, 0x490);
  1340. if (bt_tx == 0xffffffff && bt_pri == 0xffffffff &&
  1341. polling == 0xffffffff && bt_state == 0xff)
  1342. return false;
  1343. bt_state &= BIT_OFFSET_LEN_MASK_32(0, 1);
  1344. if (bt_state != rtlpcipriv->bt_coexist.bt_cur_state) {
  1345. rtlpcipriv->bt_coexist.bt_cur_state = bt_state;
  1346. if (rtlpcipriv->bt_coexist.reg_bt_sco == 3) {
  1347. rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
  1348. bt_state = bt_state |
  1349. ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
  1350. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  1351. BIT_OFFSET_LEN_MASK_32(2, 1);
  1352. rtl_write_byte(rtlpriv, 0x4fd, bt_state);
  1353. }
  1354. return true;
  1355. }
  1356. ratio_tx = bt_tx * 1000 / polling;
  1357. ratio_pri = bt_pri * 1000 / polling;
  1358. rtlpcipriv->bt_coexist.ratio_tx = ratio_tx;
  1359. rtlpcipriv->bt_coexist.ratio_pri = ratio_pri;
  1360. if (bt_state && rtlpcipriv->bt_coexist.reg_bt_sco == 3) {
  1361. if ((ratio_tx < 30) && (ratio_pri < 30))
  1362. cur_service_type = BT_IDLE;
  1363. else if ((ratio_pri > 110) && (ratio_pri < 250))
  1364. cur_service_type = BT_SCO;
  1365. else if ((ratio_tx >= 200) && (ratio_pri >= 200))
  1366. cur_service_type = BT_BUSY;
  1367. else if ((ratio_tx >= 350) && (ratio_tx < 500))
  1368. cur_service_type = BT_OTHERBUSY;
  1369. else if (ratio_tx >= 500)
  1370. cur_service_type = BT_PAN;
  1371. else
  1372. cur_service_type = BT_OTHER_ACTION;
  1373. if (cur_service_type != rtlpcipriv->bt_coexist.bt_service) {
  1374. rtlpcipriv->bt_coexist.bt_service = cur_service_type;
  1375. bt_state = bt_state |
  1376. ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
  1377. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  1378. ((rtlpcipriv->bt_coexist.bt_service != BT_IDLE) ?
  1379. 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
  1380. /* Add interrupt migration when bt is not ini
  1381. * idle state (no traffic). */
  1382. if (rtlpcipriv->bt_coexist.bt_service != BT_IDLE) {
  1383. rtl_write_word(rtlpriv, 0x504, 0x0ccc);
  1384. rtl_write_byte(rtlpriv, 0x506, 0x54);
  1385. rtl_write_byte(rtlpriv, 0x507, 0x54);
  1386. } else {
  1387. rtl_write_byte(rtlpriv, 0x506, 0x00);
  1388. rtl_write_byte(rtlpriv, 0x507, 0x00);
  1389. }
  1390. rtl_write_byte(rtlpriv, 0x4fd, bt_state);
  1391. return true;
  1392. }
  1393. }
  1394. return false;
  1395. }
  1396. static bool rtl92c_bt_wifi_connect_change(struct ieee80211_hw *hw)
  1397. {
  1398. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1399. static bool media_connect;
  1400. if (rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  1401. media_connect = false;
  1402. } else {
  1403. if (!media_connect) {
  1404. media_connect = true;
  1405. return true;
  1406. }
  1407. media_connect = true;
  1408. }
  1409. return false;
  1410. }
  1411. static void rtl92c_bt_set_normal(struct ieee80211_hw *hw)
  1412. {
  1413. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1414. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1415. if (rtlpcipriv->bt_coexist.bt_service == BT_OTHERBUSY) {
  1416. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5ea72b;
  1417. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5ea72b;
  1418. } else if (rtlpcipriv->bt_coexist.bt_service == BT_BUSY) {
  1419. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5eb82f;
  1420. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5eb82f;
  1421. } else if (rtlpcipriv->bt_coexist.bt_service == BT_SCO) {
  1422. if (rtlpcipriv->bt_coexist.ratio_tx > 160) {
  1423. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5ea72f;
  1424. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5ea72f;
  1425. } else {
  1426. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5ea32b;
  1427. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5ea42b;
  1428. }
  1429. } else {
  1430. rtlpcipriv->bt_coexist.bt_edca_ul = 0;
  1431. rtlpcipriv->bt_coexist.bt_edca_dl = 0;
  1432. }
  1433. if ((rtlpcipriv->bt_coexist.bt_service != BT_IDLE) &&
  1434. (rtlpriv->mac80211.mode == WIRELESS_MODE_G ||
  1435. (rtlpriv->mac80211.mode == (WIRELESS_MODE_G | WIRELESS_MODE_B))) &&
  1436. (rtlpcipriv->bt_coexist.bt_rssi_state &
  1437. BT_RSSI_STATE_BG_EDCA_LOW)) {
  1438. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5eb82b;
  1439. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5eb82b;
  1440. }
  1441. }
  1442. static void rtl92c_bt_ant_isolation(struct ieee80211_hw *hw)
  1443. {
  1444. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1445. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1446. /* Only enable HW BT coexist when BT in "Busy" state. */
  1447. if (rtlpriv->mac80211.vendor == PEER_CISCO &&
  1448. rtlpcipriv->bt_coexist.bt_service == BT_OTHER_ACTION) {
  1449. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1450. } else {
  1451. if ((rtlpcipriv->bt_coexist.bt_service == BT_BUSY) &&
  1452. (rtlpcipriv->bt_coexist.bt_rssi_state &
  1453. BT_RSSI_STATE_NORMAL_POWER)) {
  1454. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1455. } else if ((rtlpcipriv->bt_coexist.bt_service ==
  1456. BT_OTHER_ACTION) && (rtlpriv->mac80211.mode <
  1457. WIRELESS_MODE_N_24G) &&
  1458. (rtlpcipriv->bt_coexist.bt_rssi_state &
  1459. BT_RSSI_STATE_SPECIAL_LOW)) {
  1460. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1461. } else if (rtlpcipriv->bt_coexist.bt_service == BT_PAN) {
  1462. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0x00);
  1463. } else {
  1464. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0x00);
  1465. }
  1466. }
  1467. if (rtlpcipriv->bt_coexist.bt_service == BT_PAN)
  1468. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x10100);
  1469. else
  1470. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x0);
  1471. if (rtlpcipriv->bt_coexist.bt_rssi_state &
  1472. BT_RSSI_STATE_NORMAL_POWER) {
  1473. rtl92c_bt_set_normal(hw);
  1474. } else {
  1475. rtlpcipriv->bt_coexist.bt_edca_ul = 0;
  1476. rtlpcipriv->bt_coexist.bt_edca_dl = 0;
  1477. }
  1478. if (rtlpcipriv->bt_coexist.bt_service != BT_IDLE) {
  1479. rtlpriv->cfg->ops->set_rfreg(hw,
  1480. RF90_PATH_A,
  1481. 0x1e,
  1482. 0xf0, 0xf);
  1483. } else {
  1484. rtlpriv->cfg->ops->set_rfreg(hw,
  1485. RF90_PATH_A, 0x1e, 0xf0,
  1486. rtlpcipriv->bt_coexist.bt_rfreg_origin_1e);
  1487. }
  1488. if (!rtlpriv->dm.dynamic_txpower_enable) {
  1489. if (rtlpcipriv->bt_coexist.bt_service != BT_IDLE) {
  1490. if (rtlpcipriv->bt_coexist.bt_rssi_state &
  1491. BT_RSSI_STATE_TXPOWER_LOW) {
  1492. rtlpriv->dm.dynamic_txhighpower_lvl =
  1493. TXHIGHPWRLEVEL_BT2;
  1494. } else {
  1495. rtlpriv->dm.dynamic_txhighpower_lvl =
  1496. TXHIGHPWRLEVEL_BT1;
  1497. }
  1498. } else {
  1499. rtlpriv->dm.dynamic_txhighpower_lvl =
  1500. TXHIGHPWRLEVEL_NORMAL;
  1501. }
  1502. rtl92c_phy_set_txpower_level(hw,
  1503. rtlpriv->phy.current_channel);
  1504. }
  1505. }
  1506. static void rtl92c_check_bt_change(struct ieee80211_hw *hw)
  1507. {
  1508. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1509. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1510. if (rtlpcipriv->bt_coexist.bt_cur_state) {
  1511. if (rtlpcipriv->bt_coexist.bt_ant_isolation)
  1512. rtl92c_bt_ant_isolation(hw);
  1513. } else {
  1514. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0x00);
  1515. rtlpriv->cfg->ops->set_rfreg(hw, RF90_PATH_A, 0x1e, 0xf0,
  1516. rtlpcipriv->bt_coexist.bt_rfreg_origin_1e);
  1517. rtlpcipriv->bt_coexist.bt_edca_ul = 0;
  1518. rtlpcipriv->bt_coexist.bt_edca_dl = 0;
  1519. }
  1520. }
  1521. void rtl92c_dm_bt_coexist(struct ieee80211_hw *hw)
  1522. {
  1523. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1524. bool wifi_connect_change;
  1525. bool bt_state_change;
  1526. bool rssi_state_change;
  1527. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  1528. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
  1529. wifi_connect_change = rtl92c_bt_wifi_connect_change(hw);
  1530. bt_state_change = rtl92c_bt_state_change(hw);
  1531. rssi_state_change = rtl92c_bt_rssi_state_change(hw);
  1532. if (wifi_connect_change || bt_state_change || rssi_state_change)
  1533. rtl92c_check_bt_change(hw);
  1534. }
  1535. }
  1536. EXPORT_SYMBOL(rtl92c_dm_bt_coexist);