rt2800lib.c 143 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  184. const u8 command, const u8 token,
  185. const u8 arg0, const u8 arg1)
  186. {
  187. u32 reg;
  188. /*
  189. * SOC devices don't support MCU requests.
  190. */
  191. if (rt2x00_is_soc(rt2x00dev))
  192. return;
  193. mutex_lock(&rt2x00dev->csr_mutex);
  194. /*
  195. * Wait until the MCU becomes available, afterwards we
  196. * can safely write the new data into the register.
  197. */
  198. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  202. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  203. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  204. reg = 0;
  205. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  206. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  207. }
  208. mutex_unlock(&rt2x00dev->csr_mutex);
  209. }
  210. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  211. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  212. {
  213. unsigned int i = 0;
  214. u32 reg;
  215. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  216. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  217. if (reg && reg != ~0)
  218. return 0;
  219. msleep(1);
  220. }
  221. ERROR(rt2x00dev, "Unstable hardware.\n");
  222. return -EBUSY;
  223. }
  224. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  225. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  226. {
  227. unsigned int i;
  228. u32 reg;
  229. /*
  230. * Some devices are really slow to respond here. Wait a whole second
  231. * before timing out.
  232. */
  233. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  234. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  235. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  236. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  237. return 0;
  238. msleep(10);
  239. }
  240. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  241. return -EACCES;
  242. }
  243. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  244. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  245. {
  246. u16 fw_crc;
  247. u16 crc;
  248. /*
  249. * The last 2 bytes in the firmware array are the crc checksum itself,
  250. * this means that we should never pass those 2 bytes to the crc
  251. * algorithm.
  252. */
  253. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  254. /*
  255. * Use the crc ccitt algorithm.
  256. * This will return the same value as the legacy driver which
  257. * used bit ordering reversion on the both the firmware bytes
  258. * before input input as well as on the final output.
  259. * Obviously using crc ccitt directly is much more efficient.
  260. */
  261. crc = crc_ccitt(~0, data, len - 2);
  262. /*
  263. * There is a small difference between the crc-itu-t + bitrev and
  264. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  265. * will be swapped, use swab16 to convert the crc to the correct
  266. * value.
  267. */
  268. crc = swab16(crc);
  269. return fw_crc == crc;
  270. }
  271. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  272. const u8 *data, const size_t len)
  273. {
  274. size_t offset = 0;
  275. size_t fw_len;
  276. bool multiple;
  277. /*
  278. * PCI(e) & SOC devices require firmware with a length
  279. * of 8kb. USB devices require firmware files with a length
  280. * of 4kb. Certain USB chipsets however require different firmware,
  281. * which Ralink only provides attached to the original firmware
  282. * file. Thus for USB devices, firmware files have a length
  283. * which is a multiple of 4kb.
  284. */
  285. if (rt2x00_is_usb(rt2x00dev)) {
  286. fw_len = 4096;
  287. multiple = true;
  288. } else {
  289. fw_len = 8192;
  290. multiple = true;
  291. }
  292. /*
  293. * Validate the firmware length
  294. */
  295. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  296. return FW_BAD_LENGTH;
  297. /*
  298. * Check if the chipset requires one of the upper parts
  299. * of the firmware.
  300. */
  301. if (rt2x00_is_usb(rt2x00dev) &&
  302. !rt2x00_rt(rt2x00dev, RT2860) &&
  303. !rt2x00_rt(rt2x00dev, RT2872) &&
  304. !rt2x00_rt(rt2x00dev, RT3070) &&
  305. ((len / fw_len) == 1))
  306. return FW_BAD_VERSION;
  307. /*
  308. * 8kb firmware files must be checked as if it were
  309. * 2 separate firmware files.
  310. */
  311. while (offset < len) {
  312. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  313. return FW_BAD_CRC;
  314. offset += fw_len;
  315. }
  316. return FW_OK;
  317. }
  318. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  319. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  320. const u8 *data, const size_t len)
  321. {
  322. unsigned int i;
  323. u32 reg;
  324. /*
  325. * If driver doesn't wake up firmware here,
  326. * rt2800_load_firmware will hang forever when interface is up again.
  327. */
  328. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  329. /*
  330. * Wait for stable hardware.
  331. */
  332. if (rt2800_wait_csr_ready(rt2x00dev))
  333. return -EBUSY;
  334. if (rt2x00_is_pci(rt2x00dev)) {
  335. if (rt2x00_rt(rt2x00dev, RT3572) ||
  336. rt2x00_rt(rt2x00dev, RT5390)) {
  337. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  338. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  339. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  340. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  341. }
  342. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  343. }
  344. /*
  345. * Disable DMA, will be reenabled later when enabling
  346. * the radio.
  347. */
  348. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  349. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  350. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  351. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  352. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  353. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  354. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  355. /*
  356. * Write firmware to the device.
  357. */
  358. rt2800_drv_write_firmware(rt2x00dev, data, len);
  359. /*
  360. * Wait for device to stabilize.
  361. */
  362. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  363. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  364. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  365. break;
  366. msleep(1);
  367. }
  368. if (i == REGISTER_BUSY_COUNT) {
  369. ERROR(rt2x00dev, "PBF system register not ready.\n");
  370. return -EBUSY;
  371. }
  372. /*
  373. * Initialize firmware.
  374. */
  375. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  376. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  377. msleep(1);
  378. return 0;
  379. }
  380. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  381. void rt2800_write_tx_data(struct queue_entry *entry,
  382. struct txentry_desc *txdesc)
  383. {
  384. __le32 *txwi = rt2800_drv_get_txwi(entry);
  385. u32 word;
  386. /*
  387. * Initialize TX Info descriptor
  388. */
  389. rt2x00_desc_read(txwi, 0, &word);
  390. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  391. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  392. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  393. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  394. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  395. rt2x00_set_field32(&word, TXWI_W0_TS,
  396. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  397. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  398. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  399. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  400. txdesc->u.ht.mpdu_density);
  401. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  402. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  403. rt2x00_set_field32(&word, TXWI_W0_BW,
  404. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  405. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  406. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  407. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  408. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  409. rt2x00_desc_write(txwi, 0, word);
  410. rt2x00_desc_read(txwi, 1, &word);
  411. rt2x00_set_field32(&word, TXWI_W1_ACK,
  412. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  413. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  414. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  415. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  416. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  417. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  418. txdesc->key_idx : 0xff);
  419. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  420. txdesc->length);
  421. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  422. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  423. rt2x00_desc_write(txwi, 1, word);
  424. /*
  425. * Always write 0 to IV/EIV fields, hardware will insert the IV
  426. * from the IVEIV register when TXD_W3_WIV is set to 0.
  427. * When TXD_W3_WIV is set to 1 it will use the IV data
  428. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  429. * crypto entry in the registers should be used to encrypt the frame.
  430. */
  431. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  432. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  433. }
  434. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  435. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  436. {
  437. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  438. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  439. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  440. u16 eeprom;
  441. u8 offset0;
  442. u8 offset1;
  443. u8 offset2;
  444. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  445. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  446. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  447. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  448. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  449. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  450. } else {
  451. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  452. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  453. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  454. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  455. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  456. }
  457. /*
  458. * Convert the value from the descriptor into the RSSI value
  459. * If the value in the descriptor is 0, it is considered invalid
  460. * and the default (extremely low) rssi value is assumed
  461. */
  462. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  463. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  464. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  465. /*
  466. * mac80211 only accepts a single RSSI value. Calculating the
  467. * average doesn't deliver a fair answer either since -60:-60 would
  468. * be considered equally good as -50:-70 while the second is the one
  469. * which gives less energy...
  470. */
  471. rssi0 = max(rssi0, rssi1);
  472. return max(rssi0, rssi2);
  473. }
  474. void rt2800_process_rxwi(struct queue_entry *entry,
  475. struct rxdone_entry_desc *rxdesc)
  476. {
  477. __le32 *rxwi = (__le32 *) entry->skb->data;
  478. u32 word;
  479. rt2x00_desc_read(rxwi, 0, &word);
  480. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  481. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  482. rt2x00_desc_read(rxwi, 1, &word);
  483. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  484. rxdesc->flags |= RX_FLAG_SHORT_GI;
  485. if (rt2x00_get_field32(word, RXWI_W1_BW))
  486. rxdesc->flags |= RX_FLAG_40MHZ;
  487. /*
  488. * Detect RX rate, always use MCS as signal type.
  489. */
  490. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  491. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  492. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  493. /*
  494. * Mask of 0x8 bit to remove the short preamble flag.
  495. */
  496. if (rxdesc->rate_mode == RATE_MODE_CCK)
  497. rxdesc->signal &= ~0x8;
  498. rt2x00_desc_read(rxwi, 2, &word);
  499. /*
  500. * Convert descriptor AGC value to RSSI value.
  501. */
  502. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  503. /*
  504. * Remove RXWI descriptor from start of buffer.
  505. */
  506. skb_pull(entry->skb, RXWI_DESC_SIZE);
  507. }
  508. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  509. void rt2800_txdone_entry(struct queue_entry *entry, u32 status)
  510. {
  511. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  512. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  513. struct txdone_entry_desc txdesc;
  514. u32 word;
  515. u16 mcs, real_mcs;
  516. int aggr, ampdu;
  517. __le32 *txwi;
  518. /*
  519. * Obtain the status about this packet.
  520. */
  521. txdesc.flags = 0;
  522. txwi = rt2800_drv_get_txwi(entry);
  523. rt2x00_desc_read(txwi, 0, &word);
  524. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  525. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  526. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  527. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  528. /*
  529. * If a frame was meant to be sent as a single non-aggregated MPDU
  530. * but ended up in an aggregate the used tx rate doesn't correlate
  531. * with the one specified in the TXWI as the whole aggregate is sent
  532. * with the same rate.
  533. *
  534. * For example: two frames are sent to rt2x00, the first one sets
  535. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  536. * and requests MCS15. If the hw aggregates both frames into one
  537. * AMDPU the tx status for both frames will contain MCS7 although
  538. * the frame was sent successfully.
  539. *
  540. * Hence, replace the requested rate with the real tx rate to not
  541. * confuse the rate control algortihm by providing clearly wrong
  542. * data.
  543. */
  544. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  545. skbdesc->tx_rate_idx = real_mcs;
  546. mcs = real_mcs;
  547. }
  548. if (aggr == 1 || ampdu == 1)
  549. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  550. /*
  551. * Ralink has a retry mechanism using a global fallback
  552. * table. We setup this fallback table to try the immediate
  553. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  554. * always contains the MCS used for the last transmission, be
  555. * it successful or not.
  556. */
  557. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  558. /*
  559. * Transmission succeeded. The number of retries is
  560. * mcs - real_mcs
  561. */
  562. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  563. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  564. } else {
  565. /*
  566. * Transmission failed. The number of retries is
  567. * always 7 in this case (for a total number of 8
  568. * frames sent).
  569. */
  570. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  571. txdesc.retry = rt2x00dev->long_retry;
  572. }
  573. /*
  574. * the frame was retried at least once
  575. * -> hw used fallback rates
  576. */
  577. if (txdesc.retry)
  578. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  579. rt2x00lib_txdone(entry, &txdesc);
  580. }
  581. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  582. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  583. {
  584. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  585. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  586. unsigned int beacon_base;
  587. unsigned int padding_len;
  588. u32 orig_reg, reg;
  589. /*
  590. * Disable beaconing while we are reloading the beacon data,
  591. * otherwise we might be sending out invalid data.
  592. */
  593. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  594. orig_reg = reg;
  595. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  596. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  597. /*
  598. * Add space for the TXWI in front of the skb.
  599. */
  600. memset(skb_push(entry->skb, TXWI_DESC_SIZE), 0, TXWI_DESC_SIZE);
  601. /*
  602. * Register descriptor details in skb frame descriptor.
  603. */
  604. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  605. skbdesc->desc = entry->skb->data;
  606. skbdesc->desc_len = TXWI_DESC_SIZE;
  607. /*
  608. * Add the TXWI for the beacon to the skb.
  609. */
  610. rt2800_write_tx_data(entry, txdesc);
  611. /*
  612. * Dump beacon to userspace through debugfs.
  613. */
  614. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  615. /*
  616. * Write entire beacon with TXWI and padding to register.
  617. */
  618. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  619. if (padding_len && skb_pad(entry->skb, padding_len)) {
  620. ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
  621. /* skb freed by skb_pad() on failure */
  622. entry->skb = NULL;
  623. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  624. return;
  625. }
  626. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  627. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  628. entry->skb->len + padding_len);
  629. /*
  630. * Enable beaconing again.
  631. */
  632. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  633. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  634. /*
  635. * Clean up beacon skb.
  636. */
  637. dev_kfree_skb_any(entry->skb);
  638. entry->skb = NULL;
  639. }
  640. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  641. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  642. unsigned int beacon_base)
  643. {
  644. int i;
  645. /*
  646. * For the Beacon base registers we only need to clear
  647. * the whole TXWI which (when set to 0) will invalidate
  648. * the entire beacon.
  649. */
  650. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  651. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  652. }
  653. void rt2800_clear_beacon(struct queue_entry *entry)
  654. {
  655. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  656. u32 reg;
  657. /*
  658. * Disable beaconing while we are reloading the beacon data,
  659. * otherwise we might be sending out invalid data.
  660. */
  661. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  662. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  663. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  664. /*
  665. * Clear beacon.
  666. */
  667. rt2800_clear_beacon_register(rt2x00dev,
  668. HW_BEACON_OFFSET(entry->entry_idx));
  669. /*
  670. * Enabled beaconing again.
  671. */
  672. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  673. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  674. }
  675. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  676. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  677. const struct rt2x00debug rt2800_rt2x00debug = {
  678. .owner = THIS_MODULE,
  679. .csr = {
  680. .read = rt2800_register_read,
  681. .write = rt2800_register_write,
  682. .flags = RT2X00DEBUGFS_OFFSET,
  683. .word_base = CSR_REG_BASE,
  684. .word_size = sizeof(u32),
  685. .word_count = CSR_REG_SIZE / sizeof(u32),
  686. },
  687. .eeprom = {
  688. .read = rt2x00_eeprom_read,
  689. .write = rt2x00_eeprom_write,
  690. .word_base = EEPROM_BASE,
  691. .word_size = sizeof(u16),
  692. .word_count = EEPROM_SIZE / sizeof(u16),
  693. },
  694. .bbp = {
  695. .read = rt2800_bbp_read,
  696. .write = rt2800_bbp_write,
  697. .word_base = BBP_BASE,
  698. .word_size = sizeof(u8),
  699. .word_count = BBP_SIZE / sizeof(u8),
  700. },
  701. .rf = {
  702. .read = rt2x00_rf_read,
  703. .write = rt2800_rf_write,
  704. .word_base = RF_BASE,
  705. .word_size = sizeof(u32),
  706. .word_count = RF_SIZE / sizeof(u32),
  707. },
  708. };
  709. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  710. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  711. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  712. {
  713. u32 reg;
  714. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  715. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  716. }
  717. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  718. #ifdef CONFIG_RT2X00_LIB_LEDS
  719. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  720. enum led_brightness brightness)
  721. {
  722. struct rt2x00_led *led =
  723. container_of(led_cdev, struct rt2x00_led, led_dev);
  724. unsigned int enabled = brightness != LED_OFF;
  725. unsigned int bg_mode =
  726. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  727. unsigned int polarity =
  728. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  729. EEPROM_FREQ_LED_POLARITY);
  730. unsigned int ledmode =
  731. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  732. EEPROM_FREQ_LED_MODE);
  733. u32 reg;
  734. /* Check for SoC (SOC devices don't support MCU requests) */
  735. if (rt2x00_is_soc(led->rt2x00dev)) {
  736. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  737. /* Set LED Polarity */
  738. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  739. /* Set LED Mode */
  740. if (led->type == LED_TYPE_RADIO) {
  741. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  742. enabled ? 3 : 0);
  743. } else if (led->type == LED_TYPE_ASSOC) {
  744. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  745. enabled ? 3 : 0);
  746. } else if (led->type == LED_TYPE_QUALITY) {
  747. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  748. enabled ? 3 : 0);
  749. }
  750. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  751. } else {
  752. if (led->type == LED_TYPE_RADIO) {
  753. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  754. enabled ? 0x20 : 0);
  755. } else if (led->type == LED_TYPE_ASSOC) {
  756. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  757. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  758. } else if (led->type == LED_TYPE_QUALITY) {
  759. /*
  760. * The brightness is divided into 6 levels (0 - 5),
  761. * The specs tell us the following levels:
  762. * 0, 1 ,3, 7, 15, 31
  763. * to determine the level in a simple way we can simply
  764. * work with bitshifting:
  765. * (1 << level) - 1
  766. */
  767. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  768. (1 << brightness / (LED_FULL / 6)) - 1,
  769. polarity);
  770. }
  771. }
  772. }
  773. static int rt2800_blink_set(struct led_classdev *led_cdev,
  774. unsigned long *delay_on, unsigned long *delay_off)
  775. {
  776. struct rt2x00_led *led =
  777. container_of(led_cdev, struct rt2x00_led, led_dev);
  778. u32 reg;
  779. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  780. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  781. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  782. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  783. return 0;
  784. }
  785. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  786. struct rt2x00_led *led, enum led_type type)
  787. {
  788. led->rt2x00dev = rt2x00dev;
  789. led->type = type;
  790. led->led_dev.brightness_set = rt2800_brightness_set;
  791. led->led_dev.blink_set = rt2800_blink_set;
  792. led->flags = LED_INITIALIZED;
  793. }
  794. #endif /* CONFIG_RT2X00_LIB_LEDS */
  795. /*
  796. * Configuration handlers.
  797. */
  798. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  799. struct rt2x00lib_crypto *crypto,
  800. struct ieee80211_key_conf *key)
  801. {
  802. struct mac_wcid_entry wcid_entry;
  803. struct mac_iveiv_entry iveiv_entry;
  804. u32 offset;
  805. u32 reg;
  806. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  807. if (crypto->cmd == SET_KEY) {
  808. rt2800_register_read(rt2x00dev, offset, &reg);
  809. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  810. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  811. /*
  812. * Both the cipher as the BSS Idx numbers are split in a main
  813. * value of 3 bits, and a extended field for adding one additional
  814. * bit to the value.
  815. */
  816. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  817. (crypto->cipher & 0x7));
  818. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  819. (crypto->cipher & 0x8) >> 3);
  820. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  821. (crypto->bssidx & 0x7));
  822. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  823. (crypto->bssidx & 0x8) >> 3);
  824. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  825. rt2800_register_write(rt2x00dev, offset, reg);
  826. } else {
  827. rt2800_register_write(rt2x00dev, offset, 0);
  828. }
  829. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  830. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  831. if ((crypto->cipher == CIPHER_TKIP) ||
  832. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  833. (crypto->cipher == CIPHER_AES))
  834. iveiv_entry.iv[3] |= 0x20;
  835. iveiv_entry.iv[3] |= key->keyidx << 6;
  836. rt2800_register_multiwrite(rt2x00dev, offset,
  837. &iveiv_entry, sizeof(iveiv_entry));
  838. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  839. memset(&wcid_entry, 0, sizeof(wcid_entry));
  840. if (crypto->cmd == SET_KEY)
  841. memcpy(wcid_entry.mac, crypto->address, ETH_ALEN);
  842. rt2800_register_multiwrite(rt2x00dev, offset,
  843. &wcid_entry, sizeof(wcid_entry));
  844. }
  845. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  846. struct rt2x00lib_crypto *crypto,
  847. struct ieee80211_key_conf *key)
  848. {
  849. struct hw_key_entry key_entry;
  850. struct rt2x00_field32 field;
  851. u32 offset;
  852. u32 reg;
  853. if (crypto->cmd == SET_KEY) {
  854. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  855. memcpy(key_entry.key, crypto->key,
  856. sizeof(key_entry.key));
  857. memcpy(key_entry.tx_mic, crypto->tx_mic,
  858. sizeof(key_entry.tx_mic));
  859. memcpy(key_entry.rx_mic, crypto->rx_mic,
  860. sizeof(key_entry.rx_mic));
  861. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  862. rt2800_register_multiwrite(rt2x00dev, offset,
  863. &key_entry, sizeof(key_entry));
  864. }
  865. /*
  866. * The cipher types are stored over multiple registers
  867. * starting with SHARED_KEY_MODE_BASE each word will have
  868. * 32 bits and contains the cipher types for 2 bssidx each.
  869. * Using the correct defines correctly will cause overhead,
  870. * so just calculate the correct offset.
  871. */
  872. field.bit_offset = 4 * (key->hw_key_idx % 8);
  873. field.bit_mask = 0x7 << field.bit_offset;
  874. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  875. rt2800_register_read(rt2x00dev, offset, &reg);
  876. rt2x00_set_field32(&reg, field,
  877. (crypto->cmd == SET_KEY) * crypto->cipher);
  878. rt2800_register_write(rt2x00dev, offset, reg);
  879. /*
  880. * Update WCID information
  881. */
  882. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  883. return 0;
  884. }
  885. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  886. static inline int rt2800_find_pairwise_keyslot(struct rt2x00_dev *rt2x00dev)
  887. {
  888. int idx;
  889. u32 offset, reg;
  890. /*
  891. * Search for the first free pairwise key entry and return the
  892. * corresponding index.
  893. *
  894. * Make sure the WCID starts _after_ the last possible shared key
  895. * entry (>32).
  896. *
  897. * Since parts of the pairwise key table might be shared with
  898. * the beacon frame buffers 6 & 7 we should only write into the
  899. * first 222 entries.
  900. */
  901. for (idx = 33; idx <= 222; idx++) {
  902. offset = MAC_WCID_ATTR_ENTRY(idx);
  903. rt2800_register_read(rt2x00dev, offset, &reg);
  904. if (!reg)
  905. return idx;
  906. }
  907. return -1;
  908. }
  909. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  910. struct rt2x00lib_crypto *crypto,
  911. struct ieee80211_key_conf *key)
  912. {
  913. struct hw_key_entry key_entry;
  914. u32 offset;
  915. int idx;
  916. if (crypto->cmd == SET_KEY) {
  917. idx = rt2800_find_pairwise_keyslot(rt2x00dev);
  918. if (idx < 0)
  919. return -ENOSPC;
  920. key->hw_key_idx = idx;
  921. memcpy(key_entry.key, crypto->key,
  922. sizeof(key_entry.key));
  923. memcpy(key_entry.tx_mic, crypto->tx_mic,
  924. sizeof(key_entry.tx_mic));
  925. memcpy(key_entry.rx_mic, crypto->rx_mic,
  926. sizeof(key_entry.rx_mic));
  927. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  928. rt2800_register_multiwrite(rt2x00dev, offset,
  929. &key_entry, sizeof(key_entry));
  930. }
  931. /*
  932. * Update WCID information
  933. */
  934. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  935. return 0;
  936. }
  937. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  938. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  939. const unsigned int filter_flags)
  940. {
  941. u32 reg;
  942. /*
  943. * Start configuration steps.
  944. * Note that the version error will always be dropped
  945. * and broadcast frames will always be accepted since
  946. * there is no filter for it at this time.
  947. */
  948. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  949. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  950. !(filter_flags & FIF_FCSFAIL));
  951. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  952. !(filter_flags & FIF_PLCPFAIL));
  953. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  954. !(filter_flags & FIF_PROMISC_IN_BSS));
  955. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  956. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  957. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  958. !(filter_flags & FIF_ALLMULTI));
  959. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  960. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  961. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  962. !(filter_flags & FIF_CONTROL));
  963. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  964. !(filter_flags & FIF_CONTROL));
  965. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  966. !(filter_flags & FIF_CONTROL));
  967. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  968. !(filter_flags & FIF_CONTROL));
  969. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  970. !(filter_flags & FIF_CONTROL));
  971. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  972. !(filter_flags & FIF_PSPOLL));
  973. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  974. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  975. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  976. !(filter_flags & FIF_CONTROL));
  977. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  978. }
  979. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  980. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  981. struct rt2x00intf_conf *conf, const unsigned int flags)
  982. {
  983. u32 reg;
  984. bool update_bssid = false;
  985. if (flags & CONFIG_UPDATE_TYPE) {
  986. /*
  987. * Enable synchronisation.
  988. */
  989. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  990. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  991. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  992. if (conf->sync == TSF_SYNC_AP_NONE) {
  993. /*
  994. * Tune beacon queue transmit parameters for AP mode
  995. */
  996. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  997. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  998. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  999. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1000. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1001. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1002. } else {
  1003. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1004. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1005. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1006. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1007. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1008. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1009. }
  1010. }
  1011. if (flags & CONFIG_UPDATE_MAC) {
  1012. if (flags & CONFIG_UPDATE_TYPE &&
  1013. conf->sync == TSF_SYNC_AP_NONE) {
  1014. /*
  1015. * The BSSID register has to be set to our own mac
  1016. * address in AP mode.
  1017. */
  1018. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1019. update_bssid = true;
  1020. }
  1021. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1022. reg = le32_to_cpu(conf->mac[1]);
  1023. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1024. conf->mac[1] = cpu_to_le32(reg);
  1025. }
  1026. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1027. conf->mac, sizeof(conf->mac));
  1028. }
  1029. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1030. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1031. reg = le32_to_cpu(conf->bssid[1]);
  1032. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1033. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1034. conf->bssid[1] = cpu_to_le32(reg);
  1035. }
  1036. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1037. conf->bssid, sizeof(conf->bssid));
  1038. }
  1039. }
  1040. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1041. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1042. struct rt2x00lib_erp *erp)
  1043. {
  1044. bool any_sta_nongf = !!(erp->ht_opmode &
  1045. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1046. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1047. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1048. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1049. u32 reg;
  1050. /* default protection rate for HT20: OFDM 24M */
  1051. mm20_rate = gf20_rate = 0x4004;
  1052. /* default protection rate for HT40: duplicate OFDM 24M */
  1053. mm40_rate = gf40_rate = 0x4084;
  1054. switch (protection) {
  1055. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1056. /*
  1057. * All STAs in this BSS are HT20/40 but there might be
  1058. * STAs not supporting greenfield mode.
  1059. * => Disable protection for HT transmissions.
  1060. */
  1061. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1062. break;
  1063. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1064. /*
  1065. * All STAs in this BSS are HT20 or HT20/40 but there
  1066. * might be STAs not supporting greenfield mode.
  1067. * => Protect all HT40 transmissions.
  1068. */
  1069. mm20_mode = gf20_mode = 0;
  1070. mm40_mode = gf40_mode = 2;
  1071. break;
  1072. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1073. /*
  1074. * Nonmember protection:
  1075. * According to 802.11n we _should_ protect all
  1076. * HT transmissions (but we don't have to).
  1077. *
  1078. * But if cts_protection is enabled we _shall_ protect
  1079. * all HT transmissions using a CCK rate.
  1080. *
  1081. * And if any station is non GF we _shall_ protect
  1082. * GF transmissions.
  1083. *
  1084. * We decide to protect everything
  1085. * -> fall through to mixed mode.
  1086. */
  1087. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1088. /*
  1089. * Legacy STAs are present
  1090. * => Protect all HT transmissions.
  1091. */
  1092. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1093. /*
  1094. * If erp protection is needed we have to protect HT
  1095. * transmissions with CCK 11M long preamble.
  1096. */
  1097. if (erp->cts_protection) {
  1098. /* don't duplicate RTS/CTS in CCK mode */
  1099. mm20_rate = mm40_rate = 0x0003;
  1100. gf20_rate = gf40_rate = 0x0003;
  1101. }
  1102. break;
  1103. }
  1104. /* check for STAs not supporting greenfield mode */
  1105. if (any_sta_nongf)
  1106. gf20_mode = gf40_mode = 2;
  1107. /* Update HT protection config */
  1108. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1109. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1110. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1111. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1112. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1113. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1114. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1115. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1116. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1117. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1118. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1119. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1120. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1121. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1122. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1123. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1124. }
  1125. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1126. u32 changed)
  1127. {
  1128. u32 reg;
  1129. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1130. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1131. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1132. !!erp->short_preamble);
  1133. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1134. !!erp->short_preamble);
  1135. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1136. }
  1137. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1138. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1139. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1140. erp->cts_protection ? 2 : 0);
  1141. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1142. }
  1143. if (changed & BSS_CHANGED_BASIC_RATES) {
  1144. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1145. erp->basic_rates);
  1146. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1147. }
  1148. if (changed & BSS_CHANGED_ERP_SLOT) {
  1149. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1150. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1151. erp->slot_time);
  1152. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1153. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1154. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1155. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1156. }
  1157. if (changed & BSS_CHANGED_BEACON_INT) {
  1158. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1159. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1160. erp->beacon_int * 16);
  1161. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1162. }
  1163. if (changed & BSS_CHANGED_HT)
  1164. rt2800_config_ht_opmode(rt2x00dev, erp);
  1165. }
  1166. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1167. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1168. {
  1169. u32 reg;
  1170. u16 eeprom;
  1171. u8 led_ctrl, led_g_mode, led_r_mode;
  1172. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1173. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1174. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1175. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1176. } else {
  1177. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1178. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1179. }
  1180. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1181. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1182. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1183. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1184. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1185. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1186. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1187. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1188. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1189. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1190. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1191. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1192. } else {
  1193. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1194. (led_g_mode << 2) | led_r_mode, 1);
  1195. }
  1196. }
  1197. }
  1198. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1199. enum antenna ant)
  1200. {
  1201. u32 reg;
  1202. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1203. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1204. if (rt2x00_is_pci(rt2x00dev)) {
  1205. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1206. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1207. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1208. } else if (rt2x00_is_usb(rt2x00dev))
  1209. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1210. eesk_pin, 0);
  1211. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  1212. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
  1213. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, gpio_bit3);
  1214. rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
  1215. }
  1216. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1217. {
  1218. u8 r1;
  1219. u8 r3;
  1220. u16 eeprom;
  1221. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1222. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1223. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1224. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1225. rt2800_config_3572bt_ant(rt2x00dev);
  1226. /*
  1227. * Configure the TX antenna.
  1228. */
  1229. switch (ant->tx_chain_num) {
  1230. case 1:
  1231. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1232. break;
  1233. case 2:
  1234. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1235. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1236. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1237. else
  1238. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1239. break;
  1240. case 3:
  1241. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1242. break;
  1243. }
  1244. /*
  1245. * Configure the RX antenna.
  1246. */
  1247. switch (ant->rx_chain_num) {
  1248. case 1:
  1249. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1250. rt2x00_rt(rt2x00dev, RT3090) ||
  1251. rt2x00_rt(rt2x00dev, RT3390)) {
  1252. rt2x00_eeprom_read(rt2x00dev,
  1253. EEPROM_NIC_CONF1, &eeprom);
  1254. if (rt2x00_get_field16(eeprom,
  1255. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1256. rt2800_set_ant_diversity(rt2x00dev,
  1257. rt2x00dev->default_ant.rx);
  1258. }
  1259. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1260. break;
  1261. case 2:
  1262. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1263. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1264. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1265. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1266. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1267. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1268. } else {
  1269. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1270. }
  1271. break;
  1272. case 3:
  1273. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1274. break;
  1275. }
  1276. rt2800_bbp_write(rt2x00dev, 3, r3);
  1277. rt2800_bbp_write(rt2x00dev, 1, r1);
  1278. }
  1279. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1280. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1281. struct rt2x00lib_conf *libconf)
  1282. {
  1283. u16 eeprom;
  1284. short lna_gain;
  1285. if (libconf->rf.channel <= 14) {
  1286. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1287. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1288. } else if (libconf->rf.channel <= 64) {
  1289. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1290. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1291. } else if (libconf->rf.channel <= 128) {
  1292. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1293. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1294. } else {
  1295. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1296. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1297. }
  1298. rt2x00dev->lna_gain = lna_gain;
  1299. }
  1300. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1301. struct ieee80211_conf *conf,
  1302. struct rf_channel *rf,
  1303. struct channel_info *info)
  1304. {
  1305. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1306. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1307. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1308. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1309. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1310. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1311. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1312. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1313. if (rf->channel > 14) {
  1314. /*
  1315. * When TX power is below 0, we should increase it by 7 to
  1316. * make it a positive value (Minimum value is -7).
  1317. * However this means that values between 0 and 7 have
  1318. * double meaning, and we should set a 7DBm boost flag.
  1319. */
  1320. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1321. (info->default_power1 >= 0));
  1322. if (info->default_power1 < 0)
  1323. info->default_power1 += 7;
  1324. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1325. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1326. (info->default_power2 >= 0));
  1327. if (info->default_power2 < 0)
  1328. info->default_power2 += 7;
  1329. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1330. } else {
  1331. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1332. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1333. }
  1334. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1335. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1336. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1337. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1338. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1339. udelay(200);
  1340. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1341. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1342. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1343. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1344. udelay(200);
  1345. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1346. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1347. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1348. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1349. }
  1350. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1351. struct ieee80211_conf *conf,
  1352. struct rf_channel *rf,
  1353. struct channel_info *info)
  1354. {
  1355. u8 rfcsr;
  1356. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1357. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1358. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1359. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1360. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1361. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1362. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1363. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1364. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1365. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1366. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1367. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1368. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1369. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1370. rt2800_rfcsr_write(rt2x00dev, 24,
  1371. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1372. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1373. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1374. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1375. }
  1376. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1377. struct ieee80211_conf *conf,
  1378. struct rf_channel *rf,
  1379. struct channel_info *info)
  1380. {
  1381. u8 rfcsr;
  1382. u32 reg;
  1383. if (rf->channel <= 14) {
  1384. rt2800_bbp_write(rt2x00dev, 25, 0x15);
  1385. rt2800_bbp_write(rt2x00dev, 26, 0x85);
  1386. } else {
  1387. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1388. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1389. }
  1390. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1391. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1392. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1393. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1394. if (rf->channel <= 14)
  1395. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1396. else
  1397. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1398. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1399. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1400. if (rf->channel <= 14)
  1401. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1402. else
  1403. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1404. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1405. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1406. if (rf->channel <= 14) {
  1407. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1408. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1409. (info->default_power1 & 0x3) |
  1410. ((info->default_power1 & 0xC) << 1));
  1411. } else {
  1412. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1413. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1414. (info->default_power1 & 0x3) |
  1415. ((info->default_power1 & 0xC) << 1));
  1416. }
  1417. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1418. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1419. if (rf->channel <= 14) {
  1420. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1421. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1422. (info->default_power2 & 0x3) |
  1423. ((info->default_power2 & 0xC) << 1));
  1424. } else {
  1425. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1426. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1427. (info->default_power2 & 0x3) |
  1428. ((info->default_power2 & 0xC) << 1));
  1429. }
  1430. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1431. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1432. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1433. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1434. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1435. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1436. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1437. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1438. if (rf->channel <= 14) {
  1439. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1440. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1441. }
  1442. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1443. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1444. } else {
  1445. switch (rt2x00dev->default_ant.tx_chain_num) {
  1446. case 1:
  1447. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1448. case 2:
  1449. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1450. break;
  1451. }
  1452. switch (rt2x00dev->default_ant.rx_chain_num) {
  1453. case 1:
  1454. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1455. case 2:
  1456. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1457. break;
  1458. }
  1459. }
  1460. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1461. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1462. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1463. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1464. rt2800_rfcsr_write(rt2x00dev, 24,
  1465. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1466. rt2800_rfcsr_write(rt2x00dev, 31,
  1467. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1468. if (rf->channel <= 14) {
  1469. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1470. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1471. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1472. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1473. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1474. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  1475. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1476. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1477. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1478. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1479. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1480. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1481. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1482. } else {
  1483. rt2800_rfcsr_write(rt2x00dev, 7, 0x14);
  1484. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1485. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1486. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1487. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1488. rt2800_rfcsr_write(rt2x00dev, 16, 0x7a);
  1489. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1490. if (rf->channel <= 64) {
  1491. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1492. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1493. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1494. } else if (rf->channel <= 128) {
  1495. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1496. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1497. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1498. } else {
  1499. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1500. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1501. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1502. }
  1503. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1504. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1505. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1506. }
  1507. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  1508. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT7, 0);
  1509. if (rf->channel <= 14)
  1510. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT7, 1);
  1511. else
  1512. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT7, 0);
  1513. rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
  1514. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1515. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1516. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1517. }
  1518. #define RT5390_POWER_BOUND 0x27
  1519. #define RT5390_FREQ_OFFSET_BOUND 0x5f
  1520. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1521. struct ieee80211_conf *conf,
  1522. struct rf_channel *rf,
  1523. struct channel_info *info)
  1524. {
  1525. u8 rfcsr;
  1526. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1527. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1528. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1529. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1530. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1531. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1532. if (info->default_power1 > RT5390_POWER_BOUND)
  1533. rt2x00_set_field8(&rfcsr, RFCSR49_TX, RT5390_POWER_BOUND);
  1534. else
  1535. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1536. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1537. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1538. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1539. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1540. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1541. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1542. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1543. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1544. if (rt2x00dev->freq_offset > RT5390_FREQ_OFFSET_BOUND)
  1545. rt2x00_set_field8(&rfcsr, RFCSR17_CODE,
  1546. RT5390_FREQ_OFFSET_BOUND);
  1547. else
  1548. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1549. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1550. if (rf->channel <= 14) {
  1551. int idx = rf->channel-1;
  1552. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1553. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1554. /* r55/r59 value array of channel 1~14 */
  1555. static const char r55_bt_rev[] = {0x83, 0x83,
  1556. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1557. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1558. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1559. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1560. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  1561. rt2800_rfcsr_write(rt2x00dev, 55,
  1562. r55_bt_rev[idx]);
  1563. rt2800_rfcsr_write(rt2x00dev, 59,
  1564. r59_bt_rev[idx]);
  1565. } else {
  1566. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  1567. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  1568. 0x88, 0x88, 0x86, 0x85, 0x84};
  1569. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  1570. }
  1571. } else {
  1572. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1573. static const char r55_nonbt_rev[] = {0x23, 0x23,
  1574. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  1575. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  1576. static const char r59_nonbt_rev[] = {0x07, 0x07,
  1577. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  1578. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  1579. rt2800_rfcsr_write(rt2x00dev, 55,
  1580. r55_nonbt_rev[idx]);
  1581. rt2800_rfcsr_write(rt2x00dev, 59,
  1582. r59_nonbt_rev[idx]);
  1583. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  1584. static const char r59_non_bt[] = {0x8f, 0x8f,
  1585. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  1586. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  1587. rt2800_rfcsr_write(rt2x00dev, 59,
  1588. r59_non_bt[idx]);
  1589. }
  1590. }
  1591. }
  1592. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1593. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  1594. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  1595. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1596. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1597. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1598. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1599. }
  1600. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1601. struct ieee80211_conf *conf,
  1602. struct rf_channel *rf,
  1603. struct channel_info *info)
  1604. {
  1605. u32 reg;
  1606. unsigned int tx_pin;
  1607. u8 bbp;
  1608. if (rf->channel <= 14) {
  1609. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1610. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1611. } else {
  1612. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1613. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1614. }
  1615. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1616. rt2x00_rf(rt2x00dev, RF3020) ||
  1617. rt2x00_rf(rt2x00dev, RF3021) ||
  1618. rt2x00_rf(rt2x00dev, RF3022) ||
  1619. rt2x00_rf(rt2x00dev, RF3320))
  1620. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1621. else if (rt2x00_rf(rt2x00dev, RF3052))
  1622. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  1623. else if (rt2x00_rf(rt2x00dev, RF5370) ||
  1624. rt2x00_rf(rt2x00dev, RF5390))
  1625. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  1626. else
  1627. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1628. /*
  1629. * Change BBP settings
  1630. */
  1631. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1632. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1633. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1634. rt2800_bbp_write(rt2x00dev, 86, 0);
  1635. if (rf->channel <= 14) {
  1636. if (!rt2x00_rt(rt2x00dev, RT5390)) {
  1637. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  1638. &rt2x00dev->cap_flags)) {
  1639. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1640. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1641. } else {
  1642. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1643. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1644. }
  1645. }
  1646. } else {
  1647. if (rt2x00_rt(rt2x00dev, RT3572))
  1648. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  1649. else
  1650. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1651. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  1652. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1653. else
  1654. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1655. }
  1656. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1657. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1658. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1659. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1660. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1661. if (rt2x00_rt(rt2x00dev, RT3572))
  1662. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  1663. tx_pin = 0;
  1664. /* Turn on unused PA or LNA when not using 1T or 1R */
  1665. if (rt2x00dev->default_ant.tx_chain_num == 2) {
  1666. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  1667. rf->channel > 14);
  1668. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  1669. rf->channel <= 14);
  1670. }
  1671. /* Turn on unused PA or LNA when not using 1T or 1R */
  1672. if (rt2x00dev->default_ant.rx_chain_num == 2) {
  1673. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1674. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1675. }
  1676. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1677. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1678. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1679. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1680. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1681. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  1682. else
  1683. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  1684. rf->channel <= 14);
  1685. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1686. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1687. if (rt2x00_rt(rt2x00dev, RT3572))
  1688. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  1689. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1690. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1691. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1692. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1693. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1694. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1695. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1696. if (conf_is_ht40(conf)) {
  1697. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1698. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1699. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1700. } else {
  1701. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1702. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1703. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1704. }
  1705. }
  1706. msleep(1);
  1707. /*
  1708. * Clear channel statistic counters
  1709. */
  1710. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  1711. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  1712. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  1713. }
  1714. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  1715. {
  1716. u8 tssi_bounds[9];
  1717. u8 current_tssi;
  1718. u16 eeprom;
  1719. u8 step;
  1720. int i;
  1721. /*
  1722. * Read TSSI boundaries for temperature compensation from
  1723. * the EEPROM.
  1724. *
  1725. * Array idx 0 1 2 3 4 5 6 7 8
  1726. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  1727. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  1728. */
  1729. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1730. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  1731. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  1732. EEPROM_TSSI_BOUND_BG1_MINUS4);
  1733. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  1734. EEPROM_TSSI_BOUND_BG1_MINUS3);
  1735. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  1736. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  1737. EEPROM_TSSI_BOUND_BG2_MINUS2);
  1738. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  1739. EEPROM_TSSI_BOUND_BG2_MINUS1);
  1740. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  1741. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  1742. EEPROM_TSSI_BOUND_BG3_REF);
  1743. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  1744. EEPROM_TSSI_BOUND_BG3_PLUS1);
  1745. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  1746. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  1747. EEPROM_TSSI_BOUND_BG4_PLUS2);
  1748. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  1749. EEPROM_TSSI_BOUND_BG4_PLUS3);
  1750. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  1751. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  1752. EEPROM_TSSI_BOUND_BG5_PLUS4);
  1753. step = rt2x00_get_field16(eeprom,
  1754. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  1755. } else {
  1756. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  1757. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  1758. EEPROM_TSSI_BOUND_A1_MINUS4);
  1759. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  1760. EEPROM_TSSI_BOUND_A1_MINUS3);
  1761. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  1762. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  1763. EEPROM_TSSI_BOUND_A2_MINUS2);
  1764. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  1765. EEPROM_TSSI_BOUND_A2_MINUS1);
  1766. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  1767. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  1768. EEPROM_TSSI_BOUND_A3_REF);
  1769. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  1770. EEPROM_TSSI_BOUND_A3_PLUS1);
  1771. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  1772. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  1773. EEPROM_TSSI_BOUND_A4_PLUS2);
  1774. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  1775. EEPROM_TSSI_BOUND_A4_PLUS3);
  1776. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  1777. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  1778. EEPROM_TSSI_BOUND_A5_PLUS4);
  1779. step = rt2x00_get_field16(eeprom,
  1780. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  1781. }
  1782. /*
  1783. * Check if temperature compensation is supported.
  1784. */
  1785. if (tssi_bounds[4] == 0xff)
  1786. return 0;
  1787. /*
  1788. * Read current TSSI (BBP 49).
  1789. */
  1790. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  1791. /*
  1792. * Compare TSSI value (BBP49) with the compensation boundaries
  1793. * from the EEPROM and increase or decrease tx power.
  1794. */
  1795. for (i = 0; i <= 3; i++) {
  1796. if (current_tssi > tssi_bounds[i])
  1797. break;
  1798. }
  1799. if (i == 4) {
  1800. for (i = 8; i >= 5; i--) {
  1801. if (current_tssi < tssi_bounds[i])
  1802. break;
  1803. }
  1804. }
  1805. return (i - 4) * step;
  1806. }
  1807. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  1808. enum ieee80211_band band)
  1809. {
  1810. u16 eeprom;
  1811. u8 comp_en;
  1812. u8 comp_type;
  1813. int comp_value = 0;
  1814. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  1815. /*
  1816. * HT40 compensation not required.
  1817. */
  1818. if (eeprom == 0xffff ||
  1819. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1820. return 0;
  1821. if (band == IEEE80211_BAND_2GHZ) {
  1822. comp_en = rt2x00_get_field16(eeprom,
  1823. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  1824. if (comp_en) {
  1825. comp_type = rt2x00_get_field16(eeprom,
  1826. EEPROM_TXPOWER_DELTA_TYPE_2G);
  1827. comp_value = rt2x00_get_field16(eeprom,
  1828. EEPROM_TXPOWER_DELTA_VALUE_2G);
  1829. if (!comp_type)
  1830. comp_value = -comp_value;
  1831. }
  1832. } else {
  1833. comp_en = rt2x00_get_field16(eeprom,
  1834. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  1835. if (comp_en) {
  1836. comp_type = rt2x00_get_field16(eeprom,
  1837. EEPROM_TXPOWER_DELTA_TYPE_5G);
  1838. comp_value = rt2x00_get_field16(eeprom,
  1839. EEPROM_TXPOWER_DELTA_VALUE_5G);
  1840. if (!comp_type)
  1841. comp_value = -comp_value;
  1842. }
  1843. }
  1844. return comp_value;
  1845. }
  1846. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  1847. enum ieee80211_band band, int power_level,
  1848. u8 txpower, int delta)
  1849. {
  1850. u32 reg;
  1851. u16 eeprom;
  1852. u8 criterion;
  1853. u8 eirp_txpower;
  1854. u8 eirp_txpower_criterion;
  1855. u8 reg_limit;
  1856. if (!((band == IEEE80211_BAND_5GHZ) && is_rate_b))
  1857. return txpower;
  1858. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  1859. /*
  1860. * Check if eirp txpower exceed txpower_limit.
  1861. * We use OFDM 6M as criterion and its eirp txpower
  1862. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  1863. * .11b data rate need add additional 4dbm
  1864. * when calculating eirp txpower.
  1865. */
  1866. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  1867. criterion = rt2x00_get_field32(reg, TX_PWR_CFG_0_6MBS);
  1868. rt2x00_eeprom_read(rt2x00dev,
  1869. EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  1870. if (band == IEEE80211_BAND_2GHZ)
  1871. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  1872. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  1873. else
  1874. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  1875. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  1876. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  1877. (is_rate_b ? 4 : 0) + delta;
  1878. reg_limit = (eirp_txpower > power_level) ?
  1879. (eirp_txpower - power_level) : 0;
  1880. } else
  1881. reg_limit = 0;
  1882. return txpower + delta - reg_limit;
  1883. }
  1884. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1885. enum ieee80211_band band,
  1886. int power_level)
  1887. {
  1888. u8 txpower;
  1889. u16 eeprom;
  1890. int i, is_rate_b;
  1891. u32 reg;
  1892. u8 r1;
  1893. u32 offset;
  1894. int delta;
  1895. /*
  1896. * Calculate HT40 compensation delta
  1897. */
  1898. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  1899. /*
  1900. * calculate temperature compensation delta
  1901. */
  1902. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  1903. /*
  1904. * set to normal bbp tx power control mode: +/- 0dBm
  1905. */
  1906. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1907. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, 0);
  1908. rt2800_bbp_write(rt2x00dev, 1, r1);
  1909. offset = TX_PWR_CFG_0;
  1910. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1911. /* just to be safe */
  1912. if (offset > TX_PWR_CFG_4)
  1913. break;
  1914. rt2800_register_read(rt2x00dev, offset, &reg);
  1915. /* read the next four txpower values */
  1916. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1917. &eeprom);
  1918. is_rate_b = i ? 0 : 1;
  1919. /*
  1920. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1921. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1922. * TX_PWR_CFG_4: unknown
  1923. */
  1924. txpower = rt2x00_get_field16(eeprom,
  1925. EEPROM_TXPOWER_BYRATE_RATE0);
  1926. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  1927. power_level, txpower, delta);
  1928. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  1929. /*
  1930. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1931. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1932. * TX_PWR_CFG_4: unknown
  1933. */
  1934. txpower = rt2x00_get_field16(eeprom,
  1935. EEPROM_TXPOWER_BYRATE_RATE1);
  1936. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  1937. power_level, txpower, delta);
  1938. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  1939. /*
  1940. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  1941. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1942. * TX_PWR_CFG_4: unknown
  1943. */
  1944. txpower = rt2x00_get_field16(eeprom,
  1945. EEPROM_TXPOWER_BYRATE_RATE2);
  1946. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  1947. power_level, txpower, delta);
  1948. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  1949. /*
  1950. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1951. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1952. * TX_PWR_CFG_4: unknown
  1953. */
  1954. txpower = rt2x00_get_field16(eeprom,
  1955. EEPROM_TXPOWER_BYRATE_RATE3);
  1956. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  1957. power_level, txpower, delta);
  1958. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  1959. /* read the next four txpower values */
  1960. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1961. &eeprom);
  1962. is_rate_b = 0;
  1963. /*
  1964. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1965. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1966. * TX_PWR_CFG_4: unknown
  1967. */
  1968. txpower = rt2x00_get_field16(eeprom,
  1969. EEPROM_TXPOWER_BYRATE_RATE0);
  1970. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  1971. power_level, txpower, delta);
  1972. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  1973. /*
  1974. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1975. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1976. * TX_PWR_CFG_4: unknown
  1977. */
  1978. txpower = rt2x00_get_field16(eeprom,
  1979. EEPROM_TXPOWER_BYRATE_RATE1);
  1980. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  1981. power_level, txpower, delta);
  1982. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  1983. /*
  1984. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1985. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1986. * TX_PWR_CFG_4: unknown
  1987. */
  1988. txpower = rt2x00_get_field16(eeprom,
  1989. EEPROM_TXPOWER_BYRATE_RATE2);
  1990. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  1991. power_level, txpower, delta);
  1992. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  1993. /*
  1994. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1995. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1996. * TX_PWR_CFG_4: unknown
  1997. */
  1998. txpower = rt2x00_get_field16(eeprom,
  1999. EEPROM_TXPOWER_BYRATE_RATE3);
  2000. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2001. power_level, txpower, delta);
  2002. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  2003. rt2800_register_write(rt2x00dev, offset, reg);
  2004. /* next TX_PWR_CFG register */
  2005. offset += 4;
  2006. }
  2007. }
  2008. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  2009. {
  2010. rt2800_config_txpower(rt2x00dev, rt2x00dev->curr_band,
  2011. rt2x00dev->tx_power);
  2012. }
  2013. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  2014. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  2015. struct rt2x00lib_conf *libconf)
  2016. {
  2017. u32 reg;
  2018. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2019. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  2020. libconf->conf->short_frame_max_tx_count);
  2021. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  2022. libconf->conf->long_frame_max_tx_count);
  2023. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2024. }
  2025. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  2026. struct rt2x00lib_conf *libconf)
  2027. {
  2028. enum dev_state state =
  2029. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  2030. STATE_SLEEP : STATE_AWAKE;
  2031. u32 reg;
  2032. if (state == STATE_SLEEP) {
  2033. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  2034. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2035. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  2036. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  2037. libconf->conf->listen_interval - 1);
  2038. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  2039. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2040. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2041. } else {
  2042. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2043. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  2044. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  2045. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  2046. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2047. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2048. }
  2049. }
  2050. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  2051. struct rt2x00lib_conf *libconf,
  2052. const unsigned int flags)
  2053. {
  2054. /* Always recalculate LNA gain before changing configuration */
  2055. rt2800_config_lna_gain(rt2x00dev, libconf);
  2056. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  2057. rt2800_config_channel(rt2x00dev, libconf->conf,
  2058. &libconf->rf, &libconf->channel);
  2059. rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
  2060. libconf->conf->power_level);
  2061. }
  2062. if (flags & IEEE80211_CONF_CHANGE_POWER)
  2063. rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
  2064. libconf->conf->power_level);
  2065. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2066. rt2800_config_retry_limit(rt2x00dev, libconf);
  2067. if (flags & IEEE80211_CONF_CHANGE_PS)
  2068. rt2800_config_ps(rt2x00dev, libconf);
  2069. }
  2070. EXPORT_SYMBOL_GPL(rt2800_config);
  2071. /*
  2072. * Link tuning
  2073. */
  2074. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2075. {
  2076. u32 reg;
  2077. /*
  2078. * Update FCS error count from register.
  2079. */
  2080. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2081. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  2082. }
  2083. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  2084. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  2085. {
  2086. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2087. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2088. rt2x00_rt(rt2x00dev, RT3071) ||
  2089. rt2x00_rt(rt2x00dev, RT3090) ||
  2090. rt2x00_rt(rt2x00dev, RT3390) ||
  2091. rt2x00_rt(rt2x00dev, RT5390))
  2092. return 0x1c + (2 * rt2x00dev->lna_gain);
  2093. else
  2094. return 0x2e + rt2x00dev->lna_gain;
  2095. }
  2096. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2097. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  2098. else
  2099. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  2100. }
  2101. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  2102. struct link_qual *qual, u8 vgc_level)
  2103. {
  2104. if (qual->vgc_level != vgc_level) {
  2105. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  2106. qual->vgc_level = vgc_level;
  2107. qual->vgc_level_reg = vgc_level;
  2108. }
  2109. }
  2110. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2111. {
  2112. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  2113. }
  2114. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  2115. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  2116. const u32 count)
  2117. {
  2118. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  2119. return;
  2120. /*
  2121. * When RSSI is better then -80 increase VGC level with 0x10
  2122. */
  2123. rt2800_set_vgc(rt2x00dev, qual,
  2124. rt2800_get_default_vgc(rt2x00dev) +
  2125. ((qual->rssi > -80) * 0x10));
  2126. }
  2127. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  2128. /*
  2129. * Initialization functions.
  2130. */
  2131. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  2132. {
  2133. u32 reg;
  2134. u16 eeprom;
  2135. unsigned int i;
  2136. int ret;
  2137. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2138. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2139. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2140. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2141. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2142. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2143. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2144. ret = rt2800_drv_init_registers(rt2x00dev);
  2145. if (ret)
  2146. return ret;
  2147. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  2148. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  2149. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  2150. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  2151. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  2152. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  2153. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  2154. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  2155. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  2156. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  2157. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  2158. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  2159. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  2160. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  2161. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  2162. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  2163. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  2164. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  2165. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  2166. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  2167. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  2168. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  2169. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  2170. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  2171. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  2172. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  2173. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  2174. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  2175. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2176. rt2x00_rt(rt2x00dev, RT3090) ||
  2177. rt2x00_rt(rt2x00dev, RT3390)) {
  2178. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2179. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2180. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2181. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2182. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2183. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2184. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  2185. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2186. 0x0000002c);
  2187. else
  2188. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2189. 0x0000000f);
  2190. } else {
  2191. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2192. }
  2193. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  2194. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2195. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2196. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2197. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  2198. } else {
  2199. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2200. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2201. }
  2202. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2203. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2204. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2205. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  2206. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  2207. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2208. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2209. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  2210. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  2211. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2212. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2213. } else {
  2214. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  2215. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2216. }
  2217. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  2218. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  2219. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  2220. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  2221. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  2222. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  2223. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  2224. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  2225. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  2226. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  2227. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  2228. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  2229. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  2230. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  2231. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  2232. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  2233. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  2234. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  2235. rt2x00_rt(rt2x00dev, RT2883) ||
  2236. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  2237. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  2238. else
  2239. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  2240. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  2241. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  2242. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  2243. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  2244. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  2245. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  2246. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  2247. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  2248. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  2249. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  2250. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  2251. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  2252. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  2253. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2254. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  2255. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  2256. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  2257. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  2258. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  2259. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  2260. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2261. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  2262. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  2263. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  2264. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  2265. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  2266. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  2267. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  2268. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  2269. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  2270. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2271. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  2272. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  2273. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2274. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2275. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2276. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2277. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2278. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2279. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2280. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  2281. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2282. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2283. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  2284. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  2285. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2286. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2287. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2288. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2289. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2290. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2291. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2292. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  2293. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2294. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2295. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  2296. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  2297. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2298. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2299. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2300. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2301. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2302. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2303. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2304. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  2305. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2306. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2307. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  2308. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  2309. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2310. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2311. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2312. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2313. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2314. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2315. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2316. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  2317. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2318. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2319. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  2320. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  2321. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2322. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2323. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2324. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2325. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2326. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2327. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2328. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  2329. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2330. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2331. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  2332. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  2333. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2334. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2335. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2336. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2337. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2338. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2339. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2340. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  2341. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2342. if (rt2x00_is_usb(rt2x00dev)) {
  2343. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  2344. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2345. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2346. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2347. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2348. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2349. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  2350. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  2351. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  2352. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  2353. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  2354. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2355. }
  2356. /*
  2357. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  2358. * although it is reserved.
  2359. */
  2360. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  2361. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  2362. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  2363. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  2364. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  2365. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  2366. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  2367. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  2368. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  2369. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  2370. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  2371. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  2372. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  2373. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2374. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  2375. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  2376. IEEE80211_MAX_RTS_THRESHOLD);
  2377. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  2378. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2379. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  2380. /*
  2381. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  2382. * time should be set to 16. However, the original Ralink driver uses
  2383. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  2384. * connection problems with 11g + CTS protection. Hence, use the same
  2385. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  2386. */
  2387. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  2388. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  2389. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  2390. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  2391. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  2392. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  2393. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  2394. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  2395. /*
  2396. * ASIC will keep garbage value after boot, clear encryption keys.
  2397. */
  2398. for (i = 0; i < 4; i++)
  2399. rt2800_register_write(rt2x00dev,
  2400. SHARED_KEY_MODE_ENTRY(i), 0);
  2401. for (i = 0; i < 256; i++) {
  2402. static const u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  2403. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  2404. wcid, sizeof(wcid));
  2405. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 0);
  2406. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  2407. }
  2408. /*
  2409. * Clear all beacons
  2410. */
  2411. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  2412. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  2413. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  2414. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  2415. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  2416. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  2417. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  2418. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  2419. if (rt2x00_is_usb(rt2x00dev)) {
  2420. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2421. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  2422. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2423. } else if (rt2x00_is_pcie(rt2x00dev)) {
  2424. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2425. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  2426. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2427. }
  2428. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  2429. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  2430. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  2431. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  2432. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  2433. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  2434. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  2435. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  2436. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  2437. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  2438. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  2439. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  2440. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  2441. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  2442. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  2443. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  2444. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  2445. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  2446. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  2447. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  2448. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  2449. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  2450. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  2451. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  2452. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  2453. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  2454. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  2455. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  2456. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  2457. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  2458. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  2459. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  2460. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  2461. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  2462. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  2463. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  2464. /*
  2465. * Do not force the BA window size, we use the TXWI to set it
  2466. */
  2467. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  2468. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  2469. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  2470. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  2471. /*
  2472. * We must clear the error counters.
  2473. * These registers are cleared on read,
  2474. * so we may pass a useless variable to store the value.
  2475. */
  2476. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2477. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  2478. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  2479. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  2480. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  2481. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  2482. /*
  2483. * Setup leadtime for pre tbtt interrupt to 6ms
  2484. */
  2485. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  2486. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  2487. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  2488. /*
  2489. * Set up channel statistics timer
  2490. */
  2491. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  2492. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  2493. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  2494. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  2495. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  2496. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  2497. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  2498. return 0;
  2499. }
  2500. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  2501. {
  2502. unsigned int i;
  2503. u32 reg;
  2504. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2505. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  2506. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  2507. return 0;
  2508. udelay(REGISTER_BUSY_DELAY);
  2509. }
  2510. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  2511. return -EACCES;
  2512. }
  2513. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  2514. {
  2515. unsigned int i;
  2516. u8 value;
  2517. /*
  2518. * BBP was enabled after firmware was loaded,
  2519. * but we need to reactivate it now.
  2520. */
  2521. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  2522. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  2523. msleep(1);
  2524. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2525. rt2800_bbp_read(rt2x00dev, 0, &value);
  2526. if ((value != 0xff) && (value != 0x00))
  2527. return 0;
  2528. udelay(REGISTER_BUSY_DELAY);
  2529. }
  2530. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  2531. return -EACCES;
  2532. }
  2533. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  2534. {
  2535. unsigned int i;
  2536. u16 eeprom;
  2537. u8 reg_id;
  2538. u8 value;
  2539. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  2540. rt2800_wait_bbp_ready(rt2x00dev)))
  2541. return -EACCES;
  2542. if (rt2x00_rt(rt2x00dev, RT5390)) {
  2543. rt2800_bbp_read(rt2x00dev, 4, &value);
  2544. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  2545. rt2800_bbp_write(rt2x00dev, 4, value);
  2546. }
  2547. if (rt2800_is_305x_soc(rt2x00dev) ||
  2548. rt2x00_rt(rt2x00dev, RT3572) ||
  2549. rt2x00_rt(rt2x00dev, RT5390))
  2550. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  2551. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  2552. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  2553. if (rt2x00_rt(rt2x00dev, RT5390))
  2554. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2555. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2556. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2557. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  2558. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  2559. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  2560. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  2561. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2562. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  2563. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  2564. } else {
  2565. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  2566. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  2567. }
  2568. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2569. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2570. rt2x00_rt(rt2x00dev, RT3071) ||
  2571. rt2x00_rt(rt2x00dev, RT3090) ||
  2572. rt2x00_rt(rt2x00dev, RT3390) ||
  2573. rt2x00_rt(rt2x00dev, RT3572) ||
  2574. rt2x00_rt(rt2x00dev, RT5390)) {
  2575. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  2576. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  2577. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  2578. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2579. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  2580. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  2581. } else {
  2582. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  2583. }
  2584. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2585. if (rt2x00_rt(rt2x00dev, RT5390))
  2586. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  2587. else
  2588. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  2589. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  2590. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  2591. else if (rt2x00_rt(rt2x00dev, RT5390))
  2592. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  2593. else
  2594. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  2595. if (rt2x00_rt(rt2x00dev, RT5390))
  2596. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  2597. else
  2598. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  2599. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  2600. if (rt2x00_rt(rt2x00dev, RT5390))
  2601. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  2602. else
  2603. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  2604. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  2605. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  2606. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  2607. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  2608. rt2x00_rt(rt2x00dev, RT3572) ||
  2609. rt2x00_rt(rt2x00dev, RT5390) ||
  2610. rt2800_is_305x_soc(rt2x00dev))
  2611. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  2612. else
  2613. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  2614. if (rt2x00_rt(rt2x00dev, RT5390))
  2615. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  2616. if (rt2800_is_305x_soc(rt2x00dev))
  2617. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  2618. else if (rt2x00_rt(rt2x00dev, RT5390))
  2619. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  2620. else
  2621. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  2622. if (rt2x00_rt(rt2x00dev, RT5390))
  2623. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  2624. else
  2625. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  2626. if (rt2x00_rt(rt2x00dev, RT5390))
  2627. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  2628. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2629. rt2x00_rt(rt2x00dev, RT3090) ||
  2630. rt2x00_rt(rt2x00dev, RT3390) ||
  2631. rt2x00_rt(rt2x00dev, RT3572) ||
  2632. rt2x00_rt(rt2x00dev, RT5390)) {
  2633. rt2800_bbp_read(rt2x00dev, 138, &value);
  2634. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  2635. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  2636. value |= 0x20;
  2637. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  2638. value &= ~0x02;
  2639. rt2800_bbp_write(rt2x00dev, 138, value);
  2640. }
  2641. if (rt2x00_rt(rt2x00dev, RT5390)) {
  2642. int ant, div_mode;
  2643. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2644. div_mode = rt2x00_get_field16(eeprom,
  2645. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  2646. ant = (div_mode == 3) ? 1 : 0;
  2647. /* check if this is a Bluetooth combo card */
  2648. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  2649. u32 reg;
  2650. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  2651. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
  2652. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT6, 0);
  2653. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 0);
  2654. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 0);
  2655. if (ant == 0)
  2656. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 1);
  2657. else if (ant == 1)
  2658. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 1);
  2659. rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
  2660. }
  2661. rt2800_bbp_read(rt2x00dev, 152, &value);
  2662. if (ant == 0)
  2663. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  2664. else
  2665. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  2666. rt2800_bbp_write(rt2x00dev, 152, value);
  2667. /* Init frequency calibration */
  2668. rt2800_bbp_write(rt2x00dev, 142, 1);
  2669. rt2800_bbp_write(rt2x00dev, 143, 57);
  2670. }
  2671. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  2672. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  2673. if (eeprom != 0xffff && eeprom != 0x0000) {
  2674. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  2675. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  2676. rt2800_bbp_write(rt2x00dev, reg_id, value);
  2677. }
  2678. }
  2679. return 0;
  2680. }
  2681. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  2682. bool bw40, u8 rfcsr24, u8 filter_target)
  2683. {
  2684. unsigned int i;
  2685. u8 bbp;
  2686. u8 rfcsr;
  2687. u8 passband;
  2688. u8 stopband;
  2689. u8 overtuned = 0;
  2690. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2691. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2692. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  2693. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2694. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  2695. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  2696. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2697. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2698. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  2699. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2700. /*
  2701. * Set power & frequency of passband test tone
  2702. */
  2703. rt2800_bbp_write(rt2x00dev, 24, 0);
  2704. for (i = 0; i < 100; i++) {
  2705. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  2706. msleep(1);
  2707. rt2800_bbp_read(rt2x00dev, 55, &passband);
  2708. if (passband)
  2709. break;
  2710. }
  2711. /*
  2712. * Set power & frequency of stopband test tone
  2713. */
  2714. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  2715. for (i = 0; i < 100; i++) {
  2716. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  2717. msleep(1);
  2718. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  2719. if ((passband - stopband) <= filter_target) {
  2720. rfcsr24++;
  2721. overtuned += ((passband - stopband) == filter_target);
  2722. } else
  2723. break;
  2724. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2725. }
  2726. rfcsr24 -= !!overtuned;
  2727. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  2728. return rfcsr24;
  2729. }
  2730. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  2731. {
  2732. u8 rfcsr;
  2733. u8 bbp;
  2734. u32 reg;
  2735. u16 eeprom;
  2736. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  2737. !rt2x00_rt(rt2x00dev, RT3071) &&
  2738. !rt2x00_rt(rt2x00dev, RT3090) &&
  2739. !rt2x00_rt(rt2x00dev, RT3390) &&
  2740. !rt2x00_rt(rt2x00dev, RT3572) &&
  2741. !rt2x00_rt(rt2x00dev, RT5390) &&
  2742. !rt2800_is_305x_soc(rt2x00dev))
  2743. return 0;
  2744. /*
  2745. * Init RF calibration.
  2746. */
  2747. if (rt2x00_rt(rt2x00dev, RT5390)) {
  2748. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  2749. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  2750. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  2751. msleep(1);
  2752. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
  2753. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  2754. } else {
  2755. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2756. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  2757. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2758. msleep(1);
  2759. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  2760. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2761. }
  2762. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2763. rt2x00_rt(rt2x00dev, RT3071) ||
  2764. rt2x00_rt(rt2x00dev, RT3090)) {
  2765. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2766. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2767. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2768. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  2769. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2770. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  2771. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2772. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  2773. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2774. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2775. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2776. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2777. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2778. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2779. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2780. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2781. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  2782. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2783. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  2784. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2785. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  2786. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  2787. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  2788. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  2789. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2790. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  2791. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  2792. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  2793. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  2794. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  2795. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  2796. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2797. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  2798. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  2799. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2800. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2801. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  2802. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  2803. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  2804. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  2805. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  2806. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  2807. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2808. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  2809. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2810. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2811. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2812. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2813. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  2814. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  2815. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  2816. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  2817. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  2818. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  2819. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  2820. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  2821. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  2822. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  2823. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  2824. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  2825. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  2826. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  2827. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  2828. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  2829. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  2830. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  2831. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  2832. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2833. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  2834. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  2835. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  2836. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  2837. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  2838. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  2839. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2840. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  2841. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  2842. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  2843. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2844. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2845. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  2846. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  2847. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  2848. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  2849. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2850. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  2851. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  2852. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  2853. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  2854. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2855. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2856. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2857. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  2858. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  2859. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2860. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  2861. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2862. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  2863. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  2864. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2865. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2866. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2867. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2868. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2869. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2870. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2871. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2872. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2873. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  2874. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2875. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2876. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  2877. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  2878. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  2879. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  2880. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2881. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  2882. return 0;
  2883. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  2884. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  2885. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  2886. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  2887. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  2888. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2889. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  2890. else
  2891. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  2892. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  2893. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  2894. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  2895. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  2896. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  2897. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  2898. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  2899. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  2900. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  2901. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  2902. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  2903. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  2904. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  2905. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  2906. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  2907. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2908. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2909. else
  2910. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  2911. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  2912. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  2913. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  2914. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  2915. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2916. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2917. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2918. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  2919. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  2920. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  2921. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2922. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2923. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2924. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  2925. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2926. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  2927. else
  2928. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  2929. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  2930. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  2931. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  2932. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  2933. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  2934. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2935. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  2936. else
  2937. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  2938. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  2939. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2940. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  2941. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  2942. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2943. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  2944. else
  2945. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  2946. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  2947. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  2948. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  2949. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  2950. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  2951. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  2952. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2953. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  2954. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  2955. else
  2956. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  2957. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  2958. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  2959. }
  2960. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2961. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2962. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2963. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2964. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2965. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2966. rt2x00_rt(rt2x00dev, RT3090)) {
  2967. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  2968. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2969. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  2970. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2971. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2972. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2973. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2974. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  2975. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2976. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  2977. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2978. else
  2979. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  2980. }
  2981. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2982. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2983. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2984. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2985. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2986. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2987. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2988. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2989. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  2990. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2991. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  2992. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2993. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2994. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2995. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2996. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2997. msleep(1);
  2998. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2999. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3000. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3001. }
  3002. /*
  3003. * Set RX Filter calibration for 20MHz and 40MHz
  3004. */
  3005. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3006. rt2x00dev->calibration[0] =
  3007. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  3008. rt2x00dev->calibration[1] =
  3009. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  3010. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3011. rt2x00_rt(rt2x00dev, RT3090) ||
  3012. rt2x00_rt(rt2x00dev, RT3390) ||
  3013. rt2x00_rt(rt2x00dev, RT3572)) {
  3014. rt2x00dev->calibration[0] =
  3015. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  3016. rt2x00dev->calibration[1] =
  3017. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  3018. }
  3019. if (!rt2x00_rt(rt2x00dev, RT5390)) {
  3020. /*
  3021. * Set back to initial state
  3022. */
  3023. rt2800_bbp_write(rt2x00dev, 24, 0);
  3024. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3025. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  3026. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3027. /*
  3028. * Set BBP back to BW20
  3029. */
  3030. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3031. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  3032. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3033. }
  3034. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  3035. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3036. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3037. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  3038. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  3039. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  3040. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  3041. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  3042. if (!rt2x00_rt(rt2x00dev, RT5390)) {
  3043. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  3044. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  3045. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3046. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3047. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3048. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3049. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  3050. &rt2x00dev->cap_flags))
  3051. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  3052. }
  3053. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  3054. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  3055. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  3056. rt2x00_get_field16(eeprom,
  3057. EEPROM_TXMIXER_GAIN_BG_VAL));
  3058. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  3059. }
  3060. if (rt2x00_rt(rt2x00dev, RT3090)) {
  3061. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  3062. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  3063. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3064. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3065. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  3066. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3067. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  3068. rt2800_bbp_write(rt2x00dev, 138, bbp);
  3069. }
  3070. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3071. rt2x00_rt(rt2x00dev, RT3090) ||
  3072. rt2x00_rt(rt2x00dev, RT3390)) {
  3073. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  3074. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  3075. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  3076. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  3077. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  3078. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  3079. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  3080. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  3081. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  3082. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  3083. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  3084. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  3085. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  3086. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  3087. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  3088. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  3089. }
  3090. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3091. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  3092. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  3093. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  3094. else
  3095. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  3096. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  3097. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  3098. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  3099. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  3100. }
  3101. if (rt2x00_rt(rt2x00dev, RT5390)) {
  3102. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  3103. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  3104. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  3105. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  3106. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  3107. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  3108. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3109. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  3110. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3111. }
  3112. return 0;
  3113. }
  3114. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  3115. {
  3116. u32 reg;
  3117. u16 word;
  3118. /*
  3119. * Initialize all registers.
  3120. */
  3121. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  3122. rt2800_init_registers(rt2x00dev) ||
  3123. rt2800_init_bbp(rt2x00dev) ||
  3124. rt2800_init_rfcsr(rt2x00dev)))
  3125. return -EIO;
  3126. /*
  3127. * Send signal to firmware during boot time.
  3128. */
  3129. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  3130. if (rt2x00_is_usb(rt2x00dev) &&
  3131. (rt2x00_rt(rt2x00dev, RT3070) ||
  3132. rt2x00_rt(rt2x00dev, RT3071) ||
  3133. rt2x00_rt(rt2x00dev, RT3572))) {
  3134. udelay(200);
  3135. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  3136. udelay(10);
  3137. }
  3138. /*
  3139. * Enable RX.
  3140. */
  3141. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3142. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3143. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3144. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3145. udelay(50);
  3146. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3147. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  3148. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  3149. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  3150. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  3151. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3152. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3153. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3154. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  3155. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3156. /*
  3157. * Initialize LED control
  3158. */
  3159. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  3160. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  3161. word & 0xff, (word >> 8) & 0xff);
  3162. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  3163. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  3164. word & 0xff, (word >> 8) & 0xff);
  3165. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  3166. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  3167. word & 0xff, (word >> 8) & 0xff);
  3168. return 0;
  3169. }
  3170. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  3171. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  3172. {
  3173. u32 reg;
  3174. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3175. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  3176. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  3177. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3178. /* Wait for DMA, ignore error */
  3179. rt2800_wait_wpdma_ready(rt2x00dev);
  3180. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3181. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  3182. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3183. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3184. }
  3185. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  3186. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  3187. {
  3188. u32 reg;
  3189. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  3190. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  3191. }
  3192. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  3193. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  3194. {
  3195. u32 reg;
  3196. mutex_lock(&rt2x00dev->csr_mutex);
  3197. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  3198. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  3199. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  3200. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  3201. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  3202. /* Wait until the EEPROM has been loaded */
  3203. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  3204. /* Apparently the data is read from end to start */
  3205. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  3206. (u32 *)&rt2x00dev->eeprom[i]);
  3207. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  3208. (u32 *)&rt2x00dev->eeprom[i + 2]);
  3209. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  3210. (u32 *)&rt2x00dev->eeprom[i + 4]);
  3211. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  3212. (u32 *)&rt2x00dev->eeprom[i + 6]);
  3213. mutex_unlock(&rt2x00dev->csr_mutex);
  3214. }
  3215. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  3216. {
  3217. unsigned int i;
  3218. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  3219. rt2800_efuse_read(rt2x00dev, i);
  3220. }
  3221. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  3222. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  3223. {
  3224. u16 word;
  3225. u8 *mac;
  3226. u8 default_lna_gain;
  3227. /*
  3228. * Start validation of the data that has been read.
  3229. */
  3230. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  3231. if (!is_valid_ether_addr(mac)) {
  3232. random_ether_addr(mac);
  3233. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  3234. }
  3235. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  3236. if (word == 0xffff) {
  3237. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  3238. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  3239. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  3240. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  3241. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  3242. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  3243. rt2x00_rt(rt2x00dev, RT2872)) {
  3244. /*
  3245. * There is a max of 2 RX streams for RT28x0 series
  3246. */
  3247. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  3248. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  3249. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  3250. }
  3251. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  3252. if (word == 0xffff) {
  3253. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  3254. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  3255. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  3256. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  3257. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  3258. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  3259. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  3260. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  3261. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  3262. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  3263. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  3264. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  3265. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  3266. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  3267. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  3268. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  3269. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  3270. }
  3271. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  3272. if ((word & 0x00ff) == 0x00ff) {
  3273. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  3274. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  3275. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  3276. }
  3277. if ((word & 0xff00) == 0xff00) {
  3278. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  3279. LED_MODE_TXRX_ACTIVITY);
  3280. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  3281. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  3282. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  3283. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  3284. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  3285. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  3286. }
  3287. /*
  3288. * During the LNA validation we are going to use
  3289. * lna0 as correct value. Note that EEPROM_LNA
  3290. * is never validated.
  3291. */
  3292. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  3293. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  3294. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  3295. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  3296. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  3297. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  3298. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  3299. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  3300. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  3301. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  3302. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  3303. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  3304. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  3305. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  3306. default_lna_gain);
  3307. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  3308. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  3309. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  3310. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  3311. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  3312. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  3313. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  3314. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  3315. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  3316. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  3317. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  3318. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  3319. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  3320. default_lna_gain);
  3321. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  3322. return 0;
  3323. }
  3324. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  3325. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  3326. {
  3327. u32 reg;
  3328. u16 value;
  3329. u16 eeprom;
  3330. /*
  3331. * Read EEPROM word for configuration.
  3332. */
  3333. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3334. /*
  3335. * Identify RF chipset by EEPROM value
  3336. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  3337. * RT53xx: defined in "EEPROM_CHIP_ID" field
  3338. */
  3339. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  3340. if (rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5390)
  3341. rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &value);
  3342. else
  3343. value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  3344. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  3345. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  3346. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  3347. !rt2x00_rt(rt2x00dev, RT2872) &&
  3348. !rt2x00_rt(rt2x00dev, RT2883) &&
  3349. !rt2x00_rt(rt2x00dev, RT3070) &&
  3350. !rt2x00_rt(rt2x00dev, RT3071) &&
  3351. !rt2x00_rt(rt2x00dev, RT3090) &&
  3352. !rt2x00_rt(rt2x00dev, RT3390) &&
  3353. !rt2x00_rt(rt2x00dev, RT3572) &&
  3354. !rt2x00_rt(rt2x00dev, RT5390)) {
  3355. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  3356. return -ENODEV;
  3357. }
  3358. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  3359. !rt2x00_rf(rt2x00dev, RF2850) &&
  3360. !rt2x00_rf(rt2x00dev, RF2720) &&
  3361. !rt2x00_rf(rt2x00dev, RF2750) &&
  3362. !rt2x00_rf(rt2x00dev, RF3020) &&
  3363. !rt2x00_rf(rt2x00dev, RF2020) &&
  3364. !rt2x00_rf(rt2x00dev, RF3021) &&
  3365. !rt2x00_rf(rt2x00dev, RF3022) &&
  3366. !rt2x00_rf(rt2x00dev, RF3052) &&
  3367. !rt2x00_rf(rt2x00dev, RF3320) &&
  3368. !rt2x00_rf(rt2x00dev, RF5370) &&
  3369. !rt2x00_rf(rt2x00dev, RF5390)) {
  3370. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  3371. return -ENODEV;
  3372. }
  3373. /*
  3374. * Identify default antenna configuration.
  3375. */
  3376. rt2x00dev->default_ant.tx_chain_num =
  3377. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  3378. rt2x00dev->default_ant.rx_chain_num =
  3379. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  3380. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3381. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3382. rt2x00_rt(rt2x00dev, RT3090) ||
  3383. rt2x00_rt(rt2x00dev, RT3390)) {
  3384. value = rt2x00_get_field16(eeprom,
  3385. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3386. switch (value) {
  3387. case 0:
  3388. case 1:
  3389. case 2:
  3390. rt2x00dev->default_ant.tx = ANTENNA_A;
  3391. rt2x00dev->default_ant.rx = ANTENNA_A;
  3392. break;
  3393. case 3:
  3394. rt2x00dev->default_ant.tx = ANTENNA_A;
  3395. rt2x00dev->default_ant.rx = ANTENNA_B;
  3396. break;
  3397. }
  3398. } else {
  3399. rt2x00dev->default_ant.tx = ANTENNA_A;
  3400. rt2x00dev->default_ant.rx = ANTENNA_A;
  3401. }
  3402. /*
  3403. * Determine external LNA informations.
  3404. */
  3405. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  3406. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  3407. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  3408. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  3409. /*
  3410. * Detect if this device has an hardware controlled radio.
  3411. */
  3412. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  3413. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  3414. /*
  3415. * Detect if this device has Bluetooth co-existence.
  3416. */
  3417. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  3418. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  3419. /*
  3420. * Read frequency offset and RF programming sequence.
  3421. */
  3422. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  3423. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  3424. /*
  3425. * Store led settings, for correct led behaviour.
  3426. */
  3427. #ifdef CONFIG_RT2X00_LIB_LEDS
  3428. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  3429. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  3430. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  3431. rt2x00dev->led_mcu_reg = eeprom;
  3432. #endif /* CONFIG_RT2X00_LIB_LEDS */
  3433. /*
  3434. * Check if support EIRP tx power limit feature.
  3435. */
  3436. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  3437. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  3438. EIRP_MAX_TX_POWER_LIMIT)
  3439. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  3440. return 0;
  3441. }
  3442. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  3443. /*
  3444. * RF value list for rt28xx
  3445. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  3446. */
  3447. static const struct rf_channel rf_vals[] = {
  3448. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  3449. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  3450. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  3451. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  3452. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  3453. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  3454. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  3455. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  3456. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  3457. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  3458. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  3459. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  3460. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  3461. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  3462. /* 802.11 UNI / HyperLan 2 */
  3463. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  3464. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  3465. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  3466. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  3467. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  3468. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  3469. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  3470. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  3471. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  3472. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  3473. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  3474. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  3475. /* 802.11 HyperLan 2 */
  3476. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  3477. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  3478. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  3479. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  3480. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  3481. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  3482. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  3483. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  3484. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  3485. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  3486. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  3487. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  3488. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  3489. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  3490. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  3491. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  3492. /* 802.11 UNII */
  3493. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  3494. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  3495. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  3496. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  3497. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  3498. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  3499. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  3500. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  3501. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  3502. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  3503. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  3504. /* 802.11 Japan */
  3505. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  3506. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  3507. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  3508. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  3509. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  3510. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  3511. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  3512. };
  3513. /*
  3514. * RF value list for rt3xxx
  3515. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  3516. */
  3517. static const struct rf_channel rf_vals_3x[] = {
  3518. {1, 241, 2, 2 },
  3519. {2, 241, 2, 7 },
  3520. {3, 242, 2, 2 },
  3521. {4, 242, 2, 7 },
  3522. {5, 243, 2, 2 },
  3523. {6, 243, 2, 7 },
  3524. {7, 244, 2, 2 },
  3525. {8, 244, 2, 7 },
  3526. {9, 245, 2, 2 },
  3527. {10, 245, 2, 7 },
  3528. {11, 246, 2, 2 },
  3529. {12, 246, 2, 7 },
  3530. {13, 247, 2, 2 },
  3531. {14, 248, 2, 4 },
  3532. /* 802.11 UNI / HyperLan 2 */
  3533. {36, 0x56, 0, 4},
  3534. {38, 0x56, 0, 6},
  3535. {40, 0x56, 0, 8},
  3536. {44, 0x57, 0, 0},
  3537. {46, 0x57, 0, 2},
  3538. {48, 0x57, 0, 4},
  3539. {52, 0x57, 0, 8},
  3540. {54, 0x57, 0, 10},
  3541. {56, 0x58, 0, 0},
  3542. {60, 0x58, 0, 4},
  3543. {62, 0x58, 0, 6},
  3544. {64, 0x58, 0, 8},
  3545. /* 802.11 HyperLan 2 */
  3546. {100, 0x5b, 0, 8},
  3547. {102, 0x5b, 0, 10},
  3548. {104, 0x5c, 0, 0},
  3549. {108, 0x5c, 0, 4},
  3550. {110, 0x5c, 0, 6},
  3551. {112, 0x5c, 0, 8},
  3552. {116, 0x5d, 0, 0},
  3553. {118, 0x5d, 0, 2},
  3554. {120, 0x5d, 0, 4},
  3555. {124, 0x5d, 0, 8},
  3556. {126, 0x5d, 0, 10},
  3557. {128, 0x5e, 0, 0},
  3558. {132, 0x5e, 0, 4},
  3559. {134, 0x5e, 0, 6},
  3560. {136, 0x5e, 0, 8},
  3561. {140, 0x5f, 0, 0},
  3562. /* 802.11 UNII */
  3563. {149, 0x5f, 0, 9},
  3564. {151, 0x5f, 0, 11},
  3565. {153, 0x60, 0, 1},
  3566. {157, 0x60, 0, 5},
  3567. {159, 0x60, 0, 7},
  3568. {161, 0x60, 0, 9},
  3569. {165, 0x61, 0, 1},
  3570. {167, 0x61, 0, 3},
  3571. {169, 0x61, 0, 5},
  3572. {171, 0x61, 0, 7},
  3573. {173, 0x61, 0, 9},
  3574. };
  3575. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  3576. {
  3577. struct hw_mode_spec *spec = &rt2x00dev->spec;
  3578. struct channel_info *info;
  3579. char *default_power1;
  3580. char *default_power2;
  3581. unsigned int i;
  3582. u16 eeprom;
  3583. /*
  3584. * Disable powersaving as default on PCI devices.
  3585. */
  3586. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  3587. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  3588. /*
  3589. * Initialize all hw fields.
  3590. */
  3591. rt2x00dev->hw->flags =
  3592. IEEE80211_HW_SIGNAL_DBM |
  3593. IEEE80211_HW_SUPPORTS_PS |
  3594. IEEE80211_HW_PS_NULLFUNC_STACK |
  3595. IEEE80211_HW_AMPDU_AGGREGATION;
  3596. /*
  3597. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  3598. * unless we are capable of sending the buffered frames out after the
  3599. * DTIM transmission using rt2x00lib_beacondone. This will send out
  3600. * multicast and broadcast traffic immediately instead of buffering it
  3601. * infinitly and thus dropping it after some time.
  3602. */
  3603. if (!rt2x00_is_usb(rt2x00dev))
  3604. rt2x00dev->hw->flags |=
  3605. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  3606. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  3607. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  3608. rt2x00_eeprom_addr(rt2x00dev,
  3609. EEPROM_MAC_ADDR_0));
  3610. /*
  3611. * As rt2800 has a global fallback table we cannot specify
  3612. * more then one tx rate per frame but since the hw will
  3613. * try several rates (based on the fallback table) we should
  3614. * initialize max_report_rates to the maximum number of rates
  3615. * we are going to try. Otherwise mac80211 will truncate our
  3616. * reported tx rates and the rc algortihm will end up with
  3617. * incorrect data.
  3618. */
  3619. rt2x00dev->hw->max_rates = 1;
  3620. rt2x00dev->hw->max_report_rates = 7;
  3621. rt2x00dev->hw->max_rate_tries = 1;
  3622. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3623. /*
  3624. * Initialize hw_mode information.
  3625. */
  3626. spec->supported_bands = SUPPORT_BAND_2GHZ;
  3627. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  3628. if (rt2x00_rf(rt2x00dev, RF2820) ||
  3629. rt2x00_rf(rt2x00dev, RF2720)) {
  3630. spec->num_channels = 14;
  3631. spec->channels = rf_vals;
  3632. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  3633. rt2x00_rf(rt2x00dev, RF2750)) {
  3634. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  3635. spec->num_channels = ARRAY_SIZE(rf_vals);
  3636. spec->channels = rf_vals;
  3637. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  3638. rt2x00_rf(rt2x00dev, RF2020) ||
  3639. rt2x00_rf(rt2x00dev, RF3021) ||
  3640. rt2x00_rf(rt2x00dev, RF3022) ||
  3641. rt2x00_rf(rt2x00dev, RF3320) ||
  3642. rt2x00_rf(rt2x00dev, RF5370) ||
  3643. rt2x00_rf(rt2x00dev, RF5390)) {
  3644. spec->num_channels = 14;
  3645. spec->channels = rf_vals_3x;
  3646. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  3647. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  3648. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  3649. spec->channels = rf_vals_3x;
  3650. }
  3651. /*
  3652. * Initialize HT information.
  3653. */
  3654. if (!rt2x00_rf(rt2x00dev, RF2020))
  3655. spec->ht.ht_supported = true;
  3656. else
  3657. spec->ht.ht_supported = false;
  3658. spec->ht.cap =
  3659. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  3660. IEEE80211_HT_CAP_GRN_FLD |
  3661. IEEE80211_HT_CAP_SGI_20 |
  3662. IEEE80211_HT_CAP_SGI_40;
  3663. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  3664. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  3665. spec->ht.cap |=
  3666. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  3667. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  3668. spec->ht.ampdu_factor = 3;
  3669. spec->ht.ampdu_density = 4;
  3670. spec->ht.mcs.tx_params =
  3671. IEEE80211_HT_MCS_TX_DEFINED |
  3672. IEEE80211_HT_MCS_TX_RX_DIFF |
  3673. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  3674. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  3675. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  3676. case 3:
  3677. spec->ht.mcs.rx_mask[2] = 0xff;
  3678. case 2:
  3679. spec->ht.mcs.rx_mask[1] = 0xff;
  3680. case 1:
  3681. spec->ht.mcs.rx_mask[0] = 0xff;
  3682. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  3683. break;
  3684. }
  3685. /*
  3686. * Create channel information array
  3687. */
  3688. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  3689. if (!info)
  3690. return -ENOMEM;
  3691. spec->channels_info = info;
  3692. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  3693. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  3694. for (i = 0; i < 14; i++) {
  3695. info[i].default_power1 = default_power1[i];
  3696. info[i].default_power2 = default_power2[i];
  3697. }
  3698. if (spec->num_channels > 14) {
  3699. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  3700. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  3701. for (i = 14; i < spec->num_channels; i++) {
  3702. info[i].default_power1 = default_power1[i];
  3703. info[i].default_power2 = default_power2[i];
  3704. }
  3705. }
  3706. return 0;
  3707. }
  3708. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  3709. /*
  3710. * IEEE80211 stack callback functions.
  3711. */
  3712. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  3713. u16 *iv16)
  3714. {
  3715. struct rt2x00_dev *rt2x00dev = hw->priv;
  3716. struct mac_iveiv_entry iveiv_entry;
  3717. u32 offset;
  3718. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  3719. rt2800_register_multiread(rt2x00dev, offset,
  3720. &iveiv_entry, sizeof(iveiv_entry));
  3721. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  3722. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  3723. }
  3724. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  3725. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  3726. {
  3727. struct rt2x00_dev *rt2x00dev = hw->priv;
  3728. u32 reg;
  3729. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  3730. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  3731. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  3732. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  3733. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  3734. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  3735. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  3736. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  3737. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  3738. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  3739. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  3740. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  3741. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  3742. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  3743. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  3744. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  3745. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  3746. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  3747. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  3748. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  3749. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  3750. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  3751. return 0;
  3752. }
  3753. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  3754. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  3755. const struct ieee80211_tx_queue_params *params)
  3756. {
  3757. struct rt2x00_dev *rt2x00dev = hw->priv;
  3758. struct data_queue *queue;
  3759. struct rt2x00_field32 field;
  3760. int retval;
  3761. u32 reg;
  3762. u32 offset;
  3763. /*
  3764. * First pass the configuration through rt2x00lib, that will
  3765. * update the queue settings and validate the input. After that
  3766. * we are free to update the registers based on the value
  3767. * in the queue parameter.
  3768. */
  3769. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  3770. if (retval)
  3771. return retval;
  3772. /*
  3773. * We only need to perform additional register initialization
  3774. * for WMM queues/
  3775. */
  3776. if (queue_idx >= 4)
  3777. return 0;
  3778. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  3779. /* Update WMM TXOP register */
  3780. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  3781. field.bit_offset = (queue_idx & 1) * 16;
  3782. field.bit_mask = 0xffff << field.bit_offset;
  3783. rt2800_register_read(rt2x00dev, offset, &reg);
  3784. rt2x00_set_field32(&reg, field, queue->txop);
  3785. rt2800_register_write(rt2x00dev, offset, reg);
  3786. /* Update WMM registers */
  3787. field.bit_offset = queue_idx * 4;
  3788. field.bit_mask = 0xf << field.bit_offset;
  3789. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  3790. rt2x00_set_field32(&reg, field, queue->aifs);
  3791. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  3792. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  3793. rt2x00_set_field32(&reg, field, queue->cw_min);
  3794. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  3795. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  3796. rt2x00_set_field32(&reg, field, queue->cw_max);
  3797. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  3798. /* Update EDCA registers */
  3799. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  3800. rt2800_register_read(rt2x00dev, offset, &reg);
  3801. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  3802. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  3803. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  3804. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  3805. rt2800_register_write(rt2x00dev, offset, reg);
  3806. return 0;
  3807. }
  3808. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  3809. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  3810. {
  3811. struct rt2x00_dev *rt2x00dev = hw->priv;
  3812. u64 tsf;
  3813. u32 reg;
  3814. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  3815. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  3816. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  3817. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  3818. return tsf;
  3819. }
  3820. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  3821. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  3822. enum ieee80211_ampdu_mlme_action action,
  3823. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  3824. u8 buf_size)
  3825. {
  3826. int ret = 0;
  3827. switch (action) {
  3828. case IEEE80211_AMPDU_RX_START:
  3829. case IEEE80211_AMPDU_RX_STOP:
  3830. /*
  3831. * The hw itself takes care of setting up BlockAck mechanisms.
  3832. * So, we only have to allow mac80211 to nagotiate a BlockAck
  3833. * agreement. Once that is done, the hw will BlockAck incoming
  3834. * AMPDUs without further setup.
  3835. */
  3836. break;
  3837. case IEEE80211_AMPDU_TX_START:
  3838. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  3839. break;
  3840. case IEEE80211_AMPDU_TX_STOP:
  3841. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  3842. break;
  3843. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3844. break;
  3845. default:
  3846. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  3847. }
  3848. return ret;
  3849. }
  3850. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  3851. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  3852. struct survey_info *survey)
  3853. {
  3854. struct rt2x00_dev *rt2x00dev = hw->priv;
  3855. struct ieee80211_conf *conf = &hw->conf;
  3856. u32 idle, busy, busy_ext;
  3857. if (idx != 0)
  3858. return -ENOENT;
  3859. survey->channel = conf->channel;
  3860. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  3861. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  3862. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  3863. if (idle || busy) {
  3864. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  3865. SURVEY_INFO_CHANNEL_TIME_BUSY |
  3866. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  3867. survey->channel_time = (idle + busy) / 1000;
  3868. survey->channel_time_busy = busy / 1000;
  3869. survey->channel_time_ext_busy = busy_ext / 1000;
  3870. }
  3871. return 0;
  3872. }
  3873. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  3874. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  3875. MODULE_VERSION(DRV_VERSION);
  3876. MODULE_DESCRIPTION("Ralink RT2800 library");
  3877. MODULE_LICENSE("GPL");