phy_n.c 118 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  77. {//TODO
  78. }
  79. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  80. {//TODO
  81. }
  82. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  83. bool ignore_tssi)
  84. {//TODO
  85. return B43_TXPWR_RES_DONE;
  86. }
  87. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  88. const struct b43_nphy_channeltab_entry_rev2 *e)
  89. {
  90. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  91. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  92. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  93. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  96. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  97. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  98. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  101. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  102. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  103. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  106. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  107. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  108. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  111. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  114. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  115. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  116. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  117. }
  118. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  119. const struct b43_nphy_channeltab_entry_rev3 *e)
  120. {
  121. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  122. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  123. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  124. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  125. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  126. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  127. e->radio_syn_pll_loopfilter1);
  128. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  129. e->radio_syn_pll_loopfilter2);
  130. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  131. e->radio_syn_pll_loopfilter3);
  132. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  133. e->radio_syn_pll_loopfilter4);
  134. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  135. e->radio_syn_pll_loopfilter5);
  136. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  137. e->radio_syn_reserved_addr27);
  138. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  139. e->radio_syn_reserved_addr28);
  140. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  141. e->radio_syn_reserved_addr29);
  142. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  143. e->radio_syn_logen_vcobuf1);
  144. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  145. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  146. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  147. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  148. e->radio_rx0_lnaa_tune);
  149. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  150. e->radio_rx0_lnag_tune);
  151. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  152. e->radio_tx0_intpaa_boost_tune);
  153. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  154. e->radio_tx0_intpag_boost_tune);
  155. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  156. e->radio_tx0_pada_boost_tune);
  157. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  158. e->radio_tx0_padg_boost_tune);
  159. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  160. e->radio_tx0_pgaa_boost_tune);
  161. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  162. e->radio_tx0_pgag_boost_tune);
  163. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  164. e->radio_tx0_mixa_boost_tune);
  165. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  166. e->radio_tx0_mixg_boost_tune);
  167. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  168. e->radio_rx1_lnaa_tune);
  169. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  170. e->radio_rx1_lnag_tune);
  171. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  172. e->radio_tx1_intpaa_boost_tune);
  173. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  174. e->radio_tx1_intpag_boost_tune);
  175. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  176. e->radio_tx1_pada_boost_tune);
  177. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  178. e->radio_tx1_padg_boost_tune);
  179. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  180. e->radio_tx1_pgaa_boost_tune);
  181. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  182. e->radio_tx1_pgag_boost_tune);
  183. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  184. e->radio_tx1_mixa_boost_tune);
  185. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  186. e->radio_tx1_mixg_boost_tune);
  187. }
  188. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  189. static void b43_radio_2056_setup(struct b43_wldev *dev,
  190. const struct b43_nphy_channeltab_entry_rev3 *e)
  191. {
  192. B43_WARN_ON(dev->phy.rev < 3);
  193. b43_chantab_radio_2056_upload(dev, e);
  194. /* TODO */
  195. udelay(50);
  196. /* VCO calibration */
  197. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  198. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  199. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  200. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  201. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  202. udelay(300);
  203. }
  204. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  205. const struct b43_phy_n_sfo_cfg *e)
  206. {
  207. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  208. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  209. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  210. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  211. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  212. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  213. }
  214. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  215. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  216. {
  217. struct b43_phy_n *nphy = dev->phy.n;
  218. u8 i;
  219. u16 tmp;
  220. if (nphy->hang_avoid)
  221. b43_nphy_stay_in_carrier_search(dev, 1);
  222. nphy->txpwrctrl = enable;
  223. if (!enable) {
  224. if (dev->phy.rev >= 3)
  225. ; /* TODO */
  226. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  227. for (i = 0; i < 84; i++)
  228. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  229. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  230. for (i = 0; i < 84; i++)
  231. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  232. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  233. if (dev->phy.rev >= 3)
  234. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  235. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  236. if (dev->phy.rev >= 3) {
  237. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  238. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  239. } else {
  240. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  241. }
  242. if (dev->phy.rev == 2)
  243. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  244. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  245. else if (dev->phy.rev < 2)
  246. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  247. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  248. if (dev->phy.rev < 2 && 0)
  249. ; /* TODO */
  250. } else {
  251. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  252. }
  253. if (nphy->hang_avoid)
  254. b43_nphy_stay_in_carrier_search(dev, 0);
  255. }
  256. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  257. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  258. {
  259. struct b43_phy_n *nphy = dev->phy.n;
  260. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  261. u8 txpi[2], bbmult, i;
  262. u16 tmp, radio_gain, dac_gain;
  263. u16 freq = dev->phy.channel_freq;
  264. u32 txgain;
  265. /* u32 gaintbl; rev3+ */
  266. if (nphy->hang_avoid)
  267. b43_nphy_stay_in_carrier_search(dev, 1);
  268. if (dev->phy.rev >= 3) {
  269. txpi[0] = 40;
  270. txpi[1] = 40;
  271. } else if (sprom->revision < 4) {
  272. txpi[0] = 72;
  273. txpi[1] = 72;
  274. } else {
  275. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  276. txpi[0] = sprom->txpid2g[0];
  277. txpi[1] = sprom->txpid2g[1];
  278. } else if (freq >= 4900 && freq < 5100) {
  279. txpi[0] = sprom->txpid5gl[0];
  280. txpi[1] = sprom->txpid5gl[1];
  281. } else if (freq >= 5100 && freq < 5500) {
  282. txpi[0] = sprom->txpid5g[0];
  283. txpi[1] = sprom->txpid5g[1];
  284. } else if (freq >= 5500) {
  285. txpi[0] = sprom->txpid5gh[0];
  286. txpi[1] = sprom->txpid5gh[1];
  287. } else {
  288. txpi[0] = 91;
  289. txpi[1] = 91;
  290. }
  291. }
  292. /*
  293. for (i = 0; i < 2; i++) {
  294. nphy->txpwrindex[i].index_internal = txpi[i];
  295. nphy->txpwrindex[i].index_internal_save = txpi[i];
  296. }
  297. */
  298. for (i = 0; i < 2; i++) {
  299. if (dev->phy.rev >= 3) {
  300. /* FIXME: support 5GHz */
  301. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  302. radio_gain = (txgain >> 16) & 0x1FFFF;
  303. } else {
  304. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  305. radio_gain = (txgain >> 16) & 0x1FFF;
  306. }
  307. dac_gain = (txgain >> 8) & 0x3F;
  308. bbmult = txgain & 0xFF;
  309. if (dev->phy.rev >= 3) {
  310. if (i == 0)
  311. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  312. else
  313. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  314. } else {
  315. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  316. }
  317. if (i == 0)
  318. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  319. else
  320. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  321. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  322. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  323. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  324. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  325. if (i == 0)
  326. tmp = (tmp & 0x00FF) | (bbmult << 8);
  327. else
  328. tmp = (tmp & 0xFF00) | bbmult;
  329. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  330. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  331. if (0)
  332. ; /* TODO */
  333. }
  334. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  335. if (nphy->hang_avoid)
  336. b43_nphy_stay_in_carrier_search(dev, 0);
  337. }
  338. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  339. static void b43_radio_2055_setup(struct b43_wldev *dev,
  340. const struct b43_nphy_channeltab_entry_rev2 *e)
  341. {
  342. B43_WARN_ON(dev->phy.rev >= 3);
  343. b43_chantab_radio_upload(dev, e);
  344. udelay(50);
  345. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  346. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  347. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  348. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  349. udelay(300);
  350. }
  351. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  352. {
  353. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  354. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  355. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  356. B43_NPHY_RFCTL_CMD_CHIP0PU |
  357. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  358. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  359. B43_NPHY_RFCTL_CMD_PORFORCE);
  360. }
  361. static void b43_radio_init2055_post(struct b43_wldev *dev)
  362. {
  363. struct b43_phy_n *nphy = dev->phy.n;
  364. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  365. int i;
  366. u16 val;
  367. bool workaround = false;
  368. if (sprom->revision < 4)
  369. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  370. && dev->dev->board_type == 0x46D
  371. && dev->dev->board_rev >= 0x41);
  372. else
  373. workaround =
  374. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  375. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  376. if (workaround) {
  377. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  378. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  379. }
  380. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  381. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  382. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  383. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  384. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  385. msleep(1);
  386. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  387. for (i = 0; i < 200; i++) {
  388. val = b43_radio_read(dev, B2055_CAL_COUT2);
  389. if (val & 0x80) {
  390. i = 0;
  391. break;
  392. }
  393. udelay(10);
  394. }
  395. if (i)
  396. b43err(dev->wl, "radio post init timeout\n");
  397. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  398. b43_switch_channel(dev, dev->phy.channel);
  399. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  400. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  401. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  402. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  403. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  404. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  405. if (!nphy->gain_boost) {
  406. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  407. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  408. } else {
  409. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  410. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  411. }
  412. udelay(2);
  413. }
  414. /*
  415. * Initialize a Broadcom 2055 N-radio
  416. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  417. */
  418. static void b43_radio_init2055(struct b43_wldev *dev)
  419. {
  420. b43_radio_init2055_pre(dev);
  421. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  422. /* Follow wl, not specs. Do not force uploading all regs */
  423. b2055_upload_inittab(dev, 0, 0);
  424. } else {
  425. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  426. b2055_upload_inittab(dev, ghz5, 0);
  427. }
  428. b43_radio_init2055_post(dev);
  429. }
  430. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  431. {
  432. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  433. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  434. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  435. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  436. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  437. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  438. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  439. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  440. B43_NPHY_RFCTL_CMD_CHIP0PU);
  441. }
  442. static void b43_radio_init2056_post(struct b43_wldev *dev)
  443. {
  444. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  445. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  446. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  447. msleep(1);
  448. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  449. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  450. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  451. /*
  452. if (nphy->init_por)
  453. Call Radio 2056 Recalibrate
  454. */
  455. }
  456. /*
  457. * Initialize a Broadcom 2056 N-radio
  458. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  459. */
  460. static void b43_radio_init2056(struct b43_wldev *dev)
  461. {
  462. b43_radio_init2056_pre(dev);
  463. b2056_upload_inittabs(dev, 0, 0);
  464. b43_radio_init2056_post(dev);
  465. }
  466. /*
  467. * Upload the N-PHY tables.
  468. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  469. */
  470. static void b43_nphy_tables_init(struct b43_wldev *dev)
  471. {
  472. if (dev->phy.rev < 3)
  473. b43_nphy_rev0_1_2_tables_init(dev);
  474. else
  475. b43_nphy_rev3plus_tables_init(dev);
  476. }
  477. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  478. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  479. {
  480. struct b43_phy_n *nphy = dev->phy.n;
  481. enum ieee80211_band band;
  482. u16 tmp;
  483. if (!enable) {
  484. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  485. B43_NPHY_RFCTL_INTC1);
  486. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  487. B43_NPHY_RFCTL_INTC2);
  488. band = b43_current_band(dev->wl);
  489. if (dev->phy.rev >= 3) {
  490. if (band == IEEE80211_BAND_5GHZ)
  491. tmp = 0x600;
  492. else
  493. tmp = 0x480;
  494. } else {
  495. if (band == IEEE80211_BAND_5GHZ)
  496. tmp = 0x180;
  497. else
  498. tmp = 0x120;
  499. }
  500. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  501. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  502. } else {
  503. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  504. nphy->rfctrl_intc1_save);
  505. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  506. nphy->rfctrl_intc2_save);
  507. }
  508. }
  509. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  510. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  511. {
  512. struct b43_phy_n *nphy = dev->phy.n;
  513. u16 tmp;
  514. enum ieee80211_band band = b43_current_band(dev->wl);
  515. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  516. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  517. if (dev->phy.rev >= 3) {
  518. if (ipa) {
  519. tmp = 4;
  520. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  521. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  522. }
  523. tmp = 1;
  524. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  525. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  526. }
  527. }
  528. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  529. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  530. {
  531. u32 tmp;
  532. if (dev->phy.type != B43_PHYTYPE_N)
  533. return;
  534. switch (dev->dev->bus_type) {
  535. #ifdef CONFIG_B43_BCMA
  536. case B43_BUS_BCMA:
  537. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  538. if (force)
  539. tmp |= BCMA_IOCTL_FGC;
  540. else
  541. tmp &= ~BCMA_IOCTL_FGC;
  542. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  543. break;
  544. #endif
  545. #ifdef CONFIG_B43_SSB
  546. case B43_BUS_SSB:
  547. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  548. if (force)
  549. tmp |= SSB_TMSLOW_FGC;
  550. else
  551. tmp &= ~SSB_TMSLOW_FGC;
  552. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  553. break;
  554. #endif
  555. }
  556. }
  557. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  558. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  559. {
  560. u16 bbcfg;
  561. b43_nphy_bmac_clock_fgc(dev, 1);
  562. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  563. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  564. udelay(1);
  565. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  566. b43_nphy_bmac_clock_fgc(dev, 0);
  567. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  568. }
  569. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  570. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  571. {
  572. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  573. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  574. if (preamble == 1)
  575. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  576. else
  577. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  578. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  579. }
  580. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  581. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  582. {
  583. struct b43_phy_n *nphy = dev->phy.n;
  584. bool override = false;
  585. u16 chain = 0x33;
  586. if (nphy->txrx_chain == 0) {
  587. chain = 0x11;
  588. override = true;
  589. } else if (nphy->txrx_chain == 1) {
  590. chain = 0x22;
  591. override = true;
  592. }
  593. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  594. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  595. chain);
  596. if (override)
  597. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  598. B43_NPHY_RFSEQMODE_CAOVER);
  599. else
  600. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  601. ~B43_NPHY_RFSEQMODE_CAOVER);
  602. }
  603. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  604. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  605. u16 samps, u8 time, bool wait)
  606. {
  607. int i;
  608. u16 tmp;
  609. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  610. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  611. if (wait)
  612. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  613. else
  614. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  615. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  616. for (i = 1000; i; i--) {
  617. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  618. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  619. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  620. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  621. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  622. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  623. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  624. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  625. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  626. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  627. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  628. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  629. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  630. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  631. return;
  632. }
  633. udelay(10);
  634. }
  635. memset(est, 0, sizeof(*est));
  636. }
  637. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  638. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  639. struct b43_phy_n_iq_comp *pcomp)
  640. {
  641. if (write) {
  642. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  643. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  644. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  645. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  646. } else {
  647. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  648. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  649. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  650. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  651. }
  652. }
  653. #if 0
  654. /* Ready but not used anywhere */
  655. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  656. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  657. {
  658. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  659. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  660. if (core == 0) {
  661. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  662. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  663. } else {
  664. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  665. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  666. }
  667. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  668. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  669. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  670. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  671. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  672. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  673. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  674. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  675. }
  676. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  677. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  678. {
  679. u8 rxval, txval;
  680. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  681. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  682. if (core == 0) {
  683. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  684. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  685. } else {
  686. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  687. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  688. }
  689. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  690. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  691. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  692. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  693. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  694. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  695. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  696. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  697. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  698. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  699. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  700. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  701. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  702. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  703. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  704. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  705. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  706. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  707. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  708. if (core == 0) {
  709. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  710. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  711. } else {
  712. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  713. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  714. }
  715. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  716. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  717. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  718. if (core == 0) {
  719. rxval = 1;
  720. txval = 8;
  721. } else {
  722. rxval = 4;
  723. txval = 2;
  724. }
  725. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  726. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  727. }
  728. #endif
  729. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  730. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  731. {
  732. int i;
  733. s32 iq;
  734. u32 ii;
  735. u32 qq;
  736. int iq_nbits, qq_nbits;
  737. int arsh, brsh;
  738. u16 tmp, a, b;
  739. struct nphy_iq_est est;
  740. struct b43_phy_n_iq_comp old;
  741. struct b43_phy_n_iq_comp new = { };
  742. bool error = false;
  743. if (mask == 0)
  744. return;
  745. b43_nphy_rx_iq_coeffs(dev, false, &old);
  746. b43_nphy_rx_iq_coeffs(dev, true, &new);
  747. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  748. new = old;
  749. for (i = 0; i < 2; i++) {
  750. if (i == 0 && (mask & 1)) {
  751. iq = est.iq0_prod;
  752. ii = est.i0_pwr;
  753. qq = est.q0_pwr;
  754. } else if (i == 1 && (mask & 2)) {
  755. iq = est.iq1_prod;
  756. ii = est.i1_pwr;
  757. qq = est.q1_pwr;
  758. } else {
  759. continue;
  760. }
  761. if (ii + qq < 2) {
  762. error = true;
  763. break;
  764. }
  765. iq_nbits = fls(abs(iq));
  766. qq_nbits = fls(qq);
  767. arsh = iq_nbits - 20;
  768. if (arsh >= 0) {
  769. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  770. tmp = ii >> arsh;
  771. } else {
  772. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  773. tmp = ii << -arsh;
  774. }
  775. if (tmp == 0) {
  776. error = true;
  777. break;
  778. }
  779. a /= tmp;
  780. brsh = qq_nbits - 11;
  781. if (brsh >= 0) {
  782. b = (qq << (31 - qq_nbits));
  783. tmp = ii >> brsh;
  784. } else {
  785. b = (qq << (31 - qq_nbits));
  786. tmp = ii << -brsh;
  787. }
  788. if (tmp == 0) {
  789. error = true;
  790. break;
  791. }
  792. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  793. if (i == 0 && (mask & 0x1)) {
  794. if (dev->phy.rev >= 3) {
  795. new.a0 = a & 0x3FF;
  796. new.b0 = b & 0x3FF;
  797. } else {
  798. new.a0 = b & 0x3FF;
  799. new.b0 = a & 0x3FF;
  800. }
  801. } else if (i == 1 && (mask & 0x2)) {
  802. if (dev->phy.rev >= 3) {
  803. new.a1 = a & 0x3FF;
  804. new.b1 = b & 0x3FF;
  805. } else {
  806. new.a1 = b & 0x3FF;
  807. new.b1 = a & 0x3FF;
  808. }
  809. }
  810. }
  811. if (error)
  812. new = old;
  813. b43_nphy_rx_iq_coeffs(dev, true, &new);
  814. }
  815. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  816. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  817. {
  818. u16 array[4];
  819. int i;
  820. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  821. for (i = 0; i < 4; i++)
  822. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  823. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  824. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  825. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  826. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  827. }
  828. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  829. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  830. const u16 *clip_st)
  831. {
  832. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  833. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  834. }
  835. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  836. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  837. {
  838. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  839. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  840. }
  841. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  842. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  843. {
  844. if (dev->phy.rev >= 3) {
  845. if (!init)
  846. return;
  847. if (0 /* FIXME */) {
  848. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  849. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  850. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  851. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  852. }
  853. } else {
  854. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  855. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  856. switch (dev->dev->bus_type) {
  857. #ifdef CONFIG_B43_BCMA
  858. case B43_BUS_BCMA:
  859. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  860. 0xFC00, 0xFC00);
  861. break;
  862. #endif
  863. #ifdef CONFIG_B43_SSB
  864. case B43_BUS_SSB:
  865. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  866. 0xFC00, 0xFC00);
  867. break;
  868. #endif
  869. }
  870. b43_write32(dev, B43_MMIO_MACCTL,
  871. b43_read32(dev, B43_MMIO_MACCTL) &
  872. ~B43_MACCTL_GPOUTSMSK);
  873. b43_write16(dev, B43_MMIO_GPIO_MASK,
  874. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  875. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  876. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  877. if (init) {
  878. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  879. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  880. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  881. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  882. }
  883. }
  884. }
  885. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  886. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  887. {
  888. u16 tmp;
  889. if (dev->dev->core_rev == 16)
  890. b43_mac_suspend(dev);
  891. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  892. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  893. B43_NPHY_CLASSCTL_WAITEDEN);
  894. tmp &= ~mask;
  895. tmp |= (val & mask);
  896. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  897. if (dev->dev->core_rev == 16)
  898. b43_mac_enable(dev);
  899. return tmp;
  900. }
  901. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  902. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  903. {
  904. struct b43_phy *phy = &dev->phy;
  905. struct b43_phy_n *nphy = phy->n;
  906. if (enable) {
  907. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  908. if (nphy->deaf_count++ == 0) {
  909. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  910. b43_nphy_classifier(dev, 0x7, 0);
  911. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  912. b43_nphy_write_clip_detection(dev, clip);
  913. }
  914. b43_nphy_reset_cca(dev);
  915. } else {
  916. if (--nphy->deaf_count == 0) {
  917. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  918. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  919. }
  920. }
  921. }
  922. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  923. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  924. {
  925. struct b43_phy_n *nphy = dev->phy.n;
  926. u16 tmp;
  927. if (nphy->hang_avoid)
  928. b43_nphy_stay_in_carrier_search(dev, 1);
  929. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  930. if (tmp & 0x1)
  931. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  932. else if (tmp & 0x2)
  933. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  934. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  935. if (nphy->bb_mult_save & 0x80000000) {
  936. tmp = nphy->bb_mult_save & 0xFFFF;
  937. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  938. nphy->bb_mult_save = 0;
  939. }
  940. if (nphy->hang_avoid)
  941. b43_nphy_stay_in_carrier_search(dev, 0);
  942. }
  943. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  944. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  945. {
  946. struct b43_phy_n *nphy = dev->phy.n;
  947. u8 channel = dev->phy.channel;
  948. int tone[2] = { 57, 58 };
  949. u32 noise[2] = { 0x3FF, 0x3FF };
  950. B43_WARN_ON(dev->phy.rev < 3);
  951. if (nphy->hang_avoid)
  952. b43_nphy_stay_in_carrier_search(dev, 1);
  953. if (nphy->gband_spurwar_en) {
  954. /* TODO: N PHY Adjust Analog Pfbw (7) */
  955. if (channel == 11 && dev->phy.is_40mhz)
  956. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  957. else
  958. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  959. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  960. }
  961. if (nphy->aband_spurwar_en) {
  962. if (channel == 54) {
  963. tone[0] = 0x20;
  964. noise[0] = 0x25F;
  965. } else if (channel == 38 || channel == 102 || channel == 118) {
  966. if (0 /* FIXME */) {
  967. tone[0] = 0x20;
  968. noise[0] = 0x21F;
  969. } else {
  970. tone[0] = 0;
  971. noise[0] = 0;
  972. }
  973. } else if (channel == 134) {
  974. tone[0] = 0x20;
  975. noise[0] = 0x21F;
  976. } else if (channel == 151) {
  977. tone[0] = 0x10;
  978. noise[0] = 0x23F;
  979. } else if (channel == 153 || channel == 161) {
  980. tone[0] = 0x30;
  981. noise[0] = 0x23F;
  982. } else {
  983. tone[0] = 0;
  984. noise[0] = 0;
  985. }
  986. if (!tone[0] && !noise[0])
  987. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  988. else
  989. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  990. }
  991. if (nphy->hang_avoid)
  992. b43_nphy_stay_in_carrier_search(dev, 0);
  993. }
  994. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  995. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  996. {
  997. struct b43_phy_n *nphy = dev->phy.n;
  998. u8 i;
  999. s16 tmp;
  1000. u16 data[4];
  1001. s16 gain[2];
  1002. u16 minmax[2];
  1003. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  1004. if (nphy->hang_avoid)
  1005. b43_nphy_stay_in_carrier_search(dev, 1);
  1006. if (nphy->gain_boost) {
  1007. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1008. gain[0] = 6;
  1009. gain[1] = 6;
  1010. } else {
  1011. tmp = 40370 - 315 * dev->phy.channel;
  1012. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1013. tmp = 23242 - 224 * dev->phy.channel;
  1014. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1015. }
  1016. } else {
  1017. gain[0] = 0;
  1018. gain[1] = 0;
  1019. }
  1020. for (i = 0; i < 2; i++) {
  1021. if (nphy->elna_gain_config) {
  1022. data[0] = 19 + gain[i];
  1023. data[1] = 25 + gain[i];
  1024. data[2] = 25 + gain[i];
  1025. data[3] = 25 + gain[i];
  1026. } else {
  1027. data[0] = lna_gain[0] + gain[i];
  1028. data[1] = lna_gain[1] + gain[i];
  1029. data[2] = lna_gain[2] + gain[i];
  1030. data[3] = lna_gain[3] + gain[i];
  1031. }
  1032. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1033. minmax[i] = 23 + gain[i];
  1034. }
  1035. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1036. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1037. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1038. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1039. if (nphy->hang_avoid)
  1040. b43_nphy_stay_in_carrier_search(dev, 0);
  1041. }
  1042. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1043. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1044. {
  1045. struct b43_phy_n *nphy = dev->phy.n;
  1046. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1047. /* PHY rev 0, 1, 2 */
  1048. u8 i, j;
  1049. u8 code;
  1050. u16 tmp;
  1051. u8 rfseq_events[3] = { 6, 8, 7 };
  1052. u8 rfseq_delays[3] = { 10, 30, 1 };
  1053. /* PHY rev >= 3 */
  1054. bool ghz5;
  1055. bool ext_lna;
  1056. u16 rssi_gain;
  1057. struct nphy_gain_ctl_workaround_entry *e;
  1058. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1059. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1060. if (dev->phy.rev >= 3) {
  1061. /* Prepare values */
  1062. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1063. & B43_NPHY_BANDCTL_5GHZ;
  1064. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1065. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1066. if (ghz5 && dev->phy.rev >= 5)
  1067. rssi_gain = 0x90;
  1068. else
  1069. rssi_gain = 0x50;
  1070. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1071. /* Set Clip 2 detect */
  1072. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1073. B43_NPHY_C1_CGAINI_CL2DETECT);
  1074. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1075. B43_NPHY_C2_CGAINI_CL2DETECT);
  1076. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1077. 0x17);
  1078. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1079. 0x17);
  1080. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1081. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1082. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1083. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1084. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1085. rssi_gain);
  1086. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1087. rssi_gain);
  1088. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1089. 0x17);
  1090. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1091. 0x17);
  1092. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1093. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1094. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1095. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1096. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1097. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1098. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1099. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1100. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1101. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1102. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1103. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1104. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1105. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1106. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1107. b43_phy_write(dev, 0x2A7, e->init_gain);
  1108. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1109. e->rfseq_init);
  1110. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1111. /* TODO: check defines. Do not match variables names */
  1112. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1113. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1114. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1115. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1116. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1117. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1118. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1119. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1120. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1121. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1122. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1123. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1124. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1125. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1126. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1127. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1128. } else {
  1129. /* Set Clip 2 detect */
  1130. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1131. B43_NPHY_C1_CGAINI_CL2DETECT);
  1132. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1133. B43_NPHY_C2_CGAINI_CL2DETECT);
  1134. /* Set narrowband clip threshold */
  1135. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1136. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1137. if (!dev->phy.is_40mhz) {
  1138. /* Set dwell lengths */
  1139. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1140. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1141. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1142. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1143. }
  1144. /* Set wideband clip 2 threshold */
  1145. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1146. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1147. 21);
  1148. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1149. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1150. 21);
  1151. if (!dev->phy.is_40mhz) {
  1152. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1153. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1154. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1155. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1156. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1157. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1158. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1159. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1160. }
  1161. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1162. if (nphy->gain_boost) {
  1163. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1164. dev->phy.is_40mhz)
  1165. code = 4;
  1166. else
  1167. code = 5;
  1168. } else {
  1169. code = dev->phy.is_40mhz ? 6 : 7;
  1170. }
  1171. /* Set HPVGA2 index */
  1172. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1173. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1174. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1175. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1176. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1177. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1178. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1179. /* specs say about 2 loops, but wl does 4 */
  1180. for (i = 0; i < 4; i++)
  1181. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1182. (code << 8 | 0x7C));
  1183. b43_nphy_adjust_lna_gain_table(dev);
  1184. if (nphy->elna_gain_config) {
  1185. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1186. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1187. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1188. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1189. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1190. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1191. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1192. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1193. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1194. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1195. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1196. /* specs say about 2 loops, but wl does 4 */
  1197. for (i = 0; i < 4; i++)
  1198. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1199. (code << 8 | 0x74));
  1200. }
  1201. if (dev->phy.rev == 2) {
  1202. for (i = 0; i < 4; i++) {
  1203. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1204. (0x0400 * i) + 0x0020);
  1205. for (j = 0; j < 21; j++) {
  1206. tmp = j * (i < 2 ? 3 : 1);
  1207. b43_phy_write(dev,
  1208. B43_NPHY_TABLE_DATALO, tmp);
  1209. }
  1210. }
  1211. }
  1212. b43_nphy_set_rf_sequence(dev, 5,
  1213. rfseq_events, rfseq_delays, 3);
  1214. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1215. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1216. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1217. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1218. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1219. 0xFF80, 4);
  1220. }
  1221. }
  1222. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1223. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1224. {
  1225. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1226. struct b43_phy *phy = &dev->phy;
  1227. struct b43_phy_n *nphy = phy->n;
  1228. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1229. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1230. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1231. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1232. u16 tmp16;
  1233. u32 tmp32;
  1234. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1235. b43_nphy_classifier(dev, 1, 0);
  1236. else
  1237. b43_nphy_classifier(dev, 1, 1);
  1238. if (nphy->hang_avoid)
  1239. b43_nphy_stay_in_carrier_search(dev, 1);
  1240. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1241. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1242. if (dev->phy.rev >= 3) {
  1243. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1244. tmp32 &= 0xffffff;
  1245. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1246. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1247. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1248. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1249. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1250. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1251. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1252. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1253. b43_phy_write(dev, 0x2AE, 0x000C);
  1254. /* TODO */
  1255. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1256. 0x2 : 0x9C40;
  1257. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1258. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1259. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1260. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1261. b43_nphy_gain_ctrl_workarounds(dev);
  1262. b43_ntab_write(dev, B43_NTAB32(8, 0), 2);
  1263. b43_ntab_write(dev, B43_NTAB32(8, 16), 2);
  1264. /* TODO */
  1265. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1266. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1267. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1268. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1269. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1270. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1271. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1272. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1273. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1274. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1275. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1276. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1277. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1278. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1279. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1280. tmp32 = 0x00088888;
  1281. else
  1282. tmp32 = 0x88888888;
  1283. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1284. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1285. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1286. if (dev->phy.rev == 4 &&
  1287. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1288. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1289. 0x70);
  1290. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1291. 0x70);
  1292. }
  1293. b43_phy_write(dev, 0x224, 0x039C);
  1294. b43_phy_write(dev, 0x225, 0x0357);
  1295. b43_phy_write(dev, 0x226, 0x0317);
  1296. b43_phy_write(dev, 0x227, 0x02D7);
  1297. b43_phy_write(dev, 0x228, 0x039C);
  1298. b43_phy_write(dev, 0x229, 0x0357);
  1299. b43_phy_write(dev, 0x22A, 0x0317);
  1300. b43_phy_write(dev, 0x22B, 0x02D7);
  1301. b43_phy_write(dev, 0x22C, 0x039C);
  1302. b43_phy_write(dev, 0x22D, 0x0357);
  1303. b43_phy_write(dev, 0x22E, 0x0317);
  1304. b43_phy_write(dev, 0x22F, 0x02D7);
  1305. } else {
  1306. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1307. nphy->band5g_pwrgain) {
  1308. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1309. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1310. } else {
  1311. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1312. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1313. }
  1314. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1315. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1316. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1317. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1318. if (dev->phy.rev < 2) {
  1319. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1320. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1321. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1322. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1323. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1324. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1325. }
  1326. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1327. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1328. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1329. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1330. if (sprom->boardflags2_lo & 0x100 &&
  1331. dev->dev->board_type == 0x8B) {
  1332. delays1[0] = 0x1;
  1333. delays1[5] = 0x14;
  1334. }
  1335. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1336. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1337. b43_nphy_gain_ctrl_workarounds(dev);
  1338. if (dev->phy.rev < 2) {
  1339. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1340. b43_hf_write(dev, b43_hf_read(dev) |
  1341. B43_HF_MLADVW);
  1342. } else if (dev->phy.rev == 2) {
  1343. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1344. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1345. }
  1346. if (dev->phy.rev < 2)
  1347. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1348. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1349. /* Set phase track alpha and beta */
  1350. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1351. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1352. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1353. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1354. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1355. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1356. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1357. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1358. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1359. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1360. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1361. if (dev->phy.rev == 2)
  1362. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1363. B43_NPHY_FINERX2_CGC_DECGC);
  1364. }
  1365. if (nphy->hang_avoid)
  1366. b43_nphy_stay_in_carrier_search(dev, 0);
  1367. }
  1368. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1369. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1370. struct b43_c32 *samples, u16 len) {
  1371. struct b43_phy_n *nphy = dev->phy.n;
  1372. u16 i;
  1373. u32 *data;
  1374. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1375. if (!data) {
  1376. b43err(dev->wl, "allocation for samples loading failed\n");
  1377. return -ENOMEM;
  1378. }
  1379. if (nphy->hang_avoid)
  1380. b43_nphy_stay_in_carrier_search(dev, 1);
  1381. for (i = 0; i < len; i++) {
  1382. data[i] = (samples[i].i & 0x3FF << 10);
  1383. data[i] |= samples[i].q & 0x3FF;
  1384. }
  1385. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1386. kfree(data);
  1387. if (nphy->hang_avoid)
  1388. b43_nphy_stay_in_carrier_search(dev, 0);
  1389. return 0;
  1390. }
  1391. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1392. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1393. bool test)
  1394. {
  1395. int i;
  1396. u16 bw, len, rot, angle;
  1397. struct b43_c32 *samples;
  1398. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1399. len = bw << 3;
  1400. if (test) {
  1401. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1402. bw = 82;
  1403. else
  1404. bw = 80;
  1405. if (dev->phy.is_40mhz)
  1406. bw <<= 1;
  1407. len = bw << 1;
  1408. }
  1409. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1410. if (!samples) {
  1411. b43err(dev->wl, "allocation for samples generation failed\n");
  1412. return 0;
  1413. }
  1414. rot = (((freq * 36) / bw) << 16) / 100;
  1415. angle = 0;
  1416. for (i = 0; i < len; i++) {
  1417. samples[i] = b43_cordic(angle);
  1418. angle += rot;
  1419. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1420. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1421. }
  1422. i = b43_nphy_load_samples(dev, samples, len);
  1423. kfree(samples);
  1424. return (i < 0) ? 0 : len;
  1425. }
  1426. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1427. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1428. u16 wait, bool iqmode, bool dac_test)
  1429. {
  1430. struct b43_phy_n *nphy = dev->phy.n;
  1431. int i;
  1432. u16 seq_mode;
  1433. u32 tmp;
  1434. if (nphy->hang_avoid)
  1435. b43_nphy_stay_in_carrier_search(dev, true);
  1436. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1437. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1438. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1439. }
  1440. if (!dev->phy.is_40mhz)
  1441. tmp = 0x6464;
  1442. else
  1443. tmp = 0x4747;
  1444. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1445. if (nphy->hang_avoid)
  1446. b43_nphy_stay_in_carrier_search(dev, false);
  1447. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1448. if (loops != 0xFFFF)
  1449. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1450. else
  1451. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1452. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1453. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1454. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1455. if (iqmode) {
  1456. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1457. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1458. } else {
  1459. if (dac_test)
  1460. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1461. else
  1462. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1463. }
  1464. for (i = 0; i < 100; i++) {
  1465. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1466. i = 0;
  1467. break;
  1468. }
  1469. udelay(10);
  1470. }
  1471. if (i)
  1472. b43err(dev->wl, "run samples timeout\n");
  1473. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1474. }
  1475. /*
  1476. * Transmits a known value for LO calibration
  1477. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1478. */
  1479. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1480. bool iqmode, bool dac_test)
  1481. {
  1482. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1483. if (samp == 0)
  1484. return -1;
  1485. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1486. return 0;
  1487. }
  1488. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1489. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1490. {
  1491. struct b43_phy_n *nphy = dev->phy.n;
  1492. int i, j;
  1493. u32 tmp;
  1494. u32 cur_real, cur_imag, real_part, imag_part;
  1495. u16 buffer[7];
  1496. if (nphy->hang_avoid)
  1497. b43_nphy_stay_in_carrier_search(dev, true);
  1498. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1499. for (i = 0; i < 2; i++) {
  1500. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1501. (buffer[i * 2 + 1] & 0x3FF);
  1502. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1503. (((i + 26) << 10) | 320));
  1504. for (j = 0; j < 128; j++) {
  1505. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1506. ((tmp >> 16) & 0xFFFF));
  1507. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1508. (tmp & 0xFFFF));
  1509. }
  1510. }
  1511. for (i = 0; i < 2; i++) {
  1512. tmp = buffer[5 + i];
  1513. real_part = (tmp >> 8) & 0xFF;
  1514. imag_part = (tmp & 0xFF);
  1515. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1516. (((i + 26) << 10) | 448));
  1517. if (dev->phy.rev >= 3) {
  1518. cur_real = real_part;
  1519. cur_imag = imag_part;
  1520. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1521. }
  1522. for (j = 0; j < 128; j++) {
  1523. if (dev->phy.rev < 3) {
  1524. cur_real = (real_part * loscale[j] + 128) >> 8;
  1525. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1526. tmp = ((cur_real & 0xFF) << 8) |
  1527. (cur_imag & 0xFF);
  1528. }
  1529. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1530. ((tmp >> 16) & 0xFFFF));
  1531. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1532. (tmp & 0xFFFF));
  1533. }
  1534. }
  1535. if (dev->phy.rev >= 3) {
  1536. b43_shm_write16(dev, B43_SHM_SHARED,
  1537. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1538. b43_shm_write16(dev, B43_SHM_SHARED,
  1539. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1540. }
  1541. if (nphy->hang_avoid)
  1542. b43_nphy_stay_in_carrier_search(dev, false);
  1543. }
  1544. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1545. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1546. u8 *events, u8 *delays, u8 length)
  1547. {
  1548. struct b43_phy_n *nphy = dev->phy.n;
  1549. u8 i;
  1550. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1551. u16 offset1 = cmd << 4;
  1552. u16 offset2 = offset1 + 0x80;
  1553. if (nphy->hang_avoid)
  1554. b43_nphy_stay_in_carrier_search(dev, true);
  1555. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1556. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1557. for (i = length; i < 16; i++) {
  1558. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1559. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1560. }
  1561. if (nphy->hang_avoid)
  1562. b43_nphy_stay_in_carrier_search(dev, false);
  1563. }
  1564. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1565. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1566. enum b43_nphy_rf_sequence seq)
  1567. {
  1568. static const u16 trigger[] = {
  1569. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1570. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1571. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1572. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1573. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1574. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1575. };
  1576. int i;
  1577. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1578. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1579. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1580. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1581. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1582. for (i = 0; i < 200; i++) {
  1583. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1584. goto ok;
  1585. msleep(1);
  1586. }
  1587. b43err(dev->wl, "RF sequence status timeout\n");
  1588. ok:
  1589. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1590. }
  1591. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1592. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1593. u16 value, u8 core, bool off)
  1594. {
  1595. int i;
  1596. u8 index = fls(field);
  1597. u8 addr, en_addr, val_addr;
  1598. /* we expect only one bit set */
  1599. B43_WARN_ON(field & (~(1 << (index - 1))));
  1600. if (dev->phy.rev >= 3) {
  1601. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1602. for (i = 0; i < 2; i++) {
  1603. if (index == 0 || index == 16) {
  1604. b43err(dev->wl,
  1605. "Unsupported RF Ctrl Override call\n");
  1606. return;
  1607. }
  1608. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1609. en_addr = B43_PHY_N((i == 0) ?
  1610. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1611. val_addr = B43_PHY_N((i == 0) ?
  1612. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1613. if (off) {
  1614. b43_phy_mask(dev, en_addr, ~(field));
  1615. b43_phy_mask(dev, val_addr,
  1616. ~(rf_ctrl->val_mask));
  1617. } else {
  1618. if (core == 0 || ((1 << core) & i) != 0) {
  1619. b43_phy_set(dev, en_addr, field);
  1620. b43_phy_maskset(dev, val_addr,
  1621. ~(rf_ctrl->val_mask),
  1622. (value << rf_ctrl->val_shift));
  1623. }
  1624. }
  1625. }
  1626. } else {
  1627. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1628. if (off) {
  1629. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1630. value = 0;
  1631. } else {
  1632. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1633. }
  1634. for (i = 0; i < 2; i++) {
  1635. if (index <= 1 || index == 16) {
  1636. b43err(dev->wl,
  1637. "Unsupported RF Ctrl Override call\n");
  1638. return;
  1639. }
  1640. if (index == 2 || index == 10 ||
  1641. (index >= 13 && index <= 15)) {
  1642. core = 1;
  1643. }
  1644. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1645. addr = B43_PHY_N((i == 0) ?
  1646. rf_ctrl->addr0 : rf_ctrl->addr1);
  1647. if ((core & (1 << i)) != 0)
  1648. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1649. (value << rf_ctrl->shift));
  1650. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1651. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1652. B43_NPHY_RFCTL_CMD_START);
  1653. udelay(1);
  1654. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1655. }
  1656. }
  1657. }
  1658. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1659. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1660. u16 value, u8 core)
  1661. {
  1662. u8 i, j;
  1663. u16 reg, tmp, val;
  1664. B43_WARN_ON(dev->phy.rev < 3);
  1665. B43_WARN_ON(field > 4);
  1666. for (i = 0; i < 2; i++) {
  1667. if ((core == 1 && i == 1) || (core == 2 && !i))
  1668. continue;
  1669. reg = (i == 0) ?
  1670. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1671. b43_phy_mask(dev, reg, 0xFBFF);
  1672. switch (field) {
  1673. case 0:
  1674. b43_phy_write(dev, reg, 0);
  1675. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1676. break;
  1677. case 1:
  1678. if (!i) {
  1679. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1680. 0xFC3F, (value << 6));
  1681. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1682. 0xFFFE, 1);
  1683. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1684. B43_NPHY_RFCTL_CMD_START);
  1685. for (j = 0; j < 100; j++) {
  1686. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1687. j = 0;
  1688. break;
  1689. }
  1690. udelay(10);
  1691. }
  1692. if (j)
  1693. b43err(dev->wl,
  1694. "intc override timeout\n");
  1695. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1696. 0xFFFE);
  1697. } else {
  1698. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1699. 0xFC3F, (value << 6));
  1700. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1701. 0xFFFE, 1);
  1702. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1703. B43_NPHY_RFCTL_CMD_RXTX);
  1704. for (j = 0; j < 100; j++) {
  1705. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1706. j = 0;
  1707. break;
  1708. }
  1709. udelay(10);
  1710. }
  1711. if (j)
  1712. b43err(dev->wl,
  1713. "intc override timeout\n");
  1714. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1715. 0xFFFE);
  1716. }
  1717. break;
  1718. case 2:
  1719. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1720. tmp = 0x0020;
  1721. val = value << 5;
  1722. } else {
  1723. tmp = 0x0010;
  1724. val = value << 4;
  1725. }
  1726. b43_phy_maskset(dev, reg, ~tmp, val);
  1727. break;
  1728. case 3:
  1729. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1730. tmp = 0x0001;
  1731. val = value;
  1732. } else {
  1733. tmp = 0x0004;
  1734. val = value << 2;
  1735. }
  1736. b43_phy_maskset(dev, reg, ~tmp, val);
  1737. break;
  1738. case 4:
  1739. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1740. tmp = 0x0002;
  1741. val = value << 1;
  1742. } else {
  1743. tmp = 0x0008;
  1744. val = value << 3;
  1745. }
  1746. b43_phy_maskset(dev, reg, ~tmp, val);
  1747. break;
  1748. }
  1749. }
  1750. }
  1751. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1752. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1753. {
  1754. unsigned int i;
  1755. u16 val;
  1756. val = 0x1E1F;
  1757. for (i = 0; i < 16; i++) {
  1758. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1759. val -= 0x202;
  1760. }
  1761. val = 0x3E3F;
  1762. for (i = 0; i < 16; i++) {
  1763. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1764. val -= 0x202;
  1765. }
  1766. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1767. }
  1768. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1769. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1770. s8 offset, u8 core, u8 rail,
  1771. enum b43_nphy_rssi_type type)
  1772. {
  1773. u16 tmp;
  1774. bool core1or5 = (core == 1) || (core == 5);
  1775. bool core2or5 = (core == 2) || (core == 5);
  1776. offset = clamp_val(offset, -32, 31);
  1777. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1778. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1779. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1780. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1781. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1782. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1783. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1784. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1785. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1786. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1787. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1788. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1789. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1790. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1791. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1792. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1793. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1794. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1795. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1796. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1797. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1798. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1799. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1800. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1801. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1802. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1803. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1804. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1805. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1806. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1807. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1808. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1809. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1810. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1811. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1812. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1813. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1814. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1815. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1816. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1817. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1818. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1819. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1820. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1821. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1822. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1823. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1824. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1825. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1826. }
  1827. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1828. {
  1829. u16 val;
  1830. if (type < 3)
  1831. val = 0;
  1832. else if (type == 6)
  1833. val = 1;
  1834. else if (type == 3)
  1835. val = 2;
  1836. else
  1837. val = 3;
  1838. val = (val << 12) | (val << 14);
  1839. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1840. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1841. if (type < 3) {
  1842. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1843. (type + 1) << 4);
  1844. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1845. (type + 1) << 4);
  1846. }
  1847. if (code == 0) {
  1848. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1849. if (type < 3) {
  1850. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1851. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1852. B43_NPHY_RFCTL_CMD_CORESEL));
  1853. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1854. ~(0x1 << 12 |
  1855. 0x1 << 5 |
  1856. 0x1 << 1 |
  1857. 0x1));
  1858. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1859. ~B43_NPHY_RFCTL_CMD_START);
  1860. udelay(20);
  1861. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1862. }
  1863. } else {
  1864. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1865. if (type < 3) {
  1866. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1867. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1868. B43_NPHY_RFCTL_CMD_CORESEL),
  1869. (B43_NPHY_RFCTL_CMD_RXEN |
  1870. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1871. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1872. (0x1 << 12 |
  1873. 0x1 << 5 |
  1874. 0x1 << 1 |
  1875. 0x1));
  1876. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1877. B43_NPHY_RFCTL_CMD_START);
  1878. udelay(20);
  1879. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1880. }
  1881. }
  1882. }
  1883. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1884. {
  1885. struct b43_phy_n *nphy = dev->phy.n;
  1886. u8 i;
  1887. u16 reg, val;
  1888. if (code == 0) {
  1889. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1890. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1891. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1892. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1893. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1894. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1895. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1896. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1897. } else {
  1898. for (i = 0; i < 2; i++) {
  1899. if ((code == 1 && i == 1) || (code == 2 && !i))
  1900. continue;
  1901. reg = (i == 0) ?
  1902. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1903. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1904. if (type < 3) {
  1905. reg = (i == 0) ?
  1906. B43_NPHY_AFECTL_C1 :
  1907. B43_NPHY_AFECTL_C2;
  1908. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1909. reg = (i == 0) ?
  1910. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1911. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1912. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1913. if (type == 0)
  1914. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1915. else if (type == 1)
  1916. val = 16;
  1917. else
  1918. val = 32;
  1919. b43_phy_set(dev, reg, val);
  1920. reg = (i == 0) ?
  1921. B43_NPHY_TXF_40CO_B1S0 :
  1922. B43_NPHY_TXF_40CO_B32S1;
  1923. b43_phy_set(dev, reg, 0x0020);
  1924. } else {
  1925. if (type == 6)
  1926. val = 0x0100;
  1927. else if (type == 3)
  1928. val = 0x0200;
  1929. else
  1930. val = 0x0300;
  1931. reg = (i == 0) ?
  1932. B43_NPHY_AFECTL_C1 :
  1933. B43_NPHY_AFECTL_C2;
  1934. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1935. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1936. if (type != 3 && type != 6) {
  1937. enum ieee80211_band band =
  1938. b43_current_band(dev->wl);
  1939. if ((nphy->ipa2g_on &&
  1940. band == IEEE80211_BAND_2GHZ) ||
  1941. (nphy->ipa5g_on &&
  1942. band == IEEE80211_BAND_5GHZ))
  1943. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1944. else
  1945. val = 0x11;
  1946. reg = (i == 0) ? 0x2000 : 0x3000;
  1947. reg |= B2055_PADDRV;
  1948. b43_radio_write16(dev, reg, val);
  1949. reg = (i == 0) ?
  1950. B43_NPHY_AFECTL_OVER1 :
  1951. B43_NPHY_AFECTL_OVER;
  1952. b43_phy_set(dev, reg, 0x0200);
  1953. }
  1954. }
  1955. }
  1956. }
  1957. }
  1958. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1959. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1960. {
  1961. if (dev->phy.rev >= 3)
  1962. b43_nphy_rev3_rssi_select(dev, code, type);
  1963. else
  1964. b43_nphy_rev2_rssi_select(dev, code, type);
  1965. }
  1966. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1967. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1968. {
  1969. int i;
  1970. for (i = 0; i < 2; i++) {
  1971. if (type == 2) {
  1972. if (i == 0) {
  1973. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1974. 0xFC, buf[0]);
  1975. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1976. 0xFC, buf[1]);
  1977. } else {
  1978. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1979. 0xFC, buf[2 * i]);
  1980. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1981. 0xFC, buf[2 * i + 1]);
  1982. }
  1983. } else {
  1984. if (i == 0)
  1985. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1986. 0xF3, buf[0] << 2);
  1987. else
  1988. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1989. 0xF3, buf[2 * i + 1] << 2);
  1990. }
  1991. }
  1992. }
  1993. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1994. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1995. u8 nsamp)
  1996. {
  1997. int i;
  1998. int out;
  1999. u16 save_regs_phy[9];
  2000. u16 s[2];
  2001. if (dev->phy.rev >= 3) {
  2002. save_regs_phy[0] = b43_phy_read(dev,
  2003. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  2004. save_regs_phy[1] = b43_phy_read(dev,
  2005. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  2006. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2007. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2008. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2009. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2010. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  2011. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  2012. save_regs_phy[8] = 0;
  2013. } else {
  2014. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2015. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2016. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2017. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  2018. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2019. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2020. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2021. save_regs_phy[7] = 0;
  2022. save_regs_phy[8] = 0;
  2023. }
  2024. b43_nphy_rssi_select(dev, 5, type);
  2025. if (dev->phy.rev < 2) {
  2026. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2027. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2028. }
  2029. for (i = 0; i < 4; i++)
  2030. buf[i] = 0;
  2031. for (i = 0; i < nsamp; i++) {
  2032. if (dev->phy.rev < 2) {
  2033. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2034. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2035. } else {
  2036. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2037. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2038. }
  2039. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2040. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2041. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2042. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2043. }
  2044. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2045. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2046. if (dev->phy.rev < 2)
  2047. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2048. if (dev->phy.rev >= 3) {
  2049. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2050. save_regs_phy[0]);
  2051. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2052. save_regs_phy[1]);
  2053. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2054. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2055. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2056. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2057. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2058. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2059. } else {
  2060. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2061. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2062. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2063. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2064. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2065. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2066. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2067. }
  2068. return out;
  2069. }
  2070. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2071. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2072. {
  2073. int i, j;
  2074. u8 state[4];
  2075. u8 code, val;
  2076. u16 class, override;
  2077. u8 regs_save_radio[2];
  2078. u16 regs_save_phy[2];
  2079. s8 offset[4];
  2080. u8 core;
  2081. u8 rail;
  2082. u16 clip_state[2];
  2083. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2084. s32 results_min[4] = { };
  2085. u8 vcm_final[4] = { };
  2086. s32 results[4][4] = { };
  2087. s32 miniq[4][2] = { };
  2088. if (type == 2) {
  2089. code = 0;
  2090. val = 6;
  2091. } else if (type < 2) {
  2092. code = 25;
  2093. val = 4;
  2094. } else {
  2095. B43_WARN_ON(1);
  2096. return;
  2097. }
  2098. class = b43_nphy_classifier(dev, 0, 0);
  2099. b43_nphy_classifier(dev, 7, 4);
  2100. b43_nphy_read_clip_detection(dev, clip_state);
  2101. b43_nphy_write_clip_detection(dev, clip_off);
  2102. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2103. override = 0x140;
  2104. else
  2105. override = 0x110;
  2106. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2107. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2108. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2109. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2110. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2111. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2112. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2113. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2114. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2115. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2116. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2117. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2118. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2119. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2120. b43_nphy_rssi_select(dev, 5, type);
  2121. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2122. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2123. for (i = 0; i < 4; i++) {
  2124. u8 tmp[4];
  2125. for (j = 0; j < 4; j++)
  2126. tmp[j] = i;
  2127. if (type != 1)
  2128. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2129. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2130. if (type < 2)
  2131. for (j = 0; j < 2; j++)
  2132. miniq[i][j] = min(results[i][2 * j],
  2133. results[i][2 * j + 1]);
  2134. }
  2135. for (i = 0; i < 4; i++) {
  2136. s32 mind = 40;
  2137. u8 minvcm = 0;
  2138. s32 minpoll = 249;
  2139. s32 curr;
  2140. for (j = 0; j < 4; j++) {
  2141. if (type == 2)
  2142. curr = abs(results[j][i]);
  2143. else
  2144. curr = abs(miniq[j][i / 2] - code * 8);
  2145. if (curr < mind) {
  2146. mind = curr;
  2147. minvcm = j;
  2148. }
  2149. if (results[j][i] < minpoll)
  2150. minpoll = results[j][i];
  2151. }
  2152. results_min[i] = minpoll;
  2153. vcm_final[i] = minvcm;
  2154. }
  2155. if (type != 1)
  2156. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2157. for (i = 0; i < 4; i++) {
  2158. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2159. if (offset[i] < 0)
  2160. offset[i] = -((abs(offset[i]) + 4) / 8);
  2161. else
  2162. offset[i] = (offset[i] + 4) / 8;
  2163. if (results_min[i] == 248)
  2164. offset[i] = code - 32;
  2165. core = (i / 2) ? 2 : 1;
  2166. rail = (i % 2) ? 1 : 0;
  2167. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2168. type);
  2169. }
  2170. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2171. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2172. switch (state[2]) {
  2173. case 1:
  2174. b43_nphy_rssi_select(dev, 1, 2);
  2175. break;
  2176. case 4:
  2177. b43_nphy_rssi_select(dev, 1, 0);
  2178. break;
  2179. case 2:
  2180. b43_nphy_rssi_select(dev, 1, 1);
  2181. break;
  2182. default:
  2183. b43_nphy_rssi_select(dev, 1, 1);
  2184. break;
  2185. }
  2186. switch (state[3]) {
  2187. case 1:
  2188. b43_nphy_rssi_select(dev, 2, 2);
  2189. break;
  2190. case 4:
  2191. b43_nphy_rssi_select(dev, 2, 0);
  2192. break;
  2193. default:
  2194. b43_nphy_rssi_select(dev, 2, 1);
  2195. break;
  2196. }
  2197. b43_nphy_rssi_select(dev, 0, type);
  2198. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2199. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2200. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2201. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2202. b43_nphy_classifier(dev, 7, class);
  2203. b43_nphy_write_clip_detection(dev, clip_state);
  2204. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2205. identical, it really seems wl performs this */
  2206. b43_nphy_reset_cca(dev);
  2207. }
  2208. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2209. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2210. {
  2211. /* TODO */
  2212. }
  2213. /*
  2214. * RSSI Calibration
  2215. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2216. */
  2217. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2218. {
  2219. if (dev->phy.rev >= 3) {
  2220. b43_nphy_rev3_rssi_cal(dev);
  2221. } else {
  2222. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2223. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2224. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2225. }
  2226. }
  2227. /*
  2228. * Restore RSSI Calibration
  2229. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2230. */
  2231. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2232. {
  2233. struct b43_phy_n *nphy = dev->phy.n;
  2234. u16 *rssical_radio_regs = NULL;
  2235. u16 *rssical_phy_regs = NULL;
  2236. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2237. if (!nphy->rssical_chanspec_2G.center_freq)
  2238. return;
  2239. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2240. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2241. } else {
  2242. if (!nphy->rssical_chanspec_5G.center_freq)
  2243. return;
  2244. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2245. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2246. }
  2247. /* TODO use some definitions */
  2248. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2249. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2250. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2251. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2252. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2253. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2254. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2255. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2256. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2257. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2258. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2259. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2260. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2261. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2262. }
  2263. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2264. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2265. {
  2266. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2267. if (dev->phy.rev >= 6) {
  2268. /* TODO If the chip is 47162
  2269. return txpwrctrl_tx_gain_ipa_rev5 */
  2270. return txpwrctrl_tx_gain_ipa_rev6;
  2271. } else if (dev->phy.rev >= 5) {
  2272. return txpwrctrl_tx_gain_ipa_rev5;
  2273. } else {
  2274. return txpwrctrl_tx_gain_ipa;
  2275. }
  2276. } else {
  2277. return txpwrctrl_tx_gain_ipa_5g;
  2278. }
  2279. }
  2280. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2281. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2282. {
  2283. struct b43_phy_n *nphy = dev->phy.n;
  2284. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2285. u16 tmp;
  2286. u8 offset, i;
  2287. if (dev->phy.rev >= 3) {
  2288. for (i = 0; i < 2; i++) {
  2289. tmp = (i == 0) ? 0x2000 : 0x3000;
  2290. offset = i * 11;
  2291. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2292. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2293. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2294. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2295. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2296. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2297. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2298. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2299. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2300. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2301. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2302. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2303. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2304. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2305. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2306. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2307. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2308. if (nphy->ipa5g_on) {
  2309. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2310. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2311. } else {
  2312. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2313. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2314. }
  2315. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2316. } else {
  2317. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2318. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2319. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2320. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2321. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2322. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2323. if (nphy->ipa2g_on) {
  2324. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2325. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2326. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2327. } else {
  2328. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2329. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2330. }
  2331. }
  2332. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2333. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2334. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2335. }
  2336. } else {
  2337. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2338. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2339. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2340. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2341. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2342. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2343. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2344. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2345. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2346. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2347. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2348. B43_NPHY_BANDCTL_5GHZ)) {
  2349. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2350. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2351. } else {
  2352. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2353. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2354. }
  2355. if (dev->phy.rev < 2) {
  2356. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2357. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2358. } else {
  2359. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2360. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2361. }
  2362. }
  2363. }
  2364. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2365. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2366. struct nphy_txgains target,
  2367. struct nphy_iqcal_params *params)
  2368. {
  2369. int i, j, indx;
  2370. u16 gain;
  2371. if (dev->phy.rev >= 3) {
  2372. params->txgm = target.txgm[core];
  2373. params->pga = target.pga[core];
  2374. params->pad = target.pad[core];
  2375. params->ipa = target.ipa[core];
  2376. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2377. (params->pad << 4) | (params->ipa);
  2378. for (j = 0; j < 5; j++)
  2379. params->ncorr[j] = 0x79;
  2380. } else {
  2381. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2382. (target.txgm[core] << 8);
  2383. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2384. 1 : 0;
  2385. for (i = 0; i < 9; i++)
  2386. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2387. break;
  2388. i = min(i, 8);
  2389. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2390. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2391. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2392. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2393. (params->pad << 2);
  2394. for (j = 0; j < 4; j++)
  2395. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2396. }
  2397. }
  2398. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2399. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2400. {
  2401. struct b43_phy_n *nphy = dev->phy.n;
  2402. int i;
  2403. u16 scale, entry;
  2404. u16 tmp = nphy->txcal_bbmult;
  2405. if (core == 0)
  2406. tmp >>= 8;
  2407. tmp &= 0xff;
  2408. for (i = 0; i < 18; i++) {
  2409. scale = (ladder_lo[i].percent * tmp) / 100;
  2410. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2411. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2412. scale = (ladder_iq[i].percent * tmp) / 100;
  2413. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2414. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2415. }
  2416. }
  2417. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2418. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2419. {
  2420. int i;
  2421. for (i = 0; i < 15; i++)
  2422. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2423. tbl_tx_filter_coef_rev4[2][i]);
  2424. }
  2425. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2426. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2427. {
  2428. int i, j;
  2429. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2430. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2431. for (i = 0; i < 3; i++)
  2432. for (j = 0; j < 15; j++)
  2433. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2434. tbl_tx_filter_coef_rev4[i][j]);
  2435. if (dev->phy.is_40mhz) {
  2436. for (j = 0; j < 15; j++)
  2437. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2438. tbl_tx_filter_coef_rev4[3][j]);
  2439. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2440. for (j = 0; j < 15; j++)
  2441. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2442. tbl_tx_filter_coef_rev4[5][j]);
  2443. }
  2444. if (dev->phy.channel == 14)
  2445. for (j = 0; j < 15; j++)
  2446. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2447. tbl_tx_filter_coef_rev4[6][j]);
  2448. }
  2449. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2450. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2451. {
  2452. struct b43_phy_n *nphy = dev->phy.n;
  2453. u16 curr_gain[2];
  2454. struct nphy_txgains target;
  2455. const u32 *table = NULL;
  2456. if (!nphy->txpwrctrl) {
  2457. int i;
  2458. if (nphy->hang_avoid)
  2459. b43_nphy_stay_in_carrier_search(dev, true);
  2460. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2461. if (nphy->hang_avoid)
  2462. b43_nphy_stay_in_carrier_search(dev, false);
  2463. for (i = 0; i < 2; ++i) {
  2464. if (dev->phy.rev >= 3) {
  2465. target.ipa[i] = curr_gain[i] & 0x000F;
  2466. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2467. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2468. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2469. } else {
  2470. target.ipa[i] = curr_gain[i] & 0x0003;
  2471. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2472. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2473. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2474. }
  2475. }
  2476. } else {
  2477. int i;
  2478. u16 index[2];
  2479. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2480. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2481. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2482. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2483. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2484. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2485. for (i = 0; i < 2; ++i) {
  2486. if (dev->phy.rev >= 3) {
  2487. enum ieee80211_band band =
  2488. b43_current_band(dev->wl);
  2489. if ((nphy->ipa2g_on &&
  2490. band == IEEE80211_BAND_2GHZ) ||
  2491. (nphy->ipa5g_on &&
  2492. band == IEEE80211_BAND_5GHZ)) {
  2493. table = b43_nphy_get_ipa_gain_table(dev);
  2494. } else {
  2495. if (band == IEEE80211_BAND_5GHZ) {
  2496. if (dev->phy.rev == 3)
  2497. table = b43_ntab_tx_gain_rev3_5ghz;
  2498. else if (dev->phy.rev == 4)
  2499. table = b43_ntab_tx_gain_rev4_5ghz;
  2500. else
  2501. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2502. } else {
  2503. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2504. }
  2505. }
  2506. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2507. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2508. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2509. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2510. } else {
  2511. table = b43_ntab_tx_gain_rev0_1_2;
  2512. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2513. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2514. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2515. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2516. }
  2517. }
  2518. }
  2519. return target;
  2520. }
  2521. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2522. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2523. {
  2524. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2525. if (dev->phy.rev >= 3) {
  2526. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2527. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2528. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2529. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2530. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2531. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2532. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2533. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2534. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2535. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2536. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2537. b43_nphy_reset_cca(dev);
  2538. } else {
  2539. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2540. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2541. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2542. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2543. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2544. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2545. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2546. }
  2547. }
  2548. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2549. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2550. {
  2551. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2552. u16 tmp;
  2553. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2554. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2555. if (dev->phy.rev >= 3) {
  2556. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2557. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2558. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2559. regs[2] = tmp;
  2560. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2561. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2562. regs[3] = tmp;
  2563. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2564. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2565. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2566. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2567. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2568. regs[5] = tmp;
  2569. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2570. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2571. regs[6] = tmp;
  2572. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2573. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2574. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2575. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2576. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2577. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2578. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2579. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2580. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2581. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2582. } else {
  2583. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2584. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2585. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2586. regs[2] = tmp;
  2587. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2588. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2589. regs[3] = tmp;
  2590. tmp |= 0x2000;
  2591. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2592. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2593. regs[4] = tmp;
  2594. tmp |= 0x2000;
  2595. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2596. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2597. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2598. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2599. tmp = 0x0180;
  2600. else
  2601. tmp = 0x0120;
  2602. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2603. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2604. }
  2605. }
  2606. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2607. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2608. {
  2609. struct b43_phy_n *nphy = dev->phy.n;
  2610. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2611. u16 *txcal_radio_regs = NULL;
  2612. struct b43_chanspec *iqcal_chanspec;
  2613. u16 *table = NULL;
  2614. if (nphy->hang_avoid)
  2615. b43_nphy_stay_in_carrier_search(dev, 1);
  2616. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2617. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2618. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2619. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2620. table = nphy->cal_cache.txcal_coeffs_2G;
  2621. } else {
  2622. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2623. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2624. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2625. table = nphy->cal_cache.txcal_coeffs_5G;
  2626. }
  2627. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2628. /* TODO use some definitions */
  2629. if (dev->phy.rev >= 3) {
  2630. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2631. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2632. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2633. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2634. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2635. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2636. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2637. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2638. } else {
  2639. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2640. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2641. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2642. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2643. }
  2644. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2645. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2646. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2647. if (nphy->hang_avoid)
  2648. b43_nphy_stay_in_carrier_search(dev, 0);
  2649. }
  2650. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2651. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2652. {
  2653. struct b43_phy_n *nphy = dev->phy.n;
  2654. u16 coef[4];
  2655. u16 *loft = NULL;
  2656. u16 *table = NULL;
  2657. int i;
  2658. u16 *txcal_radio_regs = NULL;
  2659. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2660. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2661. if (!nphy->iqcal_chanspec_2G.center_freq)
  2662. return;
  2663. table = nphy->cal_cache.txcal_coeffs_2G;
  2664. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2665. } else {
  2666. if (!nphy->iqcal_chanspec_5G.center_freq)
  2667. return;
  2668. table = nphy->cal_cache.txcal_coeffs_5G;
  2669. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2670. }
  2671. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2672. for (i = 0; i < 4; i++) {
  2673. if (dev->phy.rev >= 3)
  2674. table[i] = coef[i];
  2675. else
  2676. coef[i] = 0;
  2677. }
  2678. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2679. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2680. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2681. if (dev->phy.rev < 2)
  2682. b43_nphy_tx_iq_workaround(dev);
  2683. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2684. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2685. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2686. } else {
  2687. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2688. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2689. }
  2690. /* TODO use some definitions */
  2691. if (dev->phy.rev >= 3) {
  2692. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2693. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2694. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2695. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2696. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2697. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2698. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2699. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2700. } else {
  2701. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2702. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2703. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2704. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2705. }
  2706. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2707. }
  2708. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2709. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2710. struct nphy_txgains target,
  2711. bool full, bool mphase)
  2712. {
  2713. struct b43_phy_n *nphy = dev->phy.n;
  2714. int i;
  2715. int error = 0;
  2716. int freq;
  2717. bool avoid = false;
  2718. u8 length;
  2719. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2720. const u16 *table;
  2721. bool phy6or5x;
  2722. u16 buffer[11];
  2723. u16 diq_start = 0;
  2724. u16 save[2];
  2725. u16 gain[2];
  2726. struct nphy_iqcal_params params[2];
  2727. bool updated[2] = { };
  2728. b43_nphy_stay_in_carrier_search(dev, true);
  2729. if (dev->phy.rev >= 4) {
  2730. avoid = nphy->hang_avoid;
  2731. nphy->hang_avoid = 0;
  2732. }
  2733. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2734. for (i = 0; i < 2; i++) {
  2735. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2736. gain[i] = params[i].cal_gain;
  2737. }
  2738. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2739. b43_nphy_tx_cal_radio_setup(dev);
  2740. b43_nphy_tx_cal_phy_setup(dev);
  2741. phy6or5x = dev->phy.rev >= 6 ||
  2742. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2743. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2744. if (phy6or5x) {
  2745. if (dev->phy.is_40mhz) {
  2746. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2747. tbl_tx_iqlo_cal_loft_ladder_40);
  2748. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2749. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2750. } else {
  2751. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2752. tbl_tx_iqlo_cal_loft_ladder_20);
  2753. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2754. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2755. }
  2756. }
  2757. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2758. if (!dev->phy.is_40mhz)
  2759. freq = 2500;
  2760. else
  2761. freq = 5000;
  2762. if (nphy->mphase_cal_phase_id > 2)
  2763. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2764. 0xFFFF, 0, true, false);
  2765. else
  2766. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2767. if (error == 0) {
  2768. if (nphy->mphase_cal_phase_id > 2) {
  2769. table = nphy->mphase_txcal_bestcoeffs;
  2770. length = 11;
  2771. if (dev->phy.rev < 3)
  2772. length -= 2;
  2773. } else {
  2774. if (!full && nphy->txiqlocal_coeffsvalid) {
  2775. table = nphy->txiqlocal_bestc;
  2776. length = 11;
  2777. if (dev->phy.rev < 3)
  2778. length -= 2;
  2779. } else {
  2780. full = true;
  2781. if (dev->phy.rev >= 3) {
  2782. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2783. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2784. } else {
  2785. table = tbl_tx_iqlo_cal_startcoefs;
  2786. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2787. }
  2788. }
  2789. }
  2790. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2791. if (full) {
  2792. if (dev->phy.rev >= 3)
  2793. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2794. else
  2795. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2796. } else {
  2797. if (dev->phy.rev >= 3)
  2798. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2799. else
  2800. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2801. }
  2802. if (mphase) {
  2803. count = nphy->mphase_txcal_cmdidx;
  2804. numb = min(max,
  2805. (u16)(count + nphy->mphase_txcal_numcmds));
  2806. } else {
  2807. count = 0;
  2808. numb = max;
  2809. }
  2810. for (; count < numb; count++) {
  2811. if (full) {
  2812. if (dev->phy.rev >= 3)
  2813. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2814. else
  2815. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2816. } else {
  2817. if (dev->phy.rev >= 3)
  2818. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2819. else
  2820. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2821. }
  2822. core = (cmd & 0x3000) >> 12;
  2823. type = (cmd & 0x0F00) >> 8;
  2824. if (phy6or5x && updated[core] == 0) {
  2825. b43_nphy_update_tx_cal_ladder(dev, core);
  2826. updated[core] = 1;
  2827. }
  2828. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2829. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2830. if (type == 1 || type == 3 || type == 4) {
  2831. buffer[0] = b43_ntab_read(dev,
  2832. B43_NTAB16(15, 69 + core));
  2833. diq_start = buffer[0];
  2834. buffer[0] = 0;
  2835. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2836. 0);
  2837. }
  2838. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2839. for (i = 0; i < 2000; i++) {
  2840. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2841. if (tmp & 0xC000)
  2842. break;
  2843. udelay(10);
  2844. }
  2845. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2846. buffer);
  2847. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2848. buffer);
  2849. if (type == 1 || type == 3 || type == 4)
  2850. buffer[0] = diq_start;
  2851. }
  2852. if (mphase)
  2853. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2854. last = (dev->phy.rev < 3) ? 6 : 7;
  2855. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2856. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2857. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2858. if (dev->phy.rev < 3) {
  2859. buffer[0] = 0;
  2860. buffer[1] = 0;
  2861. buffer[2] = 0;
  2862. buffer[3] = 0;
  2863. }
  2864. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2865. buffer);
  2866. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2867. buffer);
  2868. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2869. buffer);
  2870. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2871. buffer);
  2872. length = 11;
  2873. if (dev->phy.rev < 3)
  2874. length -= 2;
  2875. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2876. nphy->txiqlocal_bestc);
  2877. nphy->txiqlocal_coeffsvalid = true;
  2878. nphy->txiqlocal_chanspec.center_freq =
  2879. dev->phy.channel_freq;
  2880. nphy->txiqlocal_chanspec.channel_type =
  2881. dev->phy.channel_type;
  2882. } else {
  2883. length = 11;
  2884. if (dev->phy.rev < 3)
  2885. length -= 2;
  2886. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2887. nphy->mphase_txcal_bestcoeffs);
  2888. }
  2889. b43_nphy_stop_playback(dev);
  2890. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2891. }
  2892. b43_nphy_tx_cal_phy_cleanup(dev);
  2893. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2894. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2895. b43_nphy_tx_iq_workaround(dev);
  2896. if (dev->phy.rev >= 4)
  2897. nphy->hang_avoid = avoid;
  2898. b43_nphy_stay_in_carrier_search(dev, false);
  2899. return error;
  2900. }
  2901. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2902. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2903. {
  2904. struct b43_phy_n *nphy = dev->phy.n;
  2905. u8 i;
  2906. u16 buffer[7];
  2907. bool equal = true;
  2908. if (!nphy->txiqlocal_coeffsvalid ||
  2909. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2910. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2911. return;
  2912. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2913. for (i = 0; i < 4; i++) {
  2914. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2915. equal = false;
  2916. break;
  2917. }
  2918. }
  2919. if (!equal) {
  2920. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2921. nphy->txiqlocal_bestc);
  2922. for (i = 0; i < 4; i++)
  2923. buffer[i] = 0;
  2924. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2925. buffer);
  2926. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2927. &nphy->txiqlocal_bestc[5]);
  2928. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2929. &nphy->txiqlocal_bestc[5]);
  2930. }
  2931. }
  2932. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2933. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2934. struct nphy_txgains target, u8 type, bool debug)
  2935. {
  2936. struct b43_phy_n *nphy = dev->phy.n;
  2937. int i, j, index;
  2938. u8 rfctl[2];
  2939. u8 afectl_core;
  2940. u16 tmp[6];
  2941. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  2942. u32 real, imag;
  2943. enum ieee80211_band band;
  2944. u8 use;
  2945. u16 cur_hpf;
  2946. u16 lna[3] = { 3, 3, 1 };
  2947. u16 hpf1[3] = { 7, 2, 0 };
  2948. u16 hpf2[3] = { 2, 0, 0 };
  2949. u32 power[3] = { };
  2950. u16 gain_save[2];
  2951. u16 cal_gain[2];
  2952. struct nphy_iqcal_params cal_params[2];
  2953. struct nphy_iq_est est;
  2954. int ret = 0;
  2955. bool playtone = true;
  2956. int desired = 13;
  2957. b43_nphy_stay_in_carrier_search(dev, 1);
  2958. if (dev->phy.rev < 2)
  2959. b43_nphy_reapply_tx_cal_coeffs(dev);
  2960. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2961. for (i = 0; i < 2; i++) {
  2962. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2963. cal_gain[i] = cal_params[i].cal_gain;
  2964. }
  2965. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2966. for (i = 0; i < 2; i++) {
  2967. if (i == 0) {
  2968. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2969. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2970. afectl_core = B43_NPHY_AFECTL_C1;
  2971. } else {
  2972. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2973. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2974. afectl_core = B43_NPHY_AFECTL_C2;
  2975. }
  2976. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2977. tmp[2] = b43_phy_read(dev, afectl_core);
  2978. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2979. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2980. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2981. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2982. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2983. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2984. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2985. (1 - i));
  2986. b43_phy_set(dev, afectl_core, 0x0006);
  2987. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2988. band = b43_current_band(dev->wl);
  2989. if (nphy->rxcalparams & 0xFF000000) {
  2990. if (band == IEEE80211_BAND_5GHZ)
  2991. b43_phy_write(dev, rfctl[0], 0x140);
  2992. else
  2993. b43_phy_write(dev, rfctl[0], 0x110);
  2994. } else {
  2995. if (band == IEEE80211_BAND_5GHZ)
  2996. b43_phy_write(dev, rfctl[0], 0x180);
  2997. else
  2998. b43_phy_write(dev, rfctl[0], 0x120);
  2999. }
  3000. if (band == IEEE80211_BAND_5GHZ)
  3001. b43_phy_write(dev, rfctl[1], 0x148);
  3002. else
  3003. b43_phy_write(dev, rfctl[1], 0x114);
  3004. if (nphy->rxcalparams & 0x10000) {
  3005. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3006. (i + 1));
  3007. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3008. (2 - i));
  3009. }
  3010. for (j = 0; j < 4; j++) {
  3011. if (j < 3) {
  3012. cur_lna = lna[j];
  3013. cur_hpf1 = hpf1[j];
  3014. cur_hpf2 = hpf2[j];
  3015. } else {
  3016. if (power[1] > 10000) {
  3017. use = 1;
  3018. cur_hpf = cur_hpf1;
  3019. index = 2;
  3020. } else {
  3021. if (power[0] > 10000) {
  3022. use = 1;
  3023. cur_hpf = cur_hpf1;
  3024. index = 1;
  3025. } else {
  3026. index = 0;
  3027. use = 2;
  3028. cur_hpf = cur_hpf2;
  3029. }
  3030. }
  3031. cur_lna = lna[index];
  3032. cur_hpf1 = hpf1[index];
  3033. cur_hpf2 = hpf2[index];
  3034. cur_hpf += desired - hweight32(power[index]);
  3035. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3036. if (use == 1)
  3037. cur_hpf1 = cur_hpf;
  3038. else
  3039. cur_hpf2 = cur_hpf;
  3040. }
  3041. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3042. (cur_lna << 2));
  3043. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3044. false);
  3045. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3046. b43_nphy_stop_playback(dev);
  3047. if (playtone) {
  3048. ret = b43_nphy_tx_tone(dev, 4000,
  3049. (nphy->rxcalparams & 0xFFFF),
  3050. false, false);
  3051. playtone = false;
  3052. } else {
  3053. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3054. false, false);
  3055. }
  3056. if (ret == 0) {
  3057. if (j < 3) {
  3058. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3059. false);
  3060. if (i == 0) {
  3061. real = est.i0_pwr;
  3062. imag = est.q0_pwr;
  3063. } else {
  3064. real = est.i1_pwr;
  3065. imag = est.q1_pwr;
  3066. }
  3067. power[i] = ((real + imag) / 1024) + 1;
  3068. } else {
  3069. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3070. }
  3071. b43_nphy_stop_playback(dev);
  3072. }
  3073. if (ret != 0)
  3074. break;
  3075. }
  3076. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3077. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3078. b43_phy_write(dev, rfctl[1], tmp[5]);
  3079. b43_phy_write(dev, rfctl[0], tmp[4]);
  3080. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3081. b43_phy_write(dev, afectl_core, tmp[2]);
  3082. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3083. if (ret != 0)
  3084. break;
  3085. }
  3086. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3087. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3088. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3089. b43_nphy_stay_in_carrier_search(dev, 0);
  3090. return ret;
  3091. }
  3092. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3093. struct nphy_txgains target, u8 type, bool debug)
  3094. {
  3095. return -1;
  3096. }
  3097. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3098. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3099. struct nphy_txgains target, u8 type, bool debug)
  3100. {
  3101. if (dev->phy.rev >= 3)
  3102. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3103. else
  3104. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3105. }
  3106. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3107. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3108. {
  3109. struct b43_phy *phy = &dev->phy;
  3110. struct b43_phy_n *nphy = phy->n;
  3111. /* u16 buf[16]; it's rev3+ */
  3112. nphy->phyrxchain = mask;
  3113. if (0 /* FIXME clk */)
  3114. return;
  3115. b43_mac_suspend(dev);
  3116. if (nphy->hang_avoid)
  3117. b43_nphy_stay_in_carrier_search(dev, true);
  3118. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3119. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3120. if ((mask & 0x3) != 0x3) {
  3121. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3122. if (dev->phy.rev >= 3) {
  3123. /* TODO */
  3124. }
  3125. } else {
  3126. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3127. if (dev->phy.rev >= 3) {
  3128. /* TODO */
  3129. }
  3130. }
  3131. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3132. if (nphy->hang_avoid)
  3133. b43_nphy_stay_in_carrier_search(dev, false);
  3134. b43_mac_enable(dev);
  3135. }
  3136. /*
  3137. * Init N-PHY
  3138. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3139. */
  3140. int b43_phy_initn(struct b43_wldev *dev)
  3141. {
  3142. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3143. struct b43_phy *phy = &dev->phy;
  3144. struct b43_phy_n *nphy = phy->n;
  3145. u8 tx_pwr_state;
  3146. struct nphy_txgains target;
  3147. u16 tmp;
  3148. enum ieee80211_band tmp2;
  3149. bool do_rssi_cal;
  3150. u16 clip[2];
  3151. bool do_cal = false;
  3152. if ((dev->phy.rev >= 3) &&
  3153. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3154. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3155. switch (dev->dev->bus_type) {
  3156. #ifdef CONFIG_B43_BCMA
  3157. case B43_BUS_BCMA:
  3158. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3159. BCMA_CC_CHIPCTL, 0x40);
  3160. break;
  3161. #endif
  3162. #ifdef CONFIG_B43_SSB
  3163. case B43_BUS_SSB:
  3164. chipco_set32(&dev->dev->sdev->bus->chipco,
  3165. SSB_CHIPCO_CHIPCTL, 0x40);
  3166. break;
  3167. #endif
  3168. }
  3169. }
  3170. nphy->deaf_count = 0;
  3171. b43_nphy_tables_init(dev);
  3172. nphy->crsminpwr_adjusted = false;
  3173. nphy->noisevars_adjusted = false;
  3174. /* Clear all overrides */
  3175. if (dev->phy.rev >= 3) {
  3176. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3177. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3178. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3179. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3180. } else {
  3181. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3182. }
  3183. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3184. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3185. if (dev->phy.rev < 6) {
  3186. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3187. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3188. }
  3189. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3190. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3191. B43_NPHY_RFSEQMODE_TROVER));
  3192. if (dev->phy.rev >= 3)
  3193. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3194. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3195. if (dev->phy.rev <= 2) {
  3196. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3197. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3198. ~B43_NPHY_BPHY_CTL3_SCALE,
  3199. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3200. }
  3201. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3202. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3203. if (sprom->boardflags2_lo & 0x100 ||
  3204. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3205. dev->dev->board_type == 0x8B))
  3206. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3207. else
  3208. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3209. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3210. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3211. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3212. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3213. b43_nphy_update_txrx_chain(dev);
  3214. if (phy->rev < 2) {
  3215. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3216. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3217. }
  3218. tmp2 = b43_current_band(dev->wl);
  3219. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  3220. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  3221. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3222. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3223. nphy->papd_epsilon_offset[0] << 7);
  3224. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3225. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3226. nphy->papd_epsilon_offset[1] << 7);
  3227. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3228. } else if (phy->rev >= 5) {
  3229. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3230. }
  3231. b43_nphy_workarounds(dev);
  3232. /* Reset CCA, in init code it differs a little from standard way */
  3233. b43_nphy_bmac_clock_fgc(dev, 1);
  3234. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3235. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3236. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3237. b43_nphy_bmac_clock_fgc(dev, 0);
  3238. b43_mac_phy_clock_set(dev, true);
  3239. b43_nphy_pa_override(dev, false);
  3240. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3241. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3242. b43_nphy_pa_override(dev, true);
  3243. b43_nphy_classifier(dev, 0, 0);
  3244. b43_nphy_read_clip_detection(dev, clip);
  3245. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3246. b43_nphy_bphy_init(dev);
  3247. tx_pwr_state = nphy->txpwrctrl;
  3248. b43_nphy_tx_power_ctrl(dev, false);
  3249. b43_nphy_tx_power_fix(dev);
  3250. /* TODO N PHY TX Power Control Idle TSSI */
  3251. /* TODO N PHY TX Power Control Setup */
  3252. if (phy->rev >= 3) {
  3253. /* TODO */
  3254. } else {
  3255. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  3256. b43_ntab_tx_gain_rev0_1_2);
  3257. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  3258. b43_ntab_tx_gain_rev0_1_2);
  3259. }
  3260. if (nphy->phyrxchain != 3)
  3261. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3262. if (nphy->mphase_cal_phase_id > 0)
  3263. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3264. do_rssi_cal = false;
  3265. if (phy->rev >= 3) {
  3266. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3267. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3268. else
  3269. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3270. if (do_rssi_cal)
  3271. b43_nphy_rssi_cal(dev);
  3272. else
  3273. b43_nphy_restore_rssi_cal(dev);
  3274. } else {
  3275. b43_nphy_rssi_cal(dev);
  3276. }
  3277. if (!((nphy->measure_hold & 0x6) != 0)) {
  3278. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3279. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3280. else
  3281. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3282. if (nphy->mute)
  3283. do_cal = false;
  3284. if (do_cal) {
  3285. target = b43_nphy_get_tx_gains(dev);
  3286. if (nphy->antsel_type == 2)
  3287. b43_nphy_superswitch_init(dev, true);
  3288. if (nphy->perical != 2) {
  3289. b43_nphy_rssi_cal(dev);
  3290. if (phy->rev >= 3) {
  3291. nphy->cal_orig_pwr_idx[0] =
  3292. nphy->txpwrindex[0].index_internal;
  3293. nphy->cal_orig_pwr_idx[1] =
  3294. nphy->txpwrindex[1].index_internal;
  3295. /* TODO N PHY Pre Calibrate TX Gain */
  3296. target = b43_nphy_get_tx_gains(dev);
  3297. }
  3298. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3299. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3300. b43_nphy_save_cal(dev);
  3301. } else if (nphy->mphase_cal_phase_id == 0)
  3302. ;/* N PHY Periodic Calibration with arg 3 */
  3303. } else {
  3304. b43_nphy_restore_cal(dev);
  3305. }
  3306. }
  3307. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3308. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3309. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3310. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3311. if (phy->rev >= 3 && phy->rev <= 6)
  3312. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3313. b43_nphy_tx_lp_fbw(dev);
  3314. if (phy->rev >= 3)
  3315. b43_nphy_spur_workaround(dev);
  3316. return 0;
  3317. }
  3318. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3319. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3320. const struct b43_phy_n_sfo_cfg *e,
  3321. struct ieee80211_channel *new_channel)
  3322. {
  3323. struct b43_phy *phy = &dev->phy;
  3324. struct b43_phy_n *nphy = dev->phy.n;
  3325. u16 old_band_5ghz;
  3326. u32 tmp32;
  3327. old_band_5ghz =
  3328. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3329. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3330. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3331. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3332. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3333. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3334. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3335. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3336. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3337. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3338. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3339. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3340. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3341. }
  3342. b43_chantab_phy_upload(dev, e);
  3343. if (new_channel->hw_value == 14) {
  3344. b43_nphy_classifier(dev, 2, 0);
  3345. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3346. } else {
  3347. b43_nphy_classifier(dev, 2, 2);
  3348. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3349. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3350. }
  3351. if (!nphy->txpwrctrl)
  3352. b43_nphy_tx_power_fix(dev);
  3353. if (dev->phy.rev < 3)
  3354. b43_nphy_adjust_lna_gain_table(dev);
  3355. b43_nphy_tx_lp_fbw(dev);
  3356. if (dev->phy.rev >= 3 && 0) {
  3357. /* TODO */
  3358. }
  3359. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3360. if (phy->rev >= 3)
  3361. b43_nphy_spur_workaround(dev);
  3362. }
  3363. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3364. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3365. struct ieee80211_channel *channel,
  3366. enum nl80211_channel_type channel_type)
  3367. {
  3368. struct b43_phy *phy = &dev->phy;
  3369. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3370. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3371. u8 tmp;
  3372. if (dev->phy.rev >= 3) {
  3373. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3374. channel->center_freq);
  3375. if (!tabent_r3)
  3376. return -ESRCH;
  3377. } else {
  3378. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3379. channel->hw_value);
  3380. if (!tabent_r2)
  3381. return -ESRCH;
  3382. }
  3383. /* Channel is set later in common code, but we need to set it on our
  3384. own to let this function's subcalls work properly. */
  3385. phy->channel = channel->hw_value;
  3386. phy->channel_freq = channel->center_freq;
  3387. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3388. b43_channel_type_is_40mhz(channel_type))
  3389. ; /* TODO: BMAC BW Set (channel_type) */
  3390. if (channel_type == NL80211_CHAN_HT40PLUS)
  3391. b43_phy_set(dev, B43_NPHY_RXCTL,
  3392. B43_NPHY_RXCTL_BSELU20);
  3393. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3394. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3395. ~B43_NPHY_RXCTL_BSELU20);
  3396. if (dev->phy.rev >= 3) {
  3397. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3398. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3399. b43_radio_2056_setup(dev, tabent_r3);
  3400. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3401. } else {
  3402. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3403. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3404. b43_radio_2055_setup(dev, tabent_r2);
  3405. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3406. }
  3407. return 0;
  3408. }
  3409. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3410. {
  3411. struct b43_phy_n *nphy;
  3412. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3413. if (!nphy)
  3414. return -ENOMEM;
  3415. dev->phy.n = nphy;
  3416. return 0;
  3417. }
  3418. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3419. {
  3420. struct b43_phy *phy = &dev->phy;
  3421. struct b43_phy_n *nphy = phy->n;
  3422. memset(nphy, 0, sizeof(*nphy));
  3423. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3424. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3425. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3426. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3427. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3428. }
  3429. static void b43_nphy_op_free(struct b43_wldev *dev)
  3430. {
  3431. struct b43_phy *phy = &dev->phy;
  3432. struct b43_phy_n *nphy = phy->n;
  3433. kfree(nphy);
  3434. phy->n = NULL;
  3435. }
  3436. static int b43_nphy_op_init(struct b43_wldev *dev)
  3437. {
  3438. return b43_phy_initn(dev);
  3439. }
  3440. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3441. {
  3442. #if B43_DEBUG
  3443. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3444. /* OFDM registers are onnly available on A/G-PHYs */
  3445. b43err(dev->wl, "Invalid OFDM PHY access at "
  3446. "0x%04X on N-PHY\n", offset);
  3447. dump_stack();
  3448. }
  3449. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3450. /* Ext-G registers are only available on G-PHYs */
  3451. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3452. "0x%04X on N-PHY\n", offset);
  3453. dump_stack();
  3454. }
  3455. #endif /* B43_DEBUG */
  3456. }
  3457. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3458. {
  3459. check_phyreg(dev, reg);
  3460. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3461. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3462. }
  3463. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3464. {
  3465. check_phyreg(dev, reg);
  3466. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3467. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3468. }
  3469. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3470. u16 set)
  3471. {
  3472. check_phyreg(dev, reg);
  3473. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3474. b43_write16(dev, B43_MMIO_PHY_DATA,
  3475. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3476. }
  3477. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3478. {
  3479. /* Register 1 is a 32-bit register. */
  3480. B43_WARN_ON(reg == 1);
  3481. /* N-PHY needs 0x100 for read access */
  3482. reg |= 0x100;
  3483. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3484. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3485. }
  3486. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3487. {
  3488. /* Register 1 is a 32-bit register. */
  3489. B43_WARN_ON(reg == 1);
  3490. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3491. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3492. }
  3493. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3494. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3495. bool blocked)
  3496. {
  3497. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3498. b43err(dev->wl, "MAC not suspended\n");
  3499. if (blocked) {
  3500. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3501. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3502. if (dev->phy.rev >= 3) {
  3503. b43_radio_mask(dev, 0x09, ~0x2);
  3504. b43_radio_write(dev, 0x204D, 0);
  3505. b43_radio_write(dev, 0x2053, 0);
  3506. b43_radio_write(dev, 0x2058, 0);
  3507. b43_radio_write(dev, 0x205E, 0);
  3508. b43_radio_mask(dev, 0x2062, ~0xF0);
  3509. b43_radio_write(dev, 0x2064, 0);
  3510. b43_radio_write(dev, 0x304D, 0);
  3511. b43_radio_write(dev, 0x3053, 0);
  3512. b43_radio_write(dev, 0x3058, 0);
  3513. b43_radio_write(dev, 0x305E, 0);
  3514. b43_radio_mask(dev, 0x3062, ~0xF0);
  3515. b43_radio_write(dev, 0x3064, 0);
  3516. }
  3517. } else {
  3518. if (dev->phy.rev >= 3) {
  3519. b43_radio_init2056(dev);
  3520. b43_switch_channel(dev, dev->phy.channel);
  3521. } else {
  3522. b43_radio_init2055(dev);
  3523. }
  3524. }
  3525. }
  3526. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3527. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3528. {
  3529. u16 override = on ? 0x0 : 0x7FFF;
  3530. u16 core = on ? 0xD : 0x00FD;
  3531. if (dev->phy.rev >= 3) {
  3532. if (on) {
  3533. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3534. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3535. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3536. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3537. } else {
  3538. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3539. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3540. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3541. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3542. }
  3543. } else {
  3544. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3545. }
  3546. }
  3547. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3548. unsigned int new_channel)
  3549. {
  3550. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3551. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3552. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3553. if ((new_channel < 1) || (new_channel > 14))
  3554. return -EINVAL;
  3555. } else {
  3556. if (new_channel > 200)
  3557. return -EINVAL;
  3558. }
  3559. return b43_nphy_set_channel(dev, channel, channel_type);
  3560. }
  3561. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3562. {
  3563. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3564. return 1;
  3565. return 36;
  3566. }
  3567. const struct b43_phy_operations b43_phyops_n = {
  3568. .allocate = b43_nphy_op_allocate,
  3569. .free = b43_nphy_op_free,
  3570. .prepare_structs = b43_nphy_op_prepare_structs,
  3571. .init = b43_nphy_op_init,
  3572. .phy_read = b43_nphy_op_read,
  3573. .phy_write = b43_nphy_op_write,
  3574. .phy_maskset = b43_nphy_op_maskset,
  3575. .radio_read = b43_nphy_op_radio_read,
  3576. .radio_write = b43_nphy_op_radio_write,
  3577. .software_rfkill = b43_nphy_op_software_rfkill,
  3578. .switch_analog = b43_nphy_op_switch_analog,
  3579. .switch_channel = b43_nphy_op_switch_channel,
  3580. .get_default_chan = b43_nphy_op_get_default_chan,
  3581. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3582. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3583. };