dma.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <m@bues.ch>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/slab.h>
  32. #include <asm/div64.h>
  33. /* Required number of TX DMA slots per TX frame.
  34. * This currently is 2, because we put the header and the ieee80211 frame
  35. * into separate slots. */
  36. #define TX_SLOTS_PER_FRAME 2
  37. /* 32bit DMA ops. */
  38. static
  39. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  40. int slot,
  41. struct b43_dmadesc_meta **meta)
  42. {
  43. struct b43_dmadesc32 *desc;
  44. *meta = &(ring->meta[slot]);
  45. desc = ring->descbase;
  46. desc = &(desc[slot]);
  47. return (struct b43_dmadesc_generic *)desc;
  48. }
  49. static void op32_fill_descriptor(struct b43_dmaring *ring,
  50. struct b43_dmadesc_generic *desc,
  51. dma_addr_t dmaaddr, u16 bufsize,
  52. int start, int end, int irq)
  53. {
  54. struct b43_dmadesc32 *descbase = ring->descbase;
  55. int slot;
  56. u32 ctl;
  57. u32 addr;
  58. u32 addrext;
  59. slot = (int)(&(desc->dma32) - descbase);
  60. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  61. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  62. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  63. >> SSB_DMA_TRANSLATION_SHIFT;
  64. addr |= ring->dev->dma.translation;
  65. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  66. if (slot == ring->nr_slots - 1)
  67. ctl |= B43_DMA32_DCTL_DTABLEEND;
  68. if (start)
  69. ctl |= B43_DMA32_DCTL_FRAMESTART;
  70. if (end)
  71. ctl |= B43_DMA32_DCTL_FRAMEEND;
  72. if (irq)
  73. ctl |= B43_DMA32_DCTL_IRQ;
  74. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  75. & B43_DMA32_DCTL_ADDREXT_MASK;
  76. desc->dma32.control = cpu_to_le32(ctl);
  77. desc->dma32.address = cpu_to_le32(addr);
  78. }
  79. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXINDEX,
  82. (u32) (slot * sizeof(struct b43_dmadesc32)));
  83. }
  84. static void op32_tx_suspend(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. | B43_DMA32_TXSUSPEND);
  88. }
  89. static void op32_tx_resume(struct b43_dmaring *ring)
  90. {
  91. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  92. & ~B43_DMA32_TXSUSPEND);
  93. }
  94. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  95. {
  96. u32 val;
  97. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  98. val &= B43_DMA32_RXDPTR;
  99. return (val / sizeof(struct b43_dmadesc32));
  100. }
  101. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  102. {
  103. b43_dma_write(ring, B43_DMA32_RXINDEX,
  104. (u32) (slot * sizeof(struct b43_dmadesc32)));
  105. }
  106. static const struct b43_dma_ops dma32_ops = {
  107. .idx2desc = op32_idx2desc,
  108. .fill_descriptor = op32_fill_descriptor,
  109. .poke_tx = op32_poke_tx,
  110. .tx_suspend = op32_tx_suspend,
  111. .tx_resume = op32_tx_resume,
  112. .get_current_rxslot = op32_get_current_rxslot,
  113. .set_current_rxslot = op32_set_current_rxslot,
  114. };
  115. /* 64bit DMA ops. */
  116. static
  117. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  118. int slot,
  119. struct b43_dmadesc_meta **meta)
  120. {
  121. struct b43_dmadesc64 *desc;
  122. *meta = &(ring->meta[slot]);
  123. desc = ring->descbase;
  124. desc = &(desc[slot]);
  125. return (struct b43_dmadesc_generic *)desc;
  126. }
  127. static void op64_fill_descriptor(struct b43_dmaring *ring,
  128. struct b43_dmadesc_generic *desc,
  129. dma_addr_t dmaaddr, u16 bufsize,
  130. int start, int end, int irq)
  131. {
  132. struct b43_dmadesc64 *descbase = ring->descbase;
  133. int slot;
  134. u32 ctl0 = 0, ctl1 = 0;
  135. u32 addrlo, addrhi;
  136. u32 addrext;
  137. slot = (int)(&(desc->dma64) - descbase);
  138. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  139. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  140. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  141. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  142. >> SSB_DMA_TRANSLATION_SHIFT;
  143. addrhi |= ring->dev->dma.translation;
  144. if (slot == ring->nr_slots - 1)
  145. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  146. if (start)
  147. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  148. if (end)
  149. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  150. if (irq)
  151. ctl0 |= B43_DMA64_DCTL0_IRQ;
  152. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  153. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  154. & B43_DMA64_DCTL1_ADDREXT_MASK;
  155. desc->dma64.control0 = cpu_to_le32(ctl0);
  156. desc->dma64.control1 = cpu_to_le32(ctl1);
  157. desc->dma64.address_low = cpu_to_le32(addrlo);
  158. desc->dma64.address_high = cpu_to_le32(addrhi);
  159. }
  160. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  161. {
  162. b43_dma_write(ring, B43_DMA64_TXINDEX,
  163. (u32) (slot * sizeof(struct b43_dmadesc64)));
  164. }
  165. static void op64_tx_suspend(struct b43_dmaring *ring)
  166. {
  167. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  168. | B43_DMA64_TXSUSPEND);
  169. }
  170. static void op64_tx_resume(struct b43_dmaring *ring)
  171. {
  172. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  173. & ~B43_DMA64_TXSUSPEND);
  174. }
  175. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  176. {
  177. u32 val;
  178. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  179. val &= B43_DMA64_RXSTATDPTR;
  180. return (val / sizeof(struct b43_dmadesc64));
  181. }
  182. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  183. {
  184. b43_dma_write(ring, B43_DMA64_RXINDEX,
  185. (u32) (slot * sizeof(struct b43_dmadesc64)));
  186. }
  187. static const struct b43_dma_ops dma64_ops = {
  188. .idx2desc = op64_idx2desc,
  189. .fill_descriptor = op64_fill_descriptor,
  190. .poke_tx = op64_poke_tx,
  191. .tx_suspend = op64_tx_suspend,
  192. .tx_resume = op64_tx_resume,
  193. .get_current_rxslot = op64_get_current_rxslot,
  194. .set_current_rxslot = op64_set_current_rxslot,
  195. };
  196. static inline int free_slots(struct b43_dmaring *ring)
  197. {
  198. return (ring->nr_slots - ring->used_slots);
  199. }
  200. static inline int next_slot(struct b43_dmaring *ring, int slot)
  201. {
  202. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  203. if (slot == ring->nr_slots - 1)
  204. return 0;
  205. return slot + 1;
  206. }
  207. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  208. {
  209. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  210. if (slot == 0)
  211. return ring->nr_slots - 1;
  212. return slot - 1;
  213. }
  214. #ifdef CONFIG_B43_DEBUG
  215. static void update_max_used_slots(struct b43_dmaring *ring,
  216. int current_used_slots)
  217. {
  218. if (current_used_slots <= ring->max_used_slots)
  219. return;
  220. ring->max_used_slots = current_used_slots;
  221. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  222. b43dbg(ring->dev->wl,
  223. "max_used_slots increased to %d on %s ring %d\n",
  224. ring->max_used_slots,
  225. ring->tx ? "TX" : "RX", ring->index);
  226. }
  227. }
  228. #else
  229. static inline
  230. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  231. {
  232. }
  233. #endif /* DEBUG */
  234. /* Request a slot for usage. */
  235. static inline int request_slot(struct b43_dmaring *ring)
  236. {
  237. int slot;
  238. B43_WARN_ON(!ring->tx);
  239. B43_WARN_ON(ring->stopped);
  240. B43_WARN_ON(free_slots(ring) == 0);
  241. slot = next_slot(ring, ring->current_slot);
  242. ring->current_slot = slot;
  243. ring->used_slots++;
  244. update_max_used_slots(ring, ring->used_slots);
  245. return slot;
  246. }
  247. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  248. {
  249. static const u16 map64[] = {
  250. B43_MMIO_DMA64_BASE0,
  251. B43_MMIO_DMA64_BASE1,
  252. B43_MMIO_DMA64_BASE2,
  253. B43_MMIO_DMA64_BASE3,
  254. B43_MMIO_DMA64_BASE4,
  255. B43_MMIO_DMA64_BASE5,
  256. };
  257. static const u16 map32[] = {
  258. B43_MMIO_DMA32_BASE0,
  259. B43_MMIO_DMA32_BASE1,
  260. B43_MMIO_DMA32_BASE2,
  261. B43_MMIO_DMA32_BASE3,
  262. B43_MMIO_DMA32_BASE4,
  263. B43_MMIO_DMA32_BASE5,
  264. };
  265. if (type == B43_DMA_64BIT) {
  266. B43_WARN_ON(!(controller_idx >= 0 &&
  267. controller_idx < ARRAY_SIZE(map64)));
  268. return map64[controller_idx];
  269. }
  270. B43_WARN_ON(!(controller_idx >= 0 &&
  271. controller_idx < ARRAY_SIZE(map32)));
  272. return map32[controller_idx];
  273. }
  274. static inline
  275. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  276. unsigned char *buf, size_t len, int tx)
  277. {
  278. dma_addr_t dmaaddr;
  279. if (tx) {
  280. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  281. buf, len, DMA_TO_DEVICE);
  282. } else {
  283. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  284. buf, len, DMA_FROM_DEVICE);
  285. }
  286. return dmaaddr;
  287. }
  288. static inline
  289. void unmap_descbuffer(struct b43_dmaring *ring,
  290. dma_addr_t addr, size_t len, int tx)
  291. {
  292. if (tx) {
  293. dma_unmap_single(ring->dev->dev->dma_dev,
  294. addr, len, DMA_TO_DEVICE);
  295. } else {
  296. dma_unmap_single(ring->dev->dev->dma_dev,
  297. addr, len, DMA_FROM_DEVICE);
  298. }
  299. }
  300. static inline
  301. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  302. dma_addr_t addr, size_t len)
  303. {
  304. B43_WARN_ON(ring->tx);
  305. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  306. addr, len, DMA_FROM_DEVICE);
  307. }
  308. static inline
  309. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  310. dma_addr_t addr, size_t len)
  311. {
  312. B43_WARN_ON(ring->tx);
  313. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  314. addr, len, DMA_FROM_DEVICE);
  315. }
  316. static inline
  317. void free_descriptor_buffer(struct b43_dmaring *ring,
  318. struct b43_dmadesc_meta *meta)
  319. {
  320. if (meta->skb) {
  321. dev_kfree_skb_any(meta->skb);
  322. meta->skb = NULL;
  323. }
  324. }
  325. static int alloc_ringmemory(struct b43_dmaring *ring)
  326. {
  327. gfp_t flags = GFP_KERNEL;
  328. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  329. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  330. * has shown that 4K is sufficient for the latter as long as the buffer
  331. * does not cross an 8K boundary.
  332. *
  333. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  334. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  335. * which accounts for the GFP_DMA flag below.
  336. *
  337. * The flags here must match the flags in free_ringmemory below!
  338. */
  339. if (ring->type == B43_DMA_64BIT)
  340. flags |= GFP_DMA;
  341. ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev,
  342. B43_DMA_RINGMEMSIZE,
  343. &(ring->dmabase), flags);
  344. if (!ring->descbase) {
  345. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  346. return -ENOMEM;
  347. }
  348. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  349. return 0;
  350. }
  351. static void free_ringmemory(struct b43_dmaring *ring)
  352. {
  353. dma_free_coherent(ring->dev->dev->dma_dev, B43_DMA_RINGMEMSIZE,
  354. ring->descbase, ring->dmabase);
  355. }
  356. /* Reset the RX DMA channel */
  357. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  358. enum b43_dmatype type)
  359. {
  360. int i;
  361. u32 value;
  362. u16 offset;
  363. might_sleep();
  364. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  365. b43_write32(dev, mmio_base + offset, 0);
  366. for (i = 0; i < 10; i++) {
  367. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  368. B43_DMA32_RXSTATUS;
  369. value = b43_read32(dev, mmio_base + offset);
  370. if (type == B43_DMA_64BIT) {
  371. value &= B43_DMA64_RXSTAT;
  372. if (value == B43_DMA64_RXSTAT_DISABLED) {
  373. i = -1;
  374. break;
  375. }
  376. } else {
  377. value &= B43_DMA32_RXSTATE;
  378. if (value == B43_DMA32_RXSTAT_DISABLED) {
  379. i = -1;
  380. break;
  381. }
  382. }
  383. msleep(1);
  384. }
  385. if (i != -1) {
  386. b43err(dev->wl, "DMA RX reset timed out\n");
  387. return -ENODEV;
  388. }
  389. return 0;
  390. }
  391. /* Reset the TX DMA channel */
  392. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  393. enum b43_dmatype type)
  394. {
  395. int i;
  396. u32 value;
  397. u16 offset;
  398. might_sleep();
  399. for (i = 0; i < 10; i++) {
  400. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  401. B43_DMA32_TXSTATUS;
  402. value = b43_read32(dev, mmio_base + offset);
  403. if (type == B43_DMA_64BIT) {
  404. value &= B43_DMA64_TXSTAT;
  405. if (value == B43_DMA64_TXSTAT_DISABLED ||
  406. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  407. value == B43_DMA64_TXSTAT_STOPPED)
  408. break;
  409. } else {
  410. value &= B43_DMA32_TXSTATE;
  411. if (value == B43_DMA32_TXSTAT_DISABLED ||
  412. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  413. value == B43_DMA32_TXSTAT_STOPPED)
  414. break;
  415. }
  416. msleep(1);
  417. }
  418. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  419. b43_write32(dev, mmio_base + offset, 0);
  420. for (i = 0; i < 10; i++) {
  421. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  422. B43_DMA32_TXSTATUS;
  423. value = b43_read32(dev, mmio_base + offset);
  424. if (type == B43_DMA_64BIT) {
  425. value &= B43_DMA64_TXSTAT;
  426. if (value == B43_DMA64_TXSTAT_DISABLED) {
  427. i = -1;
  428. break;
  429. }
  430. } else {
  431. value &= B43_DMA32_TXSTATE;
  432. if (value == B43_DMA32_TXSTAT_DISABLED) {
  433. i = -1;
  434. break;
  435. }
  436. }
  437. msleep(1);
  438. }
  439. if (i != -1) {
  440. b43err(dev->wl, "DMA TX reset timed out\n");
  441. return -ENODEV;
  442. }
  443. /* ensure the reset is completed. */
  444. msleep(1);
  445. return 0;
  446. }
  447. /* Check if a DMA mapping address is invalid. */
  448. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  449. dma_addr_t addr,
  450. size_t buffersize, bool dma_to_device)
  451. {
  452. if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
  453. return 1;
  454. switch (ring->type) {
  455. case B43_DMA_30BIT:
  456. if ((u64)addr + buffersize > (1ULL << 30))
  457. goto address_error;
  458. break;
  459. case B43_DMA_32BIT:
  460. if ((u64)addr + buffersize > (1ULL << 32))
  461. goto address_error;
  462. break;
  463. case B43_DMA_64BIT:
  464. /* Currently we can't have addresses beyond
  465. * 64bit in the kernel. */
  466. break;
  467. }
  468. /* The address is OK. */
  469. return 0;
  470. address_error:
  471. /* We can't support this address. Unmap it again. */
  472. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  473. return 1;
  474. }
  475. static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
  476. {
  477. unsigned char *f = skb->data + ring->frameoffset;
  478. return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
  479. }
  480. static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
  481. {
  482. struct b43_rxhdr_fw4 *rxhdr;
  483. unsigned char *frame;
  484. /* This poisons the RX buffer to detect DMA failures. */
  485. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  486. rxhdr->frame_len = 0;
  487. B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
  488. frame = skb->data + ring->frameoffset;
  489. memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
  490. }
  491. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  492. struct b43_dmadesc_generic *desc,
  493. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  494. {
  495. dma_addr_t dmaaddr;
  496. struct sk_buff *skb;
  497. B43_WARN_ON(ring->tx);
  498. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  499. if (unlikely(!skb))
  500. return -ENOMEM;
  501. b43_poison_rx_buffer(ring, skb);
  502. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  503. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  504. /* ugh. try to realloc in zone_dma */
  505. gfp_flags |= GFP_DMA;
  506. dev_kfree_skb_any(skb);
  507. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  508. if (unlikely(!skb))
  509. return -ENOMEM;
  510. b43_poison_rx_buffer(ring, skb);
  511. dmaaddr = map_descbuffer(ring, skb->data,
  512. ring->rx_buffersize, 0);
  513. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  514. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  515. dev_kfree_skb_any(skb);
  516. return -EIO;
  517. }
  518. }
  519. meta->skb = skb;
  520. meta->dmaaddr = dmaaddr;
  521. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  522. ring->rx_buffersize, 0, 0, 0);
  523. return 0;
  524. }
  525. /* Allocate the initial descbuffers.
  526. * This is used for an RX ring only.
  527. */
  528. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  529. {
  530. int i, err = -ENOMEM;
  531. struct b43_dmadesc_generic *desc;
  532. struct b43_dmadesc_meta *meta;
  533. for (i = 0; i < ring->nr_slots; i++) {
  534. desc = ring->ops->idx2desc(ring, i, &meta);
  535. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  536. if (err) {
  537. b43err(ring->dev->wl,
  538. "Failed to allocate initial descbuffers\n");
  539. goto err_unwind;
  540. }
  541. }
  542. mb();
  543. ring->used_slots = ring->nr_slots;
  544. err = 0;
  545. out:
  546. return err;
  547. err_unwind:
  548. for (i--; i >= 0; i--) {
  549. desc = ring->ops->idx2desc(ring, i, &meta);
  550. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  551. dev_kfree_skb(meta->skb);
  552. }
  553. goto out;
  554. }
  555. /* Do initial setup of the DMA controller.
  556. * Reset the controller, write the ring busaddress
  557. * and switch the "enable" bit on.
  558. */
  559. static int dmacontroller_setup(struct b43_dmaring *ring)
  560. {
  561. int err = 0;
  562. u32 value;
  563. u32 addrext;
  564. u32 trans = ring->dev->dma.translation;
  565. bool parity = ring->dev->dma.parity;
  566. if (ring->tx) {
  567. if (ring->type == B43_DMA_64BIT) {
  568. u64 ringbase = (u64) (ring->dmabase);
  569. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  570. >> SSB_DMA_TRANSLATION_SHIFT;
  571. value = B43_DMA64_TXENABLE;
  572. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  573. & B43_DMA64_TXADDREXT_MASK;
  574. if (!parity)
  575. value |= B43_DMA64_TXPARITYDISABLE;
  576. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  577. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  578. (ringbase & 0xFFFFFFFF));
  579. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  580. ((ringbase >> 32) &
  581. ~SSB_DMA_TRANSLATION_MASK)
  582. | trans);
  583. } else {
  584. u32 ringbase = (u32) (ring->dmabase);
  585. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  586. >> SSB_DMA_TRANSLATION_SHIFT;
  587. value = B43_DMA32_TXENABLE;
  588. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  589. & B43_DMA32_TXADDREXT_MASK;
  590. if (!parity)
  591. value |= B43_DMA32_TXPARITYDISABLE;
  592. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  593. b43_dma_write(ring, B43_DMA32_TXRING,
  594. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  595. | trans);
  596. }
  597. } else {
  598. err = alloc_initial_descbuffers(ring);
  599. if (err)
  600. goto out;
  601. if (ring->type == B43_DMA_64BIT) {
  602. u64 ringbase = (u64) (ring->dmabase);
  603. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  604. >> SSB_DMA_TRANSLATION_SHIFT;
  605. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  606. value |= B43_DMA64_RXENABLE;
  607. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  608. & B43_DMA64_RXADDREXT_MASK;
  609. if (!parity)
  610. value |= B43_DMA64_RXPARITYDISABLE;
  611. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  612. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  613. (ringbase & 0xFFFFFFFF));
  614. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  615. ((ringbase >> 32) &
  616. ~SSB_DMA_TRANSLATION_MASK)
  617. | trans);
  618. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  619. sizeof(struct b43_dmadesc64));
  620. } else {
  621. u32 ringbase = (u32) (ring->dmabase);
  622. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  623. >> SSB_DMA_TRANSLATION_SHIFT;
  624. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  625. value |= B43_DMA32_RXENABLE;
  626. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  627. & B43_DMA32_RXADDREXT_MASK;
  628. if (!parity)
  629. value |= B43_DMA32_RXPARITYDISABLE;
  630. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  631. b43_dma_write(ring, B43_DMA32_RXRING,
  632. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  633. | trans);
  634. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  635. sizeof(struct b43_dmadesc32));
  636. }
  637. }
  638. out:
  639. return err;
  640. }
  641. /* Shutdown the DMA controller. */
  642. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  643. {
  644. if (ring->tx) {
  645. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  646. ring->type);
  647. if (ring->type == B43_DMA_64BIT) {
  648. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  649. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  650. } else
  651. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  652. } else {
  653. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  654. ring->type);
  655. if (ring->type == B43_DMA_64BIT) {
  656. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  657. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  658. } else
  659. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  660. }
  661. }
  662. static void free_all_descbuffers(struct b43_dmaring *ring)
  663. {
  664. struct b43_dmadesc_meta *meta;
  665. int i;
  666. if (!ring->used_slots)
  667. return;
  668. for (i = 0; i < ring->nr_slots; i++) {
  669. /* get meta - ignore returned value */
  670. ring->ops->idx2desc(ring, i, &meta);
  671. if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) {
  672. B43_WARN_ON(!ring->tx);
  673. continue;
  674. }
  675. if (ring->tx) {
  676. unmap_descbuffer(ring, meta->dmaaddr,
  677. meta->skb->len, 1);
  678. } else {
  679. unmap_descbuffer(ring, meta->dmaaddr,
  680. ring->rx_buffersize, 0);
  681. }
  682. free_descriptor_buffer(ring, meta);
  683. }
  684. }
  685. static u64 supported_dma_mask(struct b43_wldev *dev)
  686. {
  687. u32 tmp;
  688. u16 mmio_base;
  689. tmp = b43_read32(dev, SSB_TMSHIGH);
  690. if (tmp & SSB_TMSHIGH_DMA64)
  691. return DMA_BIT_MASK(64);
  692. mmio_base = b43_dmacontroller_base(0, 0);
  693. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  694. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  695. if (tmp & B43_DMA32_TXADDREXT_MASK)
  696. return DMA_BIT_MASK(32);
  697. return DMA_BIT_MASK(30);
  698. }
  699. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  700. {
  701. if (dmamask == DMA_BIT_MASK(30))
  702. return B43_DMA_30BIT;
  703. if (dmamask == DMA_BIT_MASK(32))
  704. return B43_DMA_32BIT;
  705. if (dmamask == DMA_BIT_MASK(64))
  706. return B43_DMA_64BIT;
  707. B43_WARN_ON(1);
  708. return B43_DMA_30BIT;
  709. }
  710. /* Main initialization function. */
  711. static
  712. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  713. int controller_index,
  714. int for_tx,
  715. enum b43_dmatype type)
  716. {
  717. struct b43_dmaring *ring;
  718. int i, err;
  719. dma_addr_t dma_test;
  720. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  721. if (!ring)
  722. goto out;
  723. ring->nr_slots = B43_RXRING_SLOTS;
  724. if (for_tx)
  725. ring->nr_slots = B43_TXRING_SLOTS;
  726. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  727. GFP_KERNEL);
  728. if (!ring->meta)
  729. goto err_kfree_ring;
  730. for (i = 0; i < ring->nr_slots; i++)
  731. ring->meta->skb = B43_DMA_PTR_POISON;
  732. ring->type = type;
  733. ring->dev = dev;
  734. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  735. ring->index = controller_index;
  736. if (type == B43_DMA_64BIT)
  737. ring->ops = &dma64_ops;
  738. else
  739. ring->ops = &dma32_ops;
  740. if (for_tx) {
  741. ring->tx = 1;
  742. ring->current_slot = -1;
  743. } else {
  744. if (ring->index == 0) {
  745. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  746. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  747. } else
  748. B43_WARN_ON(1);
  749. }
  750. #ifdef CONFIG_B43_DEBUG
  751. ring->last_injected_overflow = jiffies;
  752. #endif
  753. if (for_tx) {
  754. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  755. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  756. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  757. b43_txhdr_size(dev),
  758. GFP_KERNEL);
  759. if (!ring->txhdr_cache)
  760. goto err_kfree_meta;
  761. /* test for ability to dma to txhdr_cache */
  762. dma_test = dma_map_single(dev->dev->dma_dev,
  763. ring->txhdr_cache,
  764. b43_txhdr_size(dev),
  765. DMA_TO_DEVICE);
  766. if (b43_dma_mapping_error(ring, dma_test,
  767. b43_txhdr_size(dev), 1)) {
  768. /* ugh realloc */
  769. kfree(ring->txhdr_cache);
  770. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  771. b43_txhdr_size(dev),
  772. GFP_KERNEL | GFP_DMA);
  773. if (!ring->txhdr_cache)
  774. goto err_kfree_meta;
  775. dma_test = dma_map_single(dev->dev->dma_dev,
  776. ring->txhdr_cache,
  777. b43_txhdr_size(dev),
  778. DMA_TO_DEVICE);
  779. if (b43_dma_mapping_error(ring, dma_test,
  780. b43_txhdr_size(dev), 1)) {
  781. b43err(dev->wl,
  782. "TXHDR DMA allocation failed\n");
  783. goto err_kfree_txhdr_cache;
  784. }
  785. }
  786. dma_unmap_single(dev->dev->dma_dev,
  787. dma_test, b43_txhdr_size(dev),
  788. DMA_TO_DEVICE);
  789. }
  790. err = alloc_ringmemory(ring);
  791. if (err)
  792. goto err_kfree_txhdr_cache;
  793. err = dmacontroller_setup(ring);
  794. if (err)
  795. goto err_free_ringmemory;
  796. out:
  797. return ring;
  798. err_free_ringmemory:
  799. free_ringmemory(ring);
  800. err_kfree_txhdr_cache:
  801. kfree(ring->txhdr_cache);
  802. err_kfree_meta:
  803. kfree(ring->meta);
  804. err_kfree_ring:
  805. kfree(ring);
  806. ring = NULL;
  807. goto out;
  808. }
  809. #define divide(a, b) ({ \
  810. typeof(a) __a = a; \
  811. do_div(__a, b); \
  812. __a; \
  813. })
  814. #define modulo(a, b) ({ \
  815. typeof(a) __a = a; \
  816. do_div(__a, b); \
  817. })
  818. /* Main cleanup function. */
  819. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  820. const char *ringname)
  821. {
  822. if (!ring)
  823. return;
  824. #ifdef CONFIG_B43_DEBUG
  825. {
  826. /* Print some statistics. */
  827. u64 failed_packets = ring->nr_failed_tx_packets;
  828. u64 succeed_packets = ring->nr_succeed_tx_packets;
  829. u64 nr_packets = failed_packets + succeed_packets;
  830. u64 permille_failed = 0, average_tries = 0;
  831. if (nr_packets)
  832. permille_failed = divide(failed_packets * 1000, nr_packets);
  833. if (nr_packets)
  834. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  835. b43dbg(ring->dev->wl, "DMA-%u %s: "
  836. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  837. "Average tries %llu.%02llu\n",
  838. (unsigned int)(ring->type), ringname,
  839. ring->max_used_slots,
  840. ring->nr_slots,
  841. (unsigned long long)failed_packets,
  842. (unsigned long long)nr_packets,
  843. (unsigned long long)divide(permille_failed, 10),
  844. (unsigned long long)modulo(permille_failed, 10),
  845. (unsigned long long)divide(average_tries, 100),
  846. (unsigned long long)modulo(average_tries, 100));
  847. }
  848. #endif /* DEBUG */
  849. /* Device IRQs are disabled prior entering this function,
  850. * so no need to take care of concurrency with rx handler stuff.
  851. */
  852. dmacontroller_cleanup(ring);
  853. free_all_descbuffers(ring);
  854. free_ringmemory(ring);
  855. kfree(ring->txhdr_cache);
  856. kfree(ring->meta);
  857. kfree(ring);
  858. }
  859. #define destroy_ring(dma, ring) do { \
  860. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  861. (dma)->ring = NULL; \
  862. } while (0)
  863. void b43_dma_free(struct b43_wldev *dev)
  864. {
  865. struct b43_dma *dma;
  866. if (b43_using_pio_transfers(dev))
  867. return;
  868. dma = &dev->dma;
  869. destroy_ring(dma, rx_ring);
  870. destroy_ring(dma, tx_ring_AC_BK);
  871. destroy_ring(dma, tx_ring_AC_BE);
  872. destroy_ring(dma, tx_ring_AC_VI);
  873. destroy_ring(dma, tx_ring_AC_VO);
  874. destroy_ring(dma, tx_ring_mcast);
  875. }
  876. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  877. {
  878. u64 orig_mask = mask;
  879. bool fallback = 0;
  880. int err;
  881. /* Try to set the DMA mask. If it fails, try falling back to a
  882. * lower mask, as we can always also support a lower one. */
  883. while (1) {
  884. err = dma_set_mask(dev->dev->dma_dev, mask);
  885. if (!err) {
  886. err = dma_set_coherent_mask(dev->dev->dma_dev, mask);
  887. if (!err)
  888. break;
  889. }
  890. if (mask == DMA_BIT_MASK(64)) {
  891. mask = DMA_BIT_MASK(32);
  892. fallback = 1;
  893. continue;
  894. }
  895. if (mask == DMA_BIT_MASK(32)) {
  896. mask = DMA_BIT_MASK(30);
  897. fallback = 1;
  898. continue;
  899. }
  900. b43err(dev->wl, "The machine/kernel does not support "
  901. "the required %u-bit DMA mask\n",
  902. (unsigned int)dma_mask_to_engine_type(orig_mask));
  903. return -EOPNOTSUPP;
  904. }
  905. if (fallback) {
  906. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  907. (unsigned int)dma_mask_to_engine_type(orig_mask),
  908. (unsigned int)dma_mask_to_engine_type(mask));
  909. }
  910. return 0;
  911. }
  912. int b43_dma_init(struct b43_wldev *dev)
  913. {
  914. struct b43_dma *dma = &dev->dma;
  915. int err;
  916. u64 dmamask;
  917. enum b43_dmatype type;
  918. dmamask = supported_dma_mask(dev);
  919. type = dma_mask_to_engine_type(dmamask);
  920. err = b43_dma_set_mask(dev, dmamask);
  921. if (err)
  922. return err;
  923. switch (dev->dev->bus_type) {
  924. #ifdef CONFIG_B43_BCMA
  925. case B43_BUS_BCMA:
  926. dma->translation = bcma_core_dma_translation(dev->dev->bdev);
  927. break;
  928. #endif
  929. #ifdef CONFIG_B43_SSB
  930. case B43_BUS_SSB:
  931. dma->translation = ssb_dma_translation(dev->dev->sdev);
  932. break;
  933. #endif
  934. }
  935. dma->parity = true;
  936. #ifdef CONFIG_B43_BCMA
  937. /* TODO: find out which SSB devices need disabling parity */
  938. if (dev->dev->bus_type == B43_BUS_BCMA)
  939. dma->parity = false;
  940. #endif
  941. err = -ENOMEM;
  942. /* setup TX DMA channels. */
  943. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  944. if (!dma->tx_ring_AC_BK)
  945. goto out;
  946. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  947. if (!dma->tx_ring_AC_BE)
  948. goto err_destroy_bk;
  949. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  950. if (!dma->tx_ring_AC_VI)
  951. goto err_destroy_be;
  952. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  953. if (!dma->tx_ring_AC_VO)
  954. goto err_destroy_vi;
  955. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  956. if (!dma->tx_ring_mcast)
  957. goto err_destroy_vo;
  958. /* setup RX DMA channel. */
  959. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  960. if (!dma->rx_ring)
  961. goto err_destroy_mcast;
  962. /* No support for the TX status DMA ring. */
  963. B43_WARN_ON(dev->dev->core_rev < 5);
  964. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  965. (unsigned int)type);
  966. err = 0;
  967. out:
  968. return err;
  969. err_destroy_mcast:
  970. destroy_ring(dma, tx_ring_mcast);
  971. err_destroy_vo:
  972. destroy_ring(dma, tx_ring_AC_VO);
  973. err_destroy_vi:
  974. destroy_ring(dma, tx_ring_AC_VI);
  975. err_destroy_be:
  976. destroy_ring(dma, tx_ring_AC_BE);
  977. err_destroy_bk:
  978. destroy_ring(dma, tx_ring_AC_BK);
  979. return err;
  980. }
  981. /* Generate a cookie for the TX header. */
  982. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  983. {
  984. u16 cookie;
  985. /* Use the upper 4 bits of the cookie as
  986. * DMA controller ID and store the slot number
  987. * in the lower 12 bits.
  988. * Note that the cookie must never be 0, as this
  989. * is a special value used in RX path.
  990. * It can also not be 0xFFFF because that is special
  991. * for multicast frames.
  992. */
  993. cookie = (((u16)ring->index + 1) << 12);
  994. B43_WARN_ON(slot & ~0x0FFF);
  995. cookie |= (u16)slot;
  996. return cookie;
  997. }
  998. /* Inspect a cookie and find out to which controller/slot it belongs. */
  999. static
  1000. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  1001. {
  1002. struct b43_dma *dma = &dev->dma;
  1003. struct b43_dmaring *ring = NULL;
  1004. switch (cookie & 0xF000) {
  1005. case 0x1000:
  1006. ring = dma->tx_ring_AC_BK;
  1007. break;
  1008. case 0x2000:
  1009. ring = dma->tx_ring_AC_BE;
  1010. break;
  1011. case 0x3000:
  1012. ring = dma->tx_ring_AC_VI;
  1013. break;
  1014. case 0x4000:
  1015. ring = dma->tx_ring_AC_VO;
  1016. break;
  1017. case 0x5000:
  1018. ring = dma->tx_ring_mcast;
  1019. break;
  1020. }
  1021. *slot = (cookie & 0x0FFF);
  1022. if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) {
  1023. b43dbg(dev->wl, "TX-status contains "
  1024. "invalid cookie: 0x%04X\n", cookie);
  1025. return NULL;
  1026. }
  1027. return ring;
  1028. }
  1029. static int dma_tx_fragment(struct b43_dmaring *ring,
  1030. struct sk_buff *skb)
  1031. {
  1032. const struct b43_dma_ops *ops = ring->ops;
  1033. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1034. struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
  1035. u8 *header;
  1036. int slot, old_top_slot, old_used_slots;
  1037. int err;
  1038. struct b43_dmadesc_generic *desc;
  1039. struct b43_dmadesc_meta *meta;
  1040. struct b43_dmadesc_meta *meta_hdr;
  1041. u16 cookie;
  1042. size_t hdrsize = b43_txhdr_size(ring->dev);
  1043. /* Important note: If the number of used DMA slots per TX frame
  1044. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  1045. * the file has to be updated, too!
  1046. */
  1047. old_top_slot = ring->current_slot;
  1048. old_used_slots = ring->used_slots;
  1049. /* Get a slot for the header. */
  1050. slot = request_slot(ring);
  1051. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1052. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1053. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1054. cookie = generate_cookie(ring, slot);
  1055. err = b43_generate_txhdr(ring->dev, header,
  1056. skb, info, cookie);
  1057. if (unlikely(err)) {
  1058. ring->current_slot = old_top_slot;
  1059. ring->used_slots = old_used_slots;
  1060. return err;
  1061. }
  1062. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1063. hdrsize, 1);
  1064. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1065. ring->current_slot = old_top_slot;
  1066. ring->used_slots = old_used_slots;
  1067. return -EIO;
  1068. }
  1069. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1070. hdrsize, 1, 0, 0);
  1071. /* Get a slot for the payload. */
  1072. slot = request_slot(ring);
  1073. desc = ops->idx2desc(ring, slot, &meta);
  1074. memset(meta, 0, sizeof(*meta));
  1075. meta->skb = skb;
  1076. meta->is_last_fragment = 1;
  1077. priv_info->bouncebuffer = NULL;
  1078. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1079. /* create a bounce buffer in zone_dma on mapping failure. */
  1080. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1081. priv_info->bouncebuffer = kmemdup(skb->data, skb->len,
  1082. GFP_ATOMIC | GFP_DMA);
  1083. if (!priv_info->bouncebuffer) {
  1084. ring->current_slot = old_top_slot;
  1085. ring->used_slots = old_used_slots;
  1086. err = -ENOMEM;
  1087. goto out_unmap_hdr;
  1088. }
  1089. meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
  1090. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1091. kfree(priv_info->bouncebuffer);
  1092. priv_info->bouncebuffer = NULL;
  1093. ring->current_slot = old_top_slot;
  1094. ring->used_slots = old_used_slots;
  1095. err = -EIO;
  1096. goto out_unmap_hdr;
  1097. }
  1098. }
  1099. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1100. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1101. /* Tell the firmware about the cookie of the last
  1102. * mcast frame, so it can clear the more-data bit in it. */
  1103. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1104. B43_SHM_SH_MCASTCOOKIE, cookie);
  1105. }
  1106. /* Now transfer the whole frame. */
  1107. wmb();
  1108. ops->poke_tx(ring, next_slot(ring, slot));
  1109. return 0;
  1110. out_unmap_hdr:
  1111. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1112. hdrsize, 1);
  1113. return err;
  1114. }
  1115. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1116. {
  1117. #ifdef CONFIG_B43_DEBUG
  1118. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1119. /* Check if we should inject another ringbuffer overflow
  1120. * to test handling of this situation in the stack. */
  1121. unsigned long next_overflow;
  1122. next_overflow = ring->last_injected_overflow + HZ;
  1123. if (time_after(jiffies, next_overflow)) {
  1124. ring->last_injected_overflow = jiffies;
  1125. b43dbg(ring->dev->wl,
  1126. "Injecting TX ring overflow on "
  1127. "DMA controller %d\n", ring->index);
  1128. return 1;
  1129. }
  1130. }
  1131. #endif /* CONFIG_B43_DEBUG */
  1132. return 0;
  1133. }
  1134. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1135. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1136. u8 queue_prio)
  1137. {
  1138. struct b43_dmaring *ring;
  1139. if (dev->qos_enabled) {
  1140. /* 0 = highest priority */
  1141. switch (queue_prio) {
  1142. default:
  1143. B43_WARN_ON(1);
  1144. /* fallthrough */
  1145. case 0:
  1146. ring = dev->dma.tx_ring_AC_VO;
  1147. break;
  1148. case 1:
  1149. ring = dev->dma.tx_ring_AC_VI;
  1150. break;
  1151. case 2:
  1152. ring = dev->dma.tx_ring_AC_BE;
  1153. break;
  1154. case 3:
  1155. ring = dev->dma.tx_ring_AC_BK;
  1156. break;
  1157. }
  1158. } else
  1159. ring = dev->dma.tx_ring_AC_BE;
  1160. return ring;
  1161. }
  1162. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1163. {
  1164. struct b43_dmaring *ring;
  1165. struct ieee80211_hdr *hdr;
  1166. int err = 0;
  1167. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1168. hdr = (struct ieee80211_hdr *)skb->data;
  1169. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1170. /* The multicast ring will be sent after the DTIM */
  1171. ring = dev->dma.tx_ring_mcast;
  1172. /* Set the more-data bit. Ucode will clear it on
  1173. * the last frame for us. */
  1174. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1175. } else {
  1176. /* Decide by priority where to put this frame. */
  1177. ring = select_ring_by_priority(
  1178. dev, skb_get_queue_mapping(skb));
  1179. }
  1180. B43_WARN_ON(!ring->tx);
  1181. if (unlikely(ring->stopped)) {
  1182. /* We get here only because of a bug in mac80211.
  1183. * Because of a race, one packet may be queued after
  1184. * the queue is stopped, thus we got called when we shouldn't.
  1185. * For now, just refuse the transmit. */
  1186. if (b43_debug(dev, B43_DBG_DMAVERBOSE))
  1187. b43err(dev->wl, "Packet after queue stopped\n");
  1188. err = -ENOSPC;
  1189. goto out;
  1190. }
  1191. if (unlikely(WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME))) {
  1192. /* If we get here, we have a real error with the queue
  1193. * full, but queues not stopped. */
  1194. b43err(dev->wl, "DMA queue overflow\n");
  1195. err = -ENOSPC;
  1196. goto out;
  1197. }
  1198. /* Assign the queue number to the ring (if not already done before)
  1199. * so TX status handling can use it. The queue to ring mapping is
  1200. * static, so we don't need to store it per frame. */
  1201. ring->queue_prio = skb_get_queue_mapping(skb);
  1202. err = dma_tx_fragment(ring, skb);
  1203. if (unlikely(err == -ENOKEY)) {
  1204. /* Drop this packet, as we don't have the encryption key
  1205. * anymore and must not transmit it unencrypted. */
  1206. dev_kfree_skb_any(skb);
  1207. err = 0;
  1208. goto out;
  1209. }
  1210. if (unlikely(err)) {
  1211. b43err(dev->wl, "DMA tx mapping failure\n");
  1212. goto out;
  1213. }
  1214. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1215. should_inject_overflow(ring)) {
  1216. /* This TX ring is full. */
  1217. ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
  1218. ring->stopped = 1;
  1219. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1220. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1221. }
  1222. }
  1223. out:
  1224. return err;
  1225. }
  1226. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1227. const struct b43_txstatus *status)
  1228. {
  1229. const struct b43_dma_ops *ops;
  1230. struct b43_dmaring *ring;
  1231. struct b43_dmadesc_meta *meta;
  1232. int slot, firstused;
  1233. bool frame_succeed;
  1234. ring = parse_cookie(dev, status->cookie, &slot);
  1235. if (unlikely(!ring))
  1236. return;
  1237. B43_WARN_ON(!ring->tx);
  1238. /* Sanity check: TX packets are processed in-order on one ring.
  1239. * Check if the slot deduced from the cookie really is the first
  1240. * used slot. */
  1241. firstused = ring->current_slot - ring->used_slots + 1;
  1242. if (firstused < 0)
  1243. firstused = ring->nr_slots + firstused;
  1244. if (unlikely(slot != firstused)) {
  1245. /* This possibly is a firmware bug and will result in
  1246. * malfunction, memory leaks and/or stall of DMA functionality. */
  1247. b43dbg(dev->wl, "Out of order TX status report on DMA ring %d. "
  1248. "Expected %d, but got %d\n",
  1249. ring->index, firstused, slot);
  1250. return;
  1251. }
  1252. ops = ring->ops;
  1253. while (1) {
  1254. B43_WARN_ON(slot < 0 || slot >= ring->nr_slots);
  1255. /* get meta - ignore returned value */
  1256. ops->idx2desc(ring, slot, &meta);
  1257. if (b43_dma_ptr_is_poisoned(meta->skb)) {
  1258. b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) "
  1259. "on ring %d\n",
  1260. slot, firstused, ring->index);
  1261. break;
  1262. }
  1263. if (meta->skb) {
  1264. struct b43_private_tx_info *priv_info =
  1265. b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
  1266. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
  1267. kfree(priv_info->bouncebuffer);
  1268. priv_info->bouncebuffer = NULL;
  1269. } else {
  1270. unmap_descbuffer(ring, meta->dmaaddr,
  1271. b43_txhdr_size(dev), 1);
  1272. }
  1273. if (meta->is_last_fragment) {
  1274. struct ieee80211_tx_info *info;
  1275. if (unlikely(!meta->skb)) {
  1276. /* This is a scatter-gather fragment of a frame, so
  1277. * the skb pointer must not be NULL. */
  1278. b43dbg(dev->wl, "TX status unexpected NULL skb "
  1279. "at slot %d (first=%d) on ring %d\n",
  1280. slot, firstused, ring->index);
  1281. break;
  1282. }
  1283. info = IEEE80211_SKB_CB(meta->skb);
  1284. /*
  1285. * Call back to inform the ieee80211 subsystem about
  1286. * the status of the transmission.
  1287. */
  1288. frame_succeed = b43_fill_txstatus_report(dev, info, status);
  1289. #ifdef CONFIG_B43_DEBUG
  1290. if (frame_succeed)
  1291. ring->nr_succeed_tx_packets++;
  1292. else
  1293. ring->nr_failed_tx_packets++;
  1294. ring->nr_total_packet_tries += status->frame_count;
  1295. #endif /* DEBUG */
  1296. ieee80211_tx_status(dev->wl->hw, meta->skb);
  1297. /* skb will be freed by ieee80211_tx_status().
  1298. * Poison our pointer. */
  1299. meta->skb = B43_DMA_PTR_POISON;
  1300. } else {
  1301. /* No need to call free_descriptor_buffer here, as
  1302. * this is only the txhdr, which is not allocated.
  1303. */
  1304. if (unlikely(meta->skb)) {
  1305. b43dbg(dev->wl, "TX status unexpected non-NULL skb "
  1306. "at slot %d (first=%d) on ring %d\n",
  1307. slot, firstused, ring->index);
  1308. break;
  1309. }
  1310. }
  1311. /* Everything unmapped and free'd. So it's not used anymore. */
  1312. ring->used_slots--;
  1313. if (meta->is_last_fragment) {
  1314. /* This is the last scatter-gather
  1315. * fragment of the frame. We are done. */
  1316. break;
  1317. }
  1318. slot = next_slot(ring, slot);
  1319. }
  1320. if (ring->stopped) {
  1321. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1322. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1323. ring->stopped = 0;
  1324. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1325. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1326. }
  1327. }
  1328. }
  1329. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1330. {
  1331. const struct b43_dma_ops *ops = ring->ops;
  1332. struct b43_dmadesc_generic *desc;
  1333. struct b43_dmadesc_meta *meta;
  1334. struct b43_rxhdr_fw4 *rxhdr;
  1335. struct sk_buff *skb;
  1336. u16 len;
  1337. int err;
  1338. dma_addr_t dmaaddr;
  1339. desc = ops->idx2desc(ring, *slot, &meta);
  1340. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1341. skb = meta->skb;
  1342. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1343. len = le16_to_cpu(rxhdr->frame_len);
  1344. if (len == 0) {
  1345. int i = 0;
  1346. do {
  1347. udelay(2);
  1348. barrier();
  1349. len = le16_to_cpu(rxhdr->frame_len);
  1350. } while (len == 0 && i++ < 5);
  1351. if (unlikely(len == 0)) {
  1352. dmaaddr = meta->dmaaddr;
  1353. goto drop_recycle_buffer;
  1354. }
  1355. }
  1356. if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
  1357. /* Something went wrong with the DMA.
  1358. * The device did not touch the buffer and did not overwrite the poison. */
  1359. b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
  1360. dmaaddr = meta->dmaaddr;
  1361. goto drop_recycle_buffer;
  1362. }
  1363. if (unlikely(len + ring->frameoffset > ring->rx_buffersize)) {
  1364. /* The data did not fit into one descriptor buffer
  1365. * and is split over multiple buffers.
  1366. * This should never happen, as we try to allocate buffers
  1367. * big enough. So simply ignore this packet.
  1368. */
  1369. int cnt = 0;
  1370. s32 tmp = len;
  1371. while (1) {
  1372. desc = ops->idx2desc(ring, *slot, &meta);
  1373. /* recycle the descriptor buffer. */
  1374. b43_poison_rx_buffer(ring, meta->skb);
  1375. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1376. ring->rx_buffersize);
  1377. *slot = next_slot(ring, *slot);
  1378. cnt++;
  1379. tmp -= ring->rx_buffersize;
  1380. if (tmp <= 0)
  1381. break;
  1382. }
  1383. b43err(ring->dev->wl, "DMA RX buffer too small "
  1384. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1385. len, ring->rx_buffersize, cnt);
  1386. goto drop;
  1387. }
  1388. dmaaddr = meta->dmaaddr;
  1389. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1390. if (unlikely(err)) {
  1391. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1392. goto drop_recycle_buffer;
  1393. }
  1394. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1395. skb_put(skb, len + ring->frameoffset);
  1396. skb_pull(skb, ring->frameoffset);
  1397. b43_rx(ring->dev, skb, rxhdr);
  1398. drop:
  1399. return;
  1400. drop_recycle_buffer:
  1401. /* Poison and recycle the RX buffer. */
  1402. b43_poison_rx_buffer(ring, skb);
  1403. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1404. }
  1405. void b43_dma_rx(struct b43_dmaring *ring)
  1406. {
  1407. const struct b43_dma_ops *ops = ring->ops;
  1408. int slot, current_slot;
  1409. int used_slots = 0;
  1410. B43_WARN_ON(ring->tx);
  1411. current_slot = ops->get_current_rxslot(ring);
  1412. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1413. slot = ring->current_slot;
  1414. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1415. dma_rx(ring, &slot);
  1416. update_max_used_slots(ring, ++used_slots);
  1417. }
  1418. wmb();
  1419. ops->set_current_rxslot(ring, slot);
  1420. ring->current_slot = slot;
  1421. }
  1422. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1423. {
  1424. B43_WARN_ON(!ring->tx);
  1425. ring->ops->tx_suspend(ring);
  1426. }
  1427. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1428. {
  1429. B43_WARN_ON(!ring->tx);
  1430. ring->ops->tx_resume(ring);
  1431. }
  1432. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1433. {
  1434. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1435. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1436. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1437. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1438. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1439. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1440. }
  1441. void b43_dma_tx_resume(struct b43_wldev *dev)
  1442. {
  1443. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1444. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1445. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1446. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1447. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1448. b43_power_saving_ctl_bits(dev, 0);
  1449. }
  1450. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1451. u16 mmio_base, bool enable)
  1452. {
  1453. u32 ctl;
  1454. if (type == B43_DMA_64BIT) {
  1455. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1456. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1457. if (enable)
  1458. ctl |= B43_DMA64_RXDIRECTFIFO;
  1459. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1460. } else {
  1461. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1462. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1463. if (enable)
  1464. ctl |= B43_DMA32_RXDIRECTFIFO;
  1465. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1466. }
  1467. }
  1468. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1469. * This is called from PIO code, so DMA structures are not available. */
  1470. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1471. unsigned int engine_index, bool enable)
  1472. {
  1473. enum b43_dmatype type;
  1474. u16 mmio_base;
  1475. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1476. mmio_base = b43_dmacontroller_base(type, engine_index);
  1477. direct_fifo_rx(dev, type, mmio_base, enable);
  1478. }