xmit.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/dma-mapping.h>
  17. #include "ath9k.h"
  18. #include "ar9003_mac.h"
  19. #define BITS_PER_BYTE 8
  20. #define OFDM_PLCP_BITS 22
  21. #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
  22. #define L_STF 8
  23. #define L_LTF 8
  24. #define L_SIG 4
  25. #define HT_SIG 8
  26. #define HT_STF 4
  27. #define HT_LTF(_ns) (4 * (_ns))
  28. #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
  29. #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
  30. #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
  31. #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
  32. static u16 bits_per_symbol[][2] = {
  33. /* 20MHz 40MHz */
  34. { 26, 54 }, /* 0: BPSK */
  35. { 52, 108 }, /* 1: QPSK 1/2 */
  36. { 78, 162 }, /* 2: QPSK 3/4 */
  37. { 104, 216 }, /* 3: 16-QAM 1/2 */
  38. { 156, 324 }, /* 4: 16-QAM 3/4 */
  39. { 208, 432 }, /* 5: 64-QAM 2/3 */
  40. { 234, 486 }, /* 6: 64-QAM 3/4 */
  41. { 260, 540 }, /* 7: 64-QAM 5/6 */
  42. };
  43. #define IS_HT_RATE(_rate) ((_rate) & 0x80)
  44. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  45. struct ath_atx_tid *tid,
  46. struct list_head *bf_head);
  47. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  48. struct ath_txq *txq, struct list_head *bf_q,
  49. struct ath_tx_status *ts, int txok, int sendbar);
  50. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  51. struct list_head *head, bool internal);
  52. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len);
  53. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  54. struct ath_tx_status *ts, int nframes, int nbad,
  55. int txok, bool update_rc);
  56. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  57. int seqno);
  58. enum {
  59. MCS_HT20,
  60. MCS_HT20_SGI,
  61. MCS_HT40,
  62. MCS_HT40_SGI,
  63. };
  64. static int ath_max_4ms_framelen[4][32] = {
  65. [MCS_HT20] = {
  66. 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
  67. 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
  68. 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
  69. 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
  70. },
  71. [MCS_HT20_SGI] = {
  72. 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
  73. 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
  74. 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
  75. 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
  76. },
  77. [MCS_HT40] = {
  78. 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
  79. 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
  80. 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
  81. 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
  82. },
  83. [MCS_HT40_SGI] = {
  84. 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
  85. 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
  86. 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
  87. 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
  88. }
  89. };
  90. /*********************/
  91. /* Aggregation logic */
  92. /*********************/
  93. static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
  94. {
  95. struct ath_atx_ac *ac = tid->ac;
  96. if (tid->paused)
  97. return;
  98. if (tid->sched)
  99. return;
  100. tid->sched = true;
  101. list_add_tail(&tid->list, &ac->tid_q);
  102. if (ac->sched)
  103. return;
  104. ac->sched = true;
  105. list_add_tail(&ac->list, &txq->axq_acq);
  106. }
  107. static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  108. {
  109. struct ath_txq *txq = tid->ac->txq;
  110. WARN_ON(!tid->paused);
  111. spin_lock_bh(&txq->axq_lock);
  112. tid->paused = false;
  113. if (list_empty(&tid->buf_q))
  114. goto unlock;
  115. ath_tx_queue_tid(txq, tid);
  116. ath_txq_schedule(sc, txq);
  117. unlock:
  118. spin_unlock_bh(&txq->axq_lock);
  119. }
  120. static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
  121. {
  122. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  123. BUILD_BUG_ON(sizeof(struct ath_frame_info) >
  124. sizeof(tx_info->rate_driver_data));
  125. return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
  126. }
  127. static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  128. {
  129. struct ath_txq *txq = tid->ac->txq;
  130. struct ath_buf *bf;
  131. struct list_head bf_head;
  132. struct ath_tx_status ts;
  133. struct ath_frame_info *fi;
  134. INIT_LIST_HEAD(&bf_head);
  135. memset(&ts, 0, sizeof(ts));
  136. spin_lock_bh(&txq->axq_lock);
  137. while (!list_empty(&tid->buf_q)) {
  138. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  139. list_move_tail(&bf->list, &bf_head);
  140. spin_unlock_bh(&txq->axq_lock);
  141. fi = get_frame_info(bf->bf_mpdu);
  142. if (fi->retries) {
  143. ath_tx_update_baw(sc, tid, fi->seqno);
  144. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 1);
  145. } else {
  146. ath_tx_send_normal(sc, txq, NULL, &bf_head);
  147. }
  148. spin_lock_bh(&txq->axq_lock);
  149. }
  150. spin_unlock_bh(&txq->axq_lock);
  151. }
  152. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  153. int seqno)
  154. {
  155. int index, cindex;
  156. index = ATH_BA_INDEX(tid->seq_start, seqno);
  157. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  158. __clear_bit(cindex, tid->tx_buf);
  159. while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
  160. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  161. INCR(tid->baw_head, ATH_TID_MAX_BUFS);
  162. }
  163. }
  164. static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  165. u16 seqno)
  166. {
  167. int index, cindex;
  168. index = ATH_BA_INDEX(tid->seq_start, seqno);
  169. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  170. __set_bit(cindex, tid->tx_buf);
  171. if (index >= ((tid->baw_tail - tid->baw_head) &
  172. (ATH_TID_MAX_BUFS - 1))) {
  173. tid->baw_tail = cindex;
  174. INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
  175. }
  176. }
  177. /*
  178. * TODO: For frame(s) that are in the retry state, we will reuse the
  179. * sequence number(s) without setting the retry bit. The
  180. * alternative is to give up on these and BAR the receiver's window
  181. * forward.
  182. */
  183. static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
  184. struct ath_atx_tid *tid)
  185. {
  186. struct ath_buf *bf;
  187. struct list_head bf_head;
  188. struct ath_tx_status ts;
  189. struct ath_frame_info *fi;
  190. memset(&ts, 0, sizeof(ts));
  191. INIT_LIST_HEAD(&bf_head);
  192. for (;;) {
  193. if (list_empty(&tid->buf_q))
  194. break;
  195. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  196. list_move_tail(&bf->list, &bf_head);
  197. fi = get_frame_info(bf->bf_mpdu);
  198. if (fi->retries)
  199. ath_tx_update_baw(sc, tid, fi->seqno);
  200. spin_unlock(&txq->axq_lock);
  201. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  202. spin_lock(&txq->axq_lock);
  203. }
  204. tid->seq_next = tid->seq_start;
  205. tid->baw_tail = tid->baw_head;
  206. }
  207. static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
  208. struct sk_buff *skb)
  209. {
  210. struct ath_frame_info *fi = get_frame_info(skb);
  211. struct ieee80211_hdr *hdr;
  212. TX_STAT_INC(txq->axq_qnum, a_retries);
  213. if (fi->retries++ > 0)
  214. return;
  215. hdr = (struct ieee80211_hdr *)skb->data;
  216. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
  217. }
  218. static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
  219. {
  220. struct ath_buf *bf = NULL;
  221. spin_lock_bh(&sc->tx.txbuflock);
  222. if (unlikely(list_empty(&sc->tx.txbuf))) {
  223. spin_unlock_bh(&sc->tx.txbuflock);
  224. return NULL;
  225. }
  226. bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  227. list_del(&bf->list);
  228. spin_unlock_bh(&sc->tx.txbuflock);
  229. return bf;
  230. }
  231. static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
  232. {
  233. spin_lock_bh(&sc->tx.txbuflock);
  234. list_add_tail(&bf->list, &sc->tx.txbuf);
  235. spin_unlock_bh(&sc->tx.txbuflock);
  236. }
  237. static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
  238. {
  239. struct ath_buf *tbf;
  240. tbf = ath_tx_get_buffer(sc);
  241. if (WARN_ON(!tbf))
  242. return NULL;
  243. ATH_TXBUF_RESET(tbf);
  244. tbf->bf_mpdu = bf->bf_mpdu;
  245. tbf->bf_buf_addr = bf->bf_buf_addr;
  246. memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
  247. tbf->bf_state = bf->bf_state;
  248. return tbf;
  249. }
  250. static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
  251. struct ath_tx_status *ts, int txok,
  252. int *nframes, int *nbad)
  253. {
  254. struct ath_frame_info *fi;
  255. u16 seq_st = 0;
  256. u32 ba[WME_BA_BMP_SIZE >> 5];
  257. int ba_index;
  258. int isaggr = 0;
  259. *nbad = 0;
  260. *nframes = 0;
  261. isaggr = bf_isaggr(bf);
  262. if (isaggr) {
  263. seq_st = ts->ts_seqnum;
  264. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  265. }
  266. while (bf) {
  267. fi = get_frame_info(bf->bf_mpdu);
  268. ba_index = ATH_BA_INDEX(seq_st, fi->seqno);
  269. (*nframes)++;
  270. if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
  271. (*nbad)++;
  272. bf = bf->bf_next;
  273. }
  274. }
  275. static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
  276. struct ath_buf *bf, struct list_head *bf_q,
  277. struct ath_tx_status *ts, int txok, bool retry)
  278. {
  279. struct ath_node *an = NULL;
  280. struct sk_buff *skb;
  281. struct ieee80211_sta *sta;
  282. struct ieee80211_hw *hw = sc->hw;
  283. struct ieee80211_hdr *hdr;
  284. struct ieee80211_tx_info *tx_info;
  285. struct ath_atx_tid *tid = NULL;
  286. struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
  287. struct list_head bf_head, bf_pending;
  288. u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
  289. u32 ba[WME_BA_BMP_SIZE >> 5];
  290. int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
  291. bool rc_update = true;
  292. struct ieee80211_tx_rate rates[4];
  293. struct ath_frame_info *fi;
  294. int nframes;
  295. u8 tidno;
  296. bool clear_filter;
  297. skb = bf->bf_mpdu;
  298. hdr = (struct ieee80211_hdr *)skb->data;
  299. tx_info = IEEE80211_SKB_CB(skb);
  300. memcpy(rates, tx_info->control.rates, sizeof(rates));
  301. rcu_read_lock();
  302. sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
  303. if (!sta) {
  304. rcu_read_unlock();
  305. INIT_LIST_HEAD(&bf_head);
  306. while (bf) {
  307. bf_next = bf->bf_next;
  308. bf->bf_state.bf_type |= BUF_XRETRY;
  309. if (!bf->bf_stale || bf_next != NULL)
  310. list_move_tail(&bf->list, &bf_head);
  311. ath_tx_rc_status(sc, bf, ts, 1, 1, 0, false);
  312. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  313. 0, 0);
  314. bf = bf_next;
  315. }
  316. return;
  317. }
  318. an = (struct ath_node *)sta->drv_priv;
  319. tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
  320. tid = ATH_AN_2_TID(an, tidno);
  321. /*
  322. * The hardware occasionally sends a tx status for the wrong TID.
  323. * In this case, the BA status cannot be considered valid and all
  324. * subframes need to be retransmitted
  325. */
  326. if (tidno != ts->tid)
  327. txok = false;
  328. isaggr = bf_isaggr(bf);
  329. memset(ba, 0, WME_BA_BMP_SIZE >> 3);
  330. if (isaggr && txok) {
  331. if (ts->ts_flags & ATH9K_TX_BA) {
  332. seq_st = ts->ts_seqnum;
  333. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  334. } else {
  335. /*
  336. * AR5416 can become deaf/mute when BA
  337. * issue happens. Chip needs to be reset.
  338. * But AP code may have sychronization issues
  339. * when perform internal reset in this routine.
  340. * Only enable reset in STA mode for now.
  341. */
  342. if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
  343. needreset = 1;
  344. }
  345. }
  346. INIT_LIST_HEAD(&bf_pending);
  347. INIT_LIST_HEAD(&bf_head);
  348. ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
  349. while (bf) {
  350. txfail = txpending = sendbar = 0;
  351. bf_next = bf->bf_next;
  352. skb = bf->bf_mpdu;
  353. tx_info = IEEE80211_SKB_CB(skb);
  354. fi = get_frame_info(skb);
  355. if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, fi->seqno))) {
  356. /* transmit completion, subframe is
  357. * acked by block ack */
  358. acked_cnt++;
  359. } else if (!isaggr && txok) {
  360. /* transmit completion */
  361. acked_cnt++;
  362. } else {
  363. if ((tid->state & AGGR_CLEANUP) || !retry) {
  364. /*
  365. * cleanup in progress, just fail
  366. * the un-acked sub-frames
  367. */
  368. txfail = 1;
  369. } else if (fi->retries < ATH_MAX_SW_RETRIES) {
  370. if (!(ts->ts_status & ATH9K_TXERR_FILT) ||
  371. !an->sleeping)
  372. ath_tx_set_retry(sc, txq, bf->bf_mpdu);
  373. clear_filter = true;
  374. txpending = 1;
  375. } else {
  376. bf->bf_state.bf_type |= BUF_XRETRY;
  377. txfail = 1;
  378. sendbar = 1;
  379. txfail_cnt++;
  380. }
  381. }
  382. /*
  383. * Make sure the last desc is reclaimed if it
  384. * not a holding desc.
  385. */
  386. if (!bf_last->bf_stale || bf_next != NULL)
  387. list_move_tail(&bf->list, &bf_head);
  388. else
  389. INIT_LIST_HEAD(&bf_head);
  390. if (!txpending || (tid->state & AGGR_CLEANUP)) {
  391. /*
  392. * complete the acked-ones/xretried ones; update
  393. * block-ack window
  394. */
  395. spin_lock_bh(&txq->axq_lock);
  396. ath_tx_update_baw(sc, tid, fi->seqno);
  397. spin_unlock_bh(&txq->axq_lock);
  398. if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
  399. memcpy(tx_info->control.rates, rates, sizeof(rates));
  400. ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, true);
  401. rc_update = false;
  402. } else {
  403. ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, false);
  404. }
  405. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  406. !txfail, sendbar);
  407. } else {
  408. /* retry the un-acked ones */
  409. ath9k_hw_set_clrdmask(sc->sc_ah, bf->bf_desc, false);
  410. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
  411. if (bf->bf_next == NULL && bf_last->bf_stale) {
  412. struct ath_buf *tbf;
  413. tbf = ath_clone_txbuf(sc, bf_last);
  414. /*
  415. * Update tx baw and complete the
  416. * frame with failed status if we
  417. * run out of tx buf.
  418. */
  419. if (!tbf) {
  420. spin_lock_bh(&txq->axq_lock);
  421. ath_tx_update_baw(sc, tid, fi->seqno);
  422. spin_unlock_bh(&txq->axq_lock);
  423. bf->bf_state.bf_type |=
  424. BUF_XRETRY;
  425. ath_tx_rc_status(sc, bf, ts, nframes,
  426. nbad, 0, false);
  427. ath_tx_complete_buf(sc, bf, txq,
  428. &bf_head,
  429. ts, 0, 0);
  430. break;
  431. }
  432. ath9k_hw_cleartxdesc(sc->sc_ah,
  433. tbf->bf_desc);
  434. list_add_tail(&tbf->list, &bf_head);
  435. } else {
  436. /*
  437. * Clear descriptor status words for
  438. * software retry
  439. */
  440. ath9k_hw_cleartxdesc(sc->sc_ah,
  441. bf->bf_desc);
  442. }
  443. }
  444. /*
  445. * Put this buffer to the temporary pending
  446. * queue to retain ordering
  447. */
  448. list_splice_tail_init(&bf_head, &bf_pending);
  449. }
  450. bf = bf_next;
  451. }
  452. /* prepend un-acked frames to the beginning of the pending frame queue */
  453. if (!list_empty(&bf_pending)) {
  454. if (an->sleeping)
  455. ieee80211_sta_set_tim(sta);
  456. spin_lock_bh(&txq->axq_lock);
  457. if (clear_filter)
  458. tid->ac->clear_ps_filter = true;
  459. list_splice(&bf_pending, &tid->buf_q);
  460. ath_tx_queue_tid(txq, tid);
  461. spin_unlock_bh(&txq->axq_lock);
  462. }
  463. if (tid->state & AGGR_CLEANUP) {
  464. ath_tx_flush_tid(sc, tid);
  465. if (tid->baw_head == tid->baw_tail) {
  466. tid->state &= ~AGGR_ADDBA_COMPLETE;
  467. tid->state &= ~AGGR_CLEANUP;
  468. }
  469. }
  470. rcu_read_unlock();
  471. if (needreset)
  472. ath_reset(sc, false);
  473. }
  474. static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
  475. struct ath_atx_tid *tid)
  476. {
  477. struct sk_buff *skb;
  478. struct ieee80211_tx_info *tx_info;
  479. struct ieee80211_tx_rate *rates;
  480. u32 max_4ms_framelen, frmlen;
  481. u16 aggr_limit, legacy = 0;
  482. int i;
  483. skb = bf->bf_mpdu;
  484. tx_info = IEEE80211_SKB_CB(skb);
  485. rates = tx_info->control.rates;
  486. /*
  487. * Find the lowest frame length among the rate series that will have a
  488. * 4ms transmit duration.
  489. * TODO - TXOP limit needs to be considered.
  490. */
  491. max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
  492. for (i = 0; i < 4; i++) {
  493. if (rates[i].count) {
  494. int modeidx;
  495. if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
  496. legacy = 1;
  497. break;
  498. }
  499. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  500. modeidx = MCS_HT40;
  501. else
  502. modeidx = MCS_HT20;
  503. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  504. modeidx++;
  505. frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
  506. max_4ms_framelen = min(max_4ms_framelen, frmlen);
  507. }
  508. }
  509. /*
  510. * limit aggregate size by the minimum rate if rate selected is
  511. * not a probe rate, if rate selected is a probe rate then
  512. * avoid aggregation of this packet.
  513. */
  514. if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
  515. return 0;
  516. if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
  517. aggr_limit = min((max_4ms_framelen * 3) / 8,
  518. (u32)ATH_AMPDU_LIMIT_MAX);
  519. else
  520. aggr_limit = min(max_4ms_framelen,
  521. (u32)ATH_AMPDU_LIMIT_MAX);
  522. /*
  523. * h/w can accept aggregates up to 16 bit lengths (65535).
  524. * The IE, however can hold up to 65536, which shows up here
  525. * as zero. Ignore 65536 since we are constrained by hw.
  526. */
  527. if (tid->an->maxampdu)
  528. aggr_limit = min(aggr_limit, tid->an->maxampdu);
  529. return aggr_limit;
  530. }
  531. /*
  532. * Returns the number of delimiters to be added to
  533. * meet the minimum required mpdudensity.
  534. */
  535. static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
  536. struct ath_buf *bf, u16 frmlen)
  537. {
  538. struct sk_buff *skb = bf->bf_mpdu;
  539. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  540. u32 nsymbits, nsymbols;
  541. u16 minlen;
  542. u8 flags, rix;
  543. int width, streams, half_gi, ndelim, mindelim;
  544. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  545. /* Select standard number of delimiters based on frame length alone */
  546. ndelim = ATH_AGGR_GET_NDELIM(frmlen);
  547. /*
  548. * If encryption enabled, hardware requires some more padding between
  549. * subframes.
  550. * TODO - this could be improved to be dependent on the rate.
  551. * The hardware can keep up at lower rates, but not higher rates
  552. */
  553. if ((fi->keyix != ATH9K_TXKEYIX_INVALID) &&
  554. !(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA))
  555. ndelim += ATH_AGGR_ENCRYPTDELIM;
  556. /*
  557. * Convert desired mpdu density from microeconds to bytes based
  558. * on highest rate in rate series (i.e. first rate) to determine
  559. * required minimum length for subframe. Take into account
  560. * whether high rate is 20 or 40Mhz and half or full GI.
  561. *
  562. * If there is no mpdu density restriction, no further calculation
  563. * is needed.
  564. */
  565. if (tid->an->mpdudensity == 0)
  566. return ndelim;
  567. rix = tx_info->control.rates[0].idx;
  568. flags = tx_info->control.rates[0].flags;
  569. width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
  570. half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
  571. if (half_gi)
  572. nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
  573. else
  574. nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
  575. if (nsymbols == 0)
  576. nsymbols = 1;
  577. streams = HT_RC_2_STREAMS(rix);
  578. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  579. minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
  580. if (frmlen < minlen) {
  581. mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
  582. ndelim = max(mindelim, ndelim);
  583. }
  584. return ndelim;
  585. }
  586. static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
  587. struct ath_txq *txq,
  588. struct ath_atx_tid *tid,
  589. struct list_head *bf_q,
  590. int *aggr_len)
  591. {
  592. #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
  593. struct ath_buf *bf, *bf_first, *bf_prev = NULL;
  594. int rl = 0, nframes = 0, ndelim, prev_al = 0;
  595. u16 aggr_limit = 0, al = 0, bpad = 0,
  596. al_delta, h_baw = tid->baw_size / 2;
  597. enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
  598. struct ieee80211_tx_info *tx_info;
  599. struct ath_frame_info *fi;
  600. bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
  601. do {
  602. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  603. fi = get_frame_info(bf->bf_mpdu);
  604. /* do not step over block-ack window */
  605. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno)) {
  606. status = ATH_AGGR_BAW_CLOSED;
  607. break;
  608. }
  609. if (!rl) {
  610. aggr_limit = ath_lookup_rate(sc, bf, tid);
  611. rl = 1;
  612. }
  613. /* do not exceed aggregation limit */
  614. al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
  615. if (nframes &&
  616. (aggr_limit < (al + bpad + al_delta + prev_al))) {
  617. status = ATH_AGGR_LIMITED;
  618. break;
  619. }
  620. tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  621. if (nframes && ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
  622. !(tx_info->control.rates[0].flags & IEEE80211_TX_RC_MCS)))
  623. break;
  624. /* do not exceed subframe limit */
  625. if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
  626. status = ATH_AGGR_LIMITED;
  627. break;
  628. }
  629. nframes++;
  630. /* add padding for previous frame to aggregation length */
  631. al += bpad + al_delta;
  632. /*
  633. * Get the delimiters needed to meet the MPDU
  634. * density for this node.
  635. */
  636. ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen);
  637. bpad = PADBYTES(al_delta) + (ndelim << 2);
  638. bf->bf_next = NULL;
  639. ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
  640. /* link buffers of this frame to the aggregate */
  641. if (!fi->retries)
  642. ath_tx_addto_baw(sc, tid, fi->seqno);
  643. ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
  644. list_move_tail(&bf->list, bf_q);
  645. if (bf_prev) {
  646. bf_prev->bf_next = bf;
  647. ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
  648. bf->bf_daddr);
  649. }
  650. bf_prev = bf;
  651. } while (!list_empty(&tid->buf_q));
  652. *aggr_len = al;
  653. return status;
  654. #undef PADBYTES
  655. }
  656. static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
  657. struct ath_atx_tid *tid)
  658. {
  659. struct ath_buf *bf;
  660. enum ATH_AGGR_STATUS status;
  661. struct ath_frame_info *fi;
  662. struct list_head bf_q;
  663. int aggr_len;
  664. do {
  665. if (list_empty(&tid->buf_q))
  666. return;
  667. INIT_LIST_HEAD(&bf_q);
  668. status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
  669. /*
  670. * no frames picked up to be aggregated;
  671. * block-ack window is not open.
  672. */
  673. if (list_empty(&bf_q))
  674. break;
  675. bf = list_first_entry(&bf_q, struct ath_buf, list);
  676. bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
  677. if (tid->ac->clear_ps_filter) {
  678. tid->ac->clear_ps_filter = false;
  679. ath9k_hw_set_clrdmask(sc->sc_ah, bf->bf_desc, true);
  680. }
  681. /* if only one frame, send as non-aggregate */
  682. if (bf == bf->bf_lastbf) {
  683. fi = get_frame_info(bf->bf_mpdu);
  684. bf->bf_state.bf_type &= ~BUF_AGGR;
  685. ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
  686. ath_buf_set_rate(sc, bf, fi->framelen);
  687. ath_tx_txqaddbuf(sc, txq, &bf_q, false);
  688. continue;
  689. }
  690. /* setup first desc of aggregate */
  691. bf->bf_state.bf_type |= BUF_AGGR;
  692. ath_buf_set_rate(sc, bf, aggr_len);
  693. ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, aggr_len);
  694. /* anchor last desc of aggregate */
  695. ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
  696. ath_tx_txqaddbuf(sc, txq, &bf_q, false);
  697. TX_STAT_INC(txq->axq_qnum, a_aggr);
  698. } while (txq->axq_ampdu_depth < ATH_AGGR_MIN_QDEPTH &&
  699. status != ATH_AGGR_BAW_CLOSED);
  700. }
  701. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  702. u16 tid, u16 *ssn)
  703. {
  704. struct ath_atx_tid *txtid;
  705. struct ath_node *an;
  706. an = (struct ath_node *)sta->drv_priv;
  707. txtid = ATH_AN_2_TID(an, tid);
  708. if (txtid->state & (AGGR_CLEANUP | AGGR_ADDBA_COMPLETE))
  709. return -EAGAIN;
  710. txtid->state |= AGGR_ADDBA_PROGRESS;
  711. txtid->paused = true;
  712. *ssn = txtid->seq_start = txtid->seq_next;
  713. memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
  714. txtid->baw_head = txtid->baw_tail = 0;
  715. return 0;
  716. }
  717. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  718. {
  719. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  720. struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
  721. struct ath_txq *txq = txtid->ac->txq;
  722. if (txtid->state & AGGR_CLEANUP)
  723. return;
  724. if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
  725. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  726. return;
  727. }
  728. spin_lock_bh(&txq->axq_lock);
  729. txtid->paused = true;
  730. /*
  731. * If frames are still being transmitted for this TID, they will be
  732. * cleaned up during tx completion. To prevent race conditions, this
  733. * TID can only be reused after all in-progress subframes have been
  734. * completed.
  735. */
  736. if (txtid->baw_head != txtid->baw_tail)
  737. txtid->state |= AGGR_CLEANUP;
  738. else
  739. txtid->state &= ~AGGR_ADDBA_COMPLETE;
  740. spin_unlock_bh(&txq->axq_lock);
  741. ath_tx_flush_tid(sc, txtid);
  742. }
  743. bool ath_tx_aggr_sleep(struct ath_softc *sc, struct ath_node *an)
  744. {
  745. struct ath_atx_tid *tid;
  746. struct ath_atx_ac *ac;
  747. struct ath_txq *txq;
  748. bool buffered = false;
  749. int tidno;
  750. for (tidno = 0, tid = &an->tid[tidno];
  751. tidno < WME_NUM_TID; tidno++, tid++) {
  752. if (!tid->sched)
  753. continue;
  754. ac = tid->ac;
  755. txq = ac->txq;
  756. spin_lock_bh(&txq->axq_lock);
  757. if (!list_empty(&tid->buf_q))
  758. buffered = true;
  759. tid->sched = false;
  760. list_del(&tid->list);
  761. if (ac->sched) {
  762. ac->sched = false;
  763. list_del(&ac->list);
  764. }
  765. spin_unlock_bh(&txq->axq_lock);
  766. }
  767. return buffered;
  768. }
  769. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an)
  770. {
  771. struct ath_atx_tid *tid;
  772. struct ath_atx_ac *ac;
  773. struct ath_txq *txq;
  774. int tidno;
  775. for (tidno = 0, tid = &an->tid[tidno];
  776. tidno < WME_NUM_TID; tidno++, tid++) {
  777. ac = tid->ac;
  778. txq = ac->txq;
  779. spin_lock_bh(&txq->axq_lock);
  780. ac->clear_ps_filter = true;
  781. if (!list_empty(&tid->buf_q) && !tid->paused) {
  782. ath_tx_queue_tid(txq, tid);
  783. ath_txq_schedule(sc, txq);
  784. }
  785. spin_unlock_bh(&txq->axq_lock);
  786. }
  787. }
  788. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  789. {
  790. struct ath_atx_tid *txtid;
  791. struct ath_node *an;
  792. an = (struct ath_node *)sta->drv_priv;
  793. if (sc->sc_flags & SC_OP_TXAGGR) {
  794. txtid = ATH_AN_2_TID(an, tid);
  795. txtid->baw_size =
  796. IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
  797. txtid->state |= AGGR_ADDBA_COMPLETE;
  798. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  799. ath_tx_resume_tid(sc, txtid);
  800. }
  801. }
  802. /********************/
  803. /* Queue Management */
  804. /********************/
  805. static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
  806. struct ath_txq *txq)
  807. {
  808. struct ath_atx_ac *ac, *ac_tmp;
  809. struct ath_atx_tid *tid, *tid_tmp;
  810. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  811. list_del(&ac->list);
  812. ac->sched = false;
  813. list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
  814. list_del(&tid->list);
  815. tid->sched = false;
  816. ath_tid_drain(sc, txq, tid);
  817. }
  818. }
  819. }
  820. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
  821. {
  822. struct ath_hw *ah = sc->sc_ah;
  823. struct ath_common *common = ath9k_hw_common(ah);
  824. struct ath9k_tx_queue_info qi;
  825. static const int subtype_txq_to_hwq[] = {
  826. [WME_AC_BE] = ATH_TXQ_AC_BE,
  827. [WME_AC_BK] = ATH_TXQ_AC_BK,
  828. [WME_AC_VI] = ATH_TXQ_AC_VI,
  829. [WME_AC_VO] = ATH_TXQ_AC_VO,
  830. };
  831. int axq_qnum, i;
  832. memset(&qi, 0, sizeof(qi));
  833. qi.tqi_subtype = subtype_txq_to_hwq[subtype];
  834. qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
  835. qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
  836. qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
  837. qi.tqi_physCompBuf = 0;
  838. /*
  839. * Enable interrupts only for EOL and DESC conditions.
  840. * We mark tx descriptors to receive a DESC interrupt
  841. * when a tx queue gets deep; otherwise waiting for the
  842. * EOL to reap descriptors. Note that this is done to
  843. * reduce interrupt load and this only defers reaping
  844. * descriptors, never transmitting frames. Aside from
  845. * reducing interrupts this also permits more concurrency.
  846. * The only potential downside is if the tx queue backs
  847. * up in which case the top half of the kernel may backup
  848. * due to a lack of tx descriptors.
  849. *
  850. * The UAPSD queue is an exception, since we take a desc-
  851. * based intr on the EOSP frames.
  852. */
  853. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  854. qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
  855. TXQ_FLAG_TXERRINT_ENABLE;
  856. } else {
  857. if (qtype == ATH9K_TX_QUEUE_UAPSD)
  858. qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
  859. else
  860. qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
  861. TXQ_FLAG_TXDESCINT_ENABLE;
  862. }
  863. axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
  864. if (axq_qnum == -1) {
  865. /*
  866. * NB: don't print a message, this happens
  867. * normally on parts with too few tx queues
  868. */
  869. return NULL;
  870. }
  871. if (axq_qnum >= ARRAY_SIZE(sc->tx.txq)) {
  872. ath_err(common, "qnum %u out of range, max %zu!\n",
  873. axq_qnum, ARRAY_SIZE(sc->tx.txq));
  874. ath9k_hw_releasetxqueue(ah, axq_qnum);
  875. return NULL;
  876. }
  877. if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
  878. struct ath_txq *txq = &sc->tx.txq[axq_qnum];
  879. txq->axq_qnum = axq_qnum;
  880. txq->mac80211_qnum = -1;
  881. txq->axq_link = NULL;
  882. INIT_LIST_HEAD(&txq->axq_q);
  883. INIT_LIST_HEAD(&txq->axq_acq);
  884. spin_lock_init(&txq->axq_lock);
  885. txq->axq_depth = 0;
  886. txq->axq_ampdu_depth = 0;
  887. txq->axq_tx_inprogress = false;
  888. sc->tx.txqsetup |= 1<<axq_qnum;
  889. txq->txq_headidx = txq->txq_tailidx = 0;
  890. for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
  891. INIT_LIST_HEAD(&txq->txq_fifo[i]);
  892. }
  893. return &sc->tx.txq[axq_qnum];
  894. }
  895. int ath_txq_update(struct ath_softc *sc, int qnum,
  896. struct ath9k_tx_queue_info *qinfo)
  897. {
  898. struct ath_hw *ah = sc->sc_ah;
  899. int error = 0;
  900. struct ath9k_tx_queue_info qi;
  901. if (qnum == sc->beacon.beaconq) {
  902. /*
  903. * XXX: for beacon queue, we just save the parameter.
  904. * It will be picked up by ath_beaconq_config when
  905. * it's necessary.
  906. */
  907. sc->beacon.beacon_qi = *qinfo;
  908. return 0;
  909. }
  910. BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
  911. ath9k_hw_get_txq_props(ah, qnum, &qi);
  912. qi.tqi_aifs = qinfo->tqi_aifs;
  913. qi.tqi_cwmin = qinfo->tqi_cwmin;
  914. qi.tqi_cwmax = qinfo->tqi_cwmax;
  915. qi.tqi_burstTime = qinfo->tqi_burstTime;
  916. qi.tqi_readyTime = qinfo->tqi_readyTime;
  917. if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
  918. ath_err(ath9k_hw_common(sc->sc_ah),
  919. "Unable to update hardware queue %u!\n", qnum);
  920. error = -EIO;
  921. } else {
  922. ath9k_hw_resettxqueue(ah, qnum);
  923. }
  924. return error;
  925. }
  926. int ath_cabq_update(struct ath_softc *sc)
  927. {
  928. struct ath9k_tx_queue_info qi;
  929. struct ath_beacon_config *cur_conf = &sc->cur_beacon_conf;
  930. int qnum = sc->beacon.cabq->axq_qnum;
  931. ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
  932. /*
  933. * Ensure the readytime % is within the bounds.
  934. */
  935. if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
  936. sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
  937. else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
  938. sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
  939. qi.tqi_readyTime = (cur_conf->beacon_interval *
  940. sc->config.cabqReadytime) / 100;
  941. ath_txq_update(sc, qnum, &qi);
  942. return 0;
  943. }
  944. static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
  945. {
  946. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
  947. return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
  948. }
  949. static void ath_drain_txq_list(struct ath_softc *sc, struct ath_txq *txq,
  950. struct list_head *list, bool retry_tx)
  951. __releases(txq->axq_lock)
  952. __acquires(txq->axq_lock)
  953. {
  954. struct ath_buf *bf, *lastbf;
  955. struct list_head bf_head;
  956. struct ath_tx_status ts;
  957. memset(&ts, 0, sizeof(ts));
  958. INIT_LIST_HEAD(&bf_head);
  959. while (!list_empty(list)) {
  960. bf = list_first_entry(list, struct ath_buf, list);
  961. if (bf->bf_stale) {
  962. list_del(&bf->list);
  963. ath_tx_return_buffer(sc, bf);
  964. continue;
  965. }
  966. lastbf = bf->bf_lastbf;
  967. list_cut_position(&bf_head, list, &lastbf->list);
  968. txq->axq_depth--;
  969. if (bf_is_ampdu_not_probing(bf))
  970. txq->axq_ampdu_depth--;
  971. spin_unlock_bh(&txq->axq_lock);
  972. if (bf_isampdu(bf))
  973. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0,
  974. retry_tx);
  975. else
  976. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  977. spin_lock_bh(&txq->axq_lock);
  978. }
  979. }
  980. /*
  981. * Drain a given TX queue (could be Beacon or Data)
  982. *
  983. * This assumes output has been stopped and
  984. * we do not need to block ath_tx_tasklet.
  985. */
  986. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
  987. {
  988. spin_lock_bh(&txq->axq_lock);
  989. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  990. int idx = txq->txq_tailidx;
  991. while (!list_empty(&txq->txq_fifo[idx])) {
  992. ath_drain_txq_list(sc, txq, &txq->txq_fifo[idx],
  993. retry_tx);
  994. INCR(idx, ATH_TXFIFO_DEPTH);
  995. }
  996. txq->txq_tailidx = idx;
  997. }
  998. txq->axq_link = NULL;
  999. txq->axq_tx_inprogress = false;
  1000. ath_drain_txq_list(sc, txq, &txq->axq_q, retry_tx);
  1001. /* flush any pending frames if aggregation is enabled */
  1002. if ((sc->sc_flags & SC_OP_TXAGGR) && !retry_tx)
  1003. ath_txq_drain_pending_buffers(sc, txq);
  1004. spin_unlock_bh(&txq->axq_lock);
  1005. }
  1006. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
  1007. {
  1008. struct ath_hw *ah = sc->sc_ah;
  1009. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1010. struct ath_txq *txq;
  1011. int i, npend = 0;
  1012. if (sc->sc_flags & SC_OP_INVALID)
  1013. return true;
  1014. ath9k_hw_abort_tx_dma(ah);
  1015. /* Check if any queue remains active */
  1016. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1017. if (!ATH_TXQ_SETUP(sc, i))
  1018. continue;
  1019. npend += ath9k_hw_numtxpending(ah, sc->tx.txq[i].axq_qnum);
  1020. }
  1021. if (npend)
  1022. ath_err(common, "Failed to stop TX DMA!\n");
  1023. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1024. if (!ATH_TXQ_SETUP(sc, i))
  1025. continue;
  1026. /*
  1027. * The caller will resume queues with ieee80211_wake_queues.
  1028. * Mark the queue as not stopped to prevent ath_tx_complete
  1029. * from waking the queue too early.
  1030. */
  1031. txq = &sc->tx.txq[i];
  1032. txq->stopped = false;
  1033. ath_draintxq(sc, txq, retry_tx);
  1034. }
  1035. return !npend;
  1036. }
  1037. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
  1038. {
  1039. ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
  1040. sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
  1041. }
  1042. /* For each axq_acq entry, for each tid, try to schedule packets
  1043. * for transmit until ampdu_depth has reached min Q depth.
  1044. */
  1045. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
  1046. {
  1047. struct ath_atx_ac *ac, *ac_tmp, *last_ac;
  1048. struct ath_atx_tid *tid, *last_tid;
  1049. if (list_empty(&txq->axq_acq) ||
  1050. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1051. return;
  1052. ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
  1053. last_ac = list_entry(txq->axq_acq.prev, struct ath_atx_ac, list);
  1054. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  1055. last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
  1056. list_del(&ac->list);
  1057. ac->sched = false;
  1058. while (!list_empty(&ac->tid_q)) {
  1059. tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
  1060. list);
  1061. list_del(&tid->list);
  1062. tid->sched = false;
  1063. if (tid->paused)
  1064. continue;
  1065. ath_tx_sched_aggr(sc, txq, tid);
  1066. /*
  1067. * add tid to round-robin queue if more frames
  1068. * are pending for the tid
  1069. */
  1070. if (!list_empty(&tid->buf_q))
  1071. ath_tx_queue_tid(txq, tid);
  1072. if (tid == last_tid ||
  1073. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1074. break;
  1075. }
  1076. if (!list_empty(&ac->tid_q)) {
  1077. if (!ac->sched) {
  1078. ac->sched = true;
  1079. list_add_tail(&ac->list, &txq->axq_acq);
  1080. }
  1081. }
  1082. if (ac == last_ac ||
  1083. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1084. return;
  1085. }
  1086. }
  1087. /***********/
  1088. /* TX, DMA */
  1089. /***********/
  1090. /*
  1091. * Insert a chain of ath_buf (descriptors) on a txq and
  1092. * assume the descriptors are already chained together by caller.
  1093. */
  1094. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  1095. struct list_head *head, bool internal)
  1096. {
  1097. struct ath_hw *ah = sc->sc_ah;
  1098. struct ath_common *common = ath9k_hw_common(ah);
  1099. struct ath_buf *bf, *bf_last;
  1100. bool puttxbuf = false;
  1101. bool edma;
  1102. /*
  1103. * Insert the frame on the outbound list and
  1104. * pass it on to the hardware.
  1105. */
  1106. if (list_empty(head))
  1107. return;
  1108. edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
  1109. bf = list_first_entry(head, struct ath_buf, list);
  1110. bf_last = list_entry(head->prev, struct ath_buf, list);
  1111. ath_dbg(common, ATH_DBG_QUEUE,
  1112. "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
  1113. if (edma && list_empty(&txq->txq_fifo[txq->txq_headidx])) {
  1114. list_splice_tail_init(head, &txq->txq_fifo[txq->txq_headidx]);
  1115. INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
  1116. puttxbuf = true;
  1117. } else {
  1118. list_splice_tail_init(head, &txq->axq_q);
  1119. if (txq->axq_link) {
  1120. ath9k_hw_set_desc_link(ah, txq->axq_link, bf->bf_daddr);
  1121. ath_dbg(common, ATH_DBG_XMIT,
  1122. "link[%u] (%p)=%llx (%p)\n",
  1123. txq->axq_qnum, txq->axq_link,
  1124. ito64(bf->bf_daddr), bf->bf_desc);
  1125. } else if (!edma)
  1126. puttxbuf = true;
  1127. txq->axq_link = bf_last->bf_desc;
  1128. }
  1129. if (puttxbuf) {
  1130. TX_STAT_INC(txq->axq_qnum, puttxbuf);
  1131. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1132. ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
  1133. txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
  1134. }
  1135. if (!edma) {
  1136. TX_STAT_INC(txq->axq_qnum, txstart);
  1137. ath9k_hw_txstart(ah, txq->axq_qnum);
  1138. }
  1139. if (!internal) {
  1140. txq->axq_depth++;
  1141. if (bf_is_ampdu_not_probing(bf))
  1142. txq->axq_ampdu_depth++;
  1143. }
  1144. }
  1145. static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
  1146. struct ath_buf *bf, struct ath_tx_control *txctl)
  1147. {
  1148. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  1149. struct list_head bf_head;
  1150. bf->bf_state.bf_type |= BUF_AMPDU;
  1151. /*
  1152. * Do not queue to h/w when any of the following conditions is true:
  1153. * - there are pending frames in software queue
  1154. * - the TID is currently paused for ADDBA/BAR request
  1155. * - seqno is not within block-ack window
  1156. * - h/w queue depth exceeds low water mark
  1157. */
  1158. if (!list_empty(&tid->buf_q) || tid->paused ||
  1159. !BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno) ||
  1160. txctl->txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) {
  1161. /*
  1162. * Add this frame to software queue for scheduling later
  1163. * for aggregation.
  1164. */
  1165. TX_STAT_INC(txctl->txq->axq_qnum, a_queued_sw);
  1166. list_add_tail(&bf->list, &tid->buf_q);
  1167. ath_tx_queue_tid(txctl->txq, tid);
  1168. return;
  1169. }
  1170. INIT_LIST_HEAD(&bf_head);
  1171. list_add(&bf->list, &bf_head);
  1172. /* Add sub-frame to BAW */
  1173. if (!fi->retries)
  1174. ath_tx_addto_baw(sc, tid, fi->seqno);
  1175. /* Queue to h/w without aggregation */
  1176. TX_STAT_INC(txctl->txq->axq_qnum, a_queued_hw);
  1177. bf->bf_lastbf = bf;
  1178. ath_buf_set_rate(sc, bf, fi->framelen);
  1179. ath_tx_txqaddbuf(sc, txctl->txq, &bf_head, false);
  1180. }
  1181. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  1182. struct ath_atx_tid *tid,
  1183. struct list_head *bf_head)
  1184. {
  1185. struct ath_frame_info *fi;
  1186. struct ath_buf *bf;
  1187. bf = list_first_entry(bf_head, struct ath_buf, list);
  1188. bf->bf_state.bf_type &= ~BUF_AMPDU;
  1189. /* update starting sequence number for subsequent ADDBA request */
  1190. if (tid)
  1191. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  1192. bf->bf_lastbf = bf;
  1193. fi = get_frame_info(bf->bf_mpdu);
  1194. ath_buf_set_rate(sc, bf, fi->framelen);
  1195. ath_tx_txqaddbuf(sc, txq, bf_head, false);
  1196. TX_STAT_INC(txq->axq_qnum, queued);
  1197. }
  1198. static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1199. {
  1200. struct ieee80211_hdr *hdr;
  1201. enum ath9k_pkt_type htype;
  1202. __le16 fc;
  1203. hdr = (struct ieee80211_hdr *)skb->data;
  1204. fc = hdr->frame_control;
  1205. if (ieee80211_is_beacon(fc))
  1206. htype = ATH9K_PKT_TYPE_BEACON;
  1207. else if (ieee80211_is_probe_resp(fc))
  1208. htype = ATH9K_PKT_TYPE_PROBE_RESP;
  1209. else if (ieee80211_is_atim(fc))
  1210. htype = ATH9K_PKT_TYPE_ATIM;
  1211. else if (ieee80211_is_pspoll(fc))
  1212. htype = ATH9K_PKT_TYPE_PSPOLL;
  1213. else
  1214. htype = ATH9K_PKT_TYPE_NORMAL;
  1215. return htype;
  1216. }
  1217. static void setup_frame_info(struct ieee80211_hw *hw, struct sk_buff *skb,
  1218. int framelen)
  1219. {
  1220. struct ath_softc *sc = hw->priv;
  1221. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1222. struct ieee80211_sta *sta = tx_info->control.sta;
  1223. struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
  1224. struct ieee80211_hdr *hdr;
  1225. struct ath_frame_info *fi = get_frame_info(skb);
  1226. struct ath_node *an = NULL;
  1227. struct ath_atx_tid *tid;
  1228. enum ath9k_key_type keytype;
  1229. u16 seqno = 0;
  1230. u8 tidno;
  1231. keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
  1232. if (sta)
  1233. an = (struct ath_node *) sta->drv_priv;
  1234. hdr = (struct ieee80211_hdr *)skb->data;
  1235. if (an && ieee80211_is_data_qos(hdr->frame_control) &&
  1236. conf_is_ht(&hw->conf) && (sc->sc_flags & SC_OP_TXAGGR)) {
  1237. tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
  1238. /*
  1239. * Override seqno set by upper layer with the one
  1240. * in tx aggregation state.
  1241. */
  1242. tid = ATH_AN_2_TID(an, tidno);
  1243. seqno = tid->seq_next;
  1244. hdr->seq_ctrl = cpu_to_le16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
  1245. INCR(tid->seq_next, IEEE80211_SEQ_MAX);
  1246. }
  1247. memset(fi, 0, sizeof(*fi));
  1248. if (hw_key)
  1249. fi->keyix = hw_key->hw_key_idx;
  1250. else if (an && ieee80211_is_data(hdr->frame_control) && an->ps_key > 0)
  1251. fi->keyix = an->ps_key;
  1252. else
  1253. fi->keyix = ATH9K_TXKEYIX_INVALID;
  1254. fi->keytype = keytype;
  1255. fi->framelen = framelen;
  1256. fi->seqno = seqno;
  1257. }
  1258. static int setup_tx_flags(struct sk_buff *skb)
  1259. {
  1260. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1261. int flags = 0;
  1262. flags |= ATH9K_TXDESC_INTREQ;
  1263. if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
  1264. flags |= ATH9K_TXDESC_NOACK;
  1265. if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
  1266. flags |= ATH9K_TXDESC_LDPC;
  1267. return flags;
  1268. }
  1269. /*
  1270. * rix - rate index
  1271. * pktlen - total bytes (delims + data + fcs + pads + pad delims)
  1272. * width - 0 for 20 MHz, 1 for 40 MHz
  1273. * half_gi - to use 4us v/s 3.6 us for symbol time
  1274. */
  1275. static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
  1276. int width, int half_gi, bool shortPreamble)
  1277. {
  1278. u32 nbits, nsymbits, duration, nsymbols;
  1279. int streams;
  1280. /* find number of symbols: PLCP + data */
  1281. streams = HT_RC_2_STREAMS(rix);
  1282. nbits = (pktlen << 3) + OFDM_PLCP_BITS;
  1283. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  1284. nsymbols = (nbits + nsymbits - 1) / nsymbits;
  1285. if (!half_gi)
  1286. duration = SYMBOL_TIME(nsymbols);
  1287. else
  1288. duration = SYMBOL_TIME_HALFGI(nsymbols);
  1289. /* addup duration for legacy/ht training and signal fields */
  1290. duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  1291. return duration;
  1292. }
  1293. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
  1294. {
  1295. struct ath_hw *ah = sc->sc_ah;
  1296. struct ath9k_channel *curchan = ah->curchan;
  1297. if ((sc->sc_flags & SC_OP_ENABLE_APM) &&
  1298. (curchan->channelFlags & CHANNEL_5GHZ) &&
  1299. (chainmask == 0x7) && (rate < 0x90))
  1300. return 0x3;
  1301. else
  1302. return chainmask;
  1303. }
  1304. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len)
  1305. {
  1306. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1307. struct ath9k_11n_rate_series series[4];
  1308. struct sk_buff *skb;
  1309. struct ieee80211_tx_info *tx_info;
  1310. struct ieee80211_tx_rate *rates;
  1311. const struct ieee80211_rate *rate;
  1312. struct ieee80211_hdr *hdr;
  1313. int i, flags = 0;
  1314. u8 rix = 0, ctsrate = 0;
  1315. bool is_pspoll;
  1316. memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
  1317. skb = bf->bf_mpdu;
  1318. tx_info = IEEE80211_SKB_CB(skb);
  1319. rates = tx_info->control.rates;
  1320. hdr = (struct ieee80211_hdr *)skb->data;
  1321. is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
  1322. /*
  1323. * We check if Short Preamble is needed for the CTS rate by
  1324. * checking the BSS's global flag.
  1325. * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
  1326. */
  1327. rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
  1328. ctsrate = rate->hw_value;
  1329. if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
  1330. ctsrate |= rate->hw_value_short;
  1331. for (i = 0; i < 4; i++) {
  1332. bool is_40, is_sgi, is_sp;
  1333. int phy;
  1334. if (!rates[i].count || (rates[i].idx < 0))
  1335. continue;
  1336. rix = rates[i].idx;
  1337. series[i].Tries = rates[i].count;
  1338. if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1339. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1340. flags |= ATH9K_TXDESC_RTSENA;
  1341. } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1342. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1343. flags |= ATH9K_TXDESC_CTSENA;
  1344. }
  1345. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  1346. series[i].RateFlags |= ATH9K_RATESERIES_2040;
  1347. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  1348. series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
  1349. is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
  1350. is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
  1351. is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1352. if (rates[i].flags & IEEE80211_TX_RC_MCS) {
  1353. /* MCS rates */
  1354. series[i].Rate = rix | 0x80;
  1355. series[i].ChSel = ath_txchainmask_reduction(sc,
  1356. common->tx_chainmask, series[i].Rate);
  1357. series[i].PktDuration = ath_pkt_duration(sc, rix, len,
  1358. is_40, is_sgi, is_sp);
  1359. if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
  1360. series[i].RateFlags |= ATH9K_RATESERIES_STBC;
  1361. continue;
  1362. }
  1363. /* legacy rates */
  1364. if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
  1365. !(rate->flags & IEEE80211_RATE_ERP_G))
  1366. phy = WLAN_RC_PHY_CCK;
  1367. else
  1368. phy = WLAN_RC_PHY_OFDM;
  1369. rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
  1370. series[i].Rate = rate->hw_value;
  1371. if (rate->hw_value_short) {
  1372. if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  1373. series[i].Rate |= rate->hw_value_short;
  1374. } else {
  1375. is_sp = false;
  1376. }
  1377. if (bf->bf_state.bfs_paprd)
  1378. series[i].ChSel = common->tx_chainmask;
  1379. else
  1380. series[i].ChSel = ath_txchainmask_reduction(sc,
  1381. common->tx_chainmask, series[i].Rate);
  1382. series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
  1383. phy, rate->bitrate * 100, len, rix, is_sp);
  1384. }
  1385. /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
  1386. if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
  1387. flags &= ~ATH9K_TXDESC_RTSENA;
  1388. /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
  1389. if (flags & ATH9K_TXDESC_RTSENA)
  1390. flags &= ~ATH9K_TXDESC_CTSENA;
  1391. /* set dur_update_en for l-sig computation except for PS-Poll frames */
  1392. ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
  1393. bf->bf_lastbf->bf_desc,
  1394. !is_pspoll, ctsrate,
  1395. 0, series, 4, flags);
  1396. }
  1397. static struct ath_buf *ath_tx_setup_buffer(struct ieee80211_hw *hw,
  1398. struct ath_txq *txq,
  1399. struct sk_buff *skb)
  1400. {
  1401. struct ath_softc *sc = hw->priv;
  1402. struct ath_hw *ah = sc->sc_ah;
  1403. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1404. struct ath_frame_info *fi = get_frame_info(skb);
  1405. struct ath_buf *bf;
  1406. struct ath_desc *ds;
  1407. int frm_type;
  1408. bf = ath_tx_get_buffer(sc);
  1409. if (!bf) {
  1410. ath_dbg(common, ATH_DBG_XMIT, "TX buffers are full\n");
  1411. return NULL;
  1412. }
  1413. ATH_TXBUF_RESET(bf);
  1414. bf->bf_flags = setup_tx_flags(skb);
  1415. bf->bf_mpdu = skb;
  1416. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  1417. skb->len, DMA_TO_DEVICE);
  1418. if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
  1419. bf->bf_mpdu = NULL;
  1420. bf->bf_buf_addr = 0;
  1421. ath_err(ath9k_hw_common(sc->sc_ah),
  1422. "dma_mapping_error() on TX\n");
  1423. ath_tx_return_buffer(sc, bf);
  1424. return NULL;
  1425. }
  1426. frm_type = get_hw_packet_type(skb);
  1427. ds = bf->bf_desc;
  1428. ath9k_hw_set_desc_link(ah, ds, 0);
  1429. ath9k_hw_set11n_txdesc(ah, ds, fi->framelen, frm_type, MAX_RATE_POWER,
  1430. fi->keyix, fi->keytype, bf->bf_flags);
  1431. ath9k_hw_filltxdesc(ah, ds,
  1432. skb->len, /* segment length */
  1433. true, /* first segment */
  1434. true, /* last segment */
  1435. ds, /* first descriptor */
  1436. bf->bf_buf_addr,
  1437. txq->axq_qnum);
  1438. return bf;
  1439. }
  1440. /* FIXME: tx power */
  1441. static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
  1442. struct ath_tx_control *txctl)
  1443. {
  1444. struct sk_buff *skb = bf->bf_mpdu;
  1445. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1446. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1447. struct list_head bf_head;
  1448. struct ath_atx_tid *tid = NULL;
  1449. u8 tidno;
  1450. spin_lock_bh(&txctl->txq->axq_lock);
  1451. if ((sc->sc_flags & SC_OP_TXAGGR) && txctl->an &&
  1452. ieee80211_is_data_qos(hdr->frame_control)) {
  1453. tidno = ieee80211_get_qos_ctl(hdr)[0] &
  1454. IEEE80211_QOS_CTL_TID_MASK;
  1455. tid = ATH_AN_2_TID(txctl->an, tidno);
  1456. WARN_ON(tid->ac->txq != txctl->txq);
  1457. }
  1458. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && tid) {
  1459. /*
  1460. * Try aggregation if it's a unicast data frame
  1461. * and the destination is HT capable.
  1462. */
  1463. ath_tx_send_ampdu(sc, tid, bf, txctl);
  1464. } else {
  1465. INIT_LIST_HEAD(&bf_head);
  1466. list_add_tail(&bf->list, &bf_head);
  1467. bf->bf_state.bfs_ftype = txctl->frame_type;
  1468. bf->bf_state.bfs_paprd = txctl->paprd;
  1469. if (bf->bf_state.bfs_paprd)
  1470. ar9003_hw_set_paprd_txdesc(sc->sc_ah, bf->bf_desc,
  1471. bf->bf_state.bfs_paprd);
  1472. if (txctl->paprd)
  1473. bf->bf_state.bfs_paprd_timestamp = jiffies;
  1474. if (tx_info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT)
  1475. ath9k_hw_set_clrdmask(sc->sc_ah, bf->bf_desc, true);
  1476. ath_tx_send_normal(sc, txctl->txq, tid, &bf_head);
  1477. }
  1478. spin_unlock_bh(&txctl->txq->axq_lock);
  1479. }
  1480. /* Upon failure caller should free skb */
  1481. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  1482. struct ath_tx_control *txctl)
  1483. {
  1484. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1485. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1486. struct ieee80211_sta *sta = info->control.sta;
  1487. struct ieee80211_vif *vif = info->control.vif;
  1488. struct ath_softc *sc = hw->priv;
  1489. struct ath_txq *txq = txctl->txq;
  1490. struct ath_buf *bf;
  1491. int padpos, padsize;
  1492. int frmlen = skb->len + FCS_LEN;
  1493. int q;
  1494. /* NOTE: sta can be NULL according to net/mac80211.h */
  1495. if (sta)
  1496. txctl->an = (struct ath_node *)sta->drv_priv;
  1497. if (info->control.hw_key)
  1498. frmlen += info->control.hw_key->icv_len;
  1499. /*
  1500. * As a temporary workaround, assign seq# here; this will likely need
  1501. * to be cleaned up to work better with Beacon transmission and virtual
  1502. * BSSes.
  1503. */
  1504. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1505. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1506. sc->tx.seq_no += 0x10;
  1507. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1508. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1509. }
  1510. /* Add the padding after the header if this is not already done */
  1511. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1512. padsize = padpos & 3;
  1513. if (padsize && skb->len > padpos) {
  1514. if (skb_headroom(skb) < padsize)
  1515. return -ENOMEM;
  1516. skb_push(skb, padsize);
  1517. memmove(skb->data, skb->data + padsize, padpos);
  1518. }
  1519. if ((vif && vif->type != NL80211_IFTYPE_AP &&
  1520. vif->type != NL80211_IFTYPE_AP_VLAN) ||
  1521. !ieee80211_is_data(hdr->frame_control))
  1522. info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
  1523. setup_frame_info(hw, skb, frmlen);
  1524. /*
  1525. * At this point, the vif, hw_key and sta pointers in the tx control
  1526. * info are no longer valid (overwritten by the ath_frame_info data.
  1527. */
  1528. bf = ath_tx_setup_buffer(hw, txctl->txq, skb);
  1529. if (unlikely(!bf))
  1530. return -ENOMEM;
  1531. q = skb_get_queue_mapping(skb);
  1532. spin_lock_bh(&txq->axq_lock);
  1533. if (txq == sc->tx.txq_map[q] &&
  1534. ++txq->pending_frames > ATH_MAX_QDEPTH && !txq->stopped) {
  1535. ieee80211_stop_queue(sc->hw, q);
  1536. txq->stopped = 1;
  1537. }
  1538. spin_unlock_bh(&txq->axq_lock);
  1539. ath_tx_start_dma(sc, bf, txctl);
  1540. return 0;
  1541. }
  1542. /*****************/
  1543. /* TX Completion */
  1544. /*****************/
  1545. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  1546. int tx_flags, int ftype, struct ath_txq *txq)
  1547. {
  1548. struct ieee80211_hw *hw = sc->hw;
  1549. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1550. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1551. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1552. int q, padpos, padsize;
  1553. ath_dbg(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
  1554. if (tx_flags & ATH_TX_BAR)
  1555. tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1556. if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
  1557. /* Frame was ACKed */
  1558. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  1559. }
  1560. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1561. padsize = padpos & 3;
  1562. if (padsize && skb->len>padpos+padsize) {
  1563. /*
  1564. * Remove MAC header padding before giving the frame back to
  1565. * mac80211.
  1566. */
  1567. memmove(skb->data + padsize, skb->data, padpos);
  1568. skb_pull(skb, padsize);
  1569. }
  1570. if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
  1571. sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
  1572. ath_dbg(common, ATH_DBG_PS,
  1573. "Going back to sleep after having received TX status (0x%lx)\n",
  1574. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1575. PS_WAIT_FOR_CAB |
  1576. PS_WAIT_FOR_PSPOLL_DATA |
  1577. PS_WAIT_FOR_TX_ACK));
  1578. }
  1579. q = skb_get_queue_mapping(skb);
  1580. if (txq == sc->tx.txq_map[q]) {
  1581. spin_lock_bh(&txq->axq_lock);
  1582. if (WARN_ON(--txq->pending_frames < 0))
  1583. txq->pending_frames = 0;
  1584. if (txq->stopped && txq->pending_frames < ATH_MAX_QDEPTH) {
  1585. ieee80211_wake_queue(sc->hw, q);
  1586. txq->stopped = 0;
  1587. }
  1588. spin_unlock_bh(&txq->axq_lock);
  1589. }
  1590. ieee80211_tx_status(hw, skb);
  1591. }
  1592. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  1593. struct ath_txq *txq, struct list_head *bf_q,
  1594. struct ath_tx_status *ts, int txok, int sendbar)
  1595. {
  1596. struct sk_buff *skb = bf->bf_mpdu;
  1597. unsigned long flags;
  1598. int tx_flags = 0;
  1599. if (sendbar)
  1600. tx_flags = ATH_TX_BAR;
  1601. if (!txok) {
  1602. tx_flags |= ATH_TX_ERROR;
  1603. if (bf_isxretried(bf))
  1604. tx_flags |= ATH_TX_XRETRY;
  1605. }
  1606. dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
  1607. bf->bf_buf_addr = 0;
  1608. if (bf->bf_state.bfs_paprd) {
  1609. if (time_after(jiffies,
  1610. bf->bf_state.bfs_paprd_timestamp +
  1611. msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
  1612. dev_kfree_skb_any(skb);
  1613. else
  1614. complete(&sc->paprd_complete);
  1615. } else {
  1616. ath_debug_stat_tx(sc, bf, ts, txq);
  1617. ath_tx_complete(sc, skb, tx_flags,
  1618. bf->bf_state.bfs_ftype, txq);
  1619. }
  1620. /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
  1621. * accidentally reference it later.
  1622. */
  1623. bf->bf_mpdu = NULL;
  1624. /*
  1625. * Return the list of ath_buf of this mpdu to free queue
  1626. */
  1627. spin_lock_irqsave(&sc->tx.txbuflock, flags);
  1628. list_splice_tail_init(bf_q, &sc->tx.txbuf);
  1629. spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
  1630. }
  1631. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  1632. struct ath_tx_status *ts, int nframes, int nbad,
  1633. int txok, bool update_rc)
  1634. {
  1635. struct sk_buff *skb = bf->bf_mpdu;
  1636. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1637. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1638. struct ieee80211_hw *hw = sc->hw;
  1639. struct ath_hw *ah = sc->sc_ah;
  1640. u8 i, tx_rateindex;
  1641. if (txok)
  1642. tx_info->status.ack_signal = ts->ts_rssi;
  1643. tx_rateindex = ts->ts_rateindex;
  1644. WARN_ON(tx_rateindex >= hw->max_rates);
  1645. if (ts->ts_status & ATH9K_TXERR_FILT)
  1646. tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1647. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc) {
  1648. tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
  1649. BUG_ON(nbad > nframes);
  1650. tx_info->status.ampdu_len = nframes;
  1651. tx_info->status.ampdu_ack_len = nframes - nbad;
  1652. }
  1653. if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
  1654. (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
  1655. /*
  1656. * If an underrun error is seen assume it as an excessive
  1657. * retry only if max frame trigger level has been reached
  1658. * (2 KB for single stream, and 4 KB for dual stream).
  1659. * Adjust the long retry as if the frame was tried
  1660. * hw->max_rate_tries times to affect how rate control updates
  1661. * PER for the failed rate.
  1662. * In case of congestion on the bus penalizing this type of
  1663. * underruns should help hardware actually transmit new frames
  1664. * successfully by eventually preferring slower rates.
  1665. * This itself should also alleviate congestion on the bus.
  1666. */
  1667. if (ieee80211_is_data(hdr->frame_control) &&
  1668. (ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
  1669. ATH9K_TX_DELIM_UNDERRUN)) &&
  1670. ah->tx_trig_level >= sc->sc_ah->config.max_txtrig_level)
  1671. tx_info->status.rates[tx_rateindex].count =
  1672. hw->max_rate_tries;
  1673. }
  1674. for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
  1675. tx_info->status.rates[i].count = 0;
  1676. tx_info->status.rates[i].idx = -1;
  1677. }
  1678. tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
  1679. }
  1680. static void ath_tx_process_buffer(struct ath_softc *sc, struct ath_txq *txq,
  1681. struct ath_tx_status *ts, struct ath_buf *bf,
  1682. struct list_head *bf_head)
  1683. __releases(txq->axq_lock)
  1684. __acquires(txq->axq_lock)
  1685. {
  1686. int txok;
  1687. txq->axq_depth--;
  1688. txok = !(ts->ts_status & ATH9K_TXERR_MASK);
  1689. txq->axq_tx_inprogress = false;
  1690. if (bf_is_ampdu_not_probing(bf))
  1691. txq->axq_ampdu_depth--;
  1692. spin_unlock_bh(&txq->axq_lock);
  1693. if (!bf_isampdu(bf)) {
  1694. /*
  1695. * This frame is sent out as a single frame.
  1696. * Use hardware retry status for this frame.
  1697. */
  1698. if (ts->ts_status & ATH9K_TXERR_XRETRY)
  1699. bf->bf_state.bf_type |= BUF_XRETRY;
  1700. ath_tx_rc_status(sc, bf, ts, 1, txok ? 0 : 1, txok, true);
  1701. ath_tx_complete_buf(sc, bf, txq, bf_head, ts, txok, 0);
  1702. } else
  1703. ath_tx_complete_aggr(sc, txq, bf, bf_head, ts, txok, true);
  1704. spin_lock_bh(&txq->axq_lock);
  1705. if (sc->sc_flags & SC_OP_TXAGGR)
  1706. ath_txq_schedule(sc, txq);
  1707. }
  1708. static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
  1709. {
  1710. struct ath_hw *ah = sc->sc_ah;
  1711. struct ath_common *common = ath9k_hw_common(ah);
  1712. struct ath_buf *bf, *lastbf, *bf_held = NULL;
  1713. struct list_head bf_head;
  1714. struct ath_desc *ds;
  1715. struct ath_tx_status ts;
  1716. int status;
  1717. ath_dbg(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
  1718. txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
  1719. txq->axq_link);
  1720. spin_lock_bh(&txq->axq_lock);
  1721. for (;;) {
  1722. if (list_empty(&txq->axq_q)) {
  1723. txq->axq_link = NULL;
  1724. if (sc->sc_flags & SC_OP_TXAGGR)
  1725. ath_txq_schedule(sc, txq);
  1726. break;
  1727. }
  1728. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  1729. /*
  1730. * There is a race condition that a BH gets scheduled
  1731. * after sw writes TxE and before hw re-load the last
  1732. * descriptor to get the newly chained one.
  1733. * Software must keep the last DONE descriptor as a
  1734. * holding descriptor - software does so by marking
  1735. * it with the STALE flag.
  1736. */
  1737. bf_held = NULL;
  1738. if (bf->bf_stale) {
  1739. bf_held = bf;
  1740. if (list_is_last(&bf_held->list, &txq->axq_q))
  1741. break;
  1742. bf = list_entry(bf_held->list.next, struct ath_buf,
  1743. list);
  1744. }
  1745. lastbf = bf->bf_lastbf;
  1746. ds = lastbf->bf_desc;
  1747. memset(&ts, 0, sizeof(ts));
  1748. status = ath9k_hw_txprocdesc(ah, ds, &ts);
  1749. if (status == -EINPROGRESS)
  1750. break;
  1751. TX_STAT_INC(txq->axq_qnum, txprocdesc);
  1752. /*
  1753. * Remove ath_buf's of the same transmit unit from txq,
  1754. * however leave the last descriptor back as the holding
  1755. * descriptor for hw.
  1756. */
  1757. lastbf->bf_stale = true;
  1758. INIT_LIST_HEAD(&bf_head);
  1759. if (!list_is_singular(&lastbf->list))
  1760. list_cut_position(&bf_head,
  1761. &txq->axq_q, lastbf->list.prev);
  1762. if (bf_held) {
  1763. list_del(&bf_held->list);
  1764. ath_tx_return_buffer(sc, bf_held);
  1765. }
  1766. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  1767. }
  1768. spin_unlock_bh(&txq->axq_lock);
  1769. }
  1770. static void ath_tx_complete_poll_work(struct work_struct *work)
  1771. {
  1772. struct ath_softc *sc = container_of(work, struct ath_softc,
  1773. tx_complete_work.work);
  1774. struct ath_txq *txq;
  1775. int i;
  1776. bool needreset = false;
  1777. #ifdef CONFIG_ATH9K_DEBUGFS
  1778. sc->tx_complete_poll_work_seen++;
  1779. #endif
  1780. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1781. if (ATH_TXQ_SETUP(sc, i)) {
  1782. txq = &sc->tx.txq[i];
  1783. spin_lock_bh(&txq->axq_lock);
  1784. if (txq->axq_depth) {
  1785. if (txq->axq_tx_inprogress) {
  1786. needreset = true;
  1787. spin_unlock_bh(&txq->axq_lock);
  1788. break;
  1789. } else {
  1790. txq->axq_tx_inprogress = true;
  1791. }
  1792. }
  1793. spin_unlock_bh(&txq->axq_lock);
  1794. }
  1795. if (needreset) {
  1796. ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
  1797. "tx hung, resetting the chip\n");
  1798. spin_lock_bh(&sc->sc_pcu_lock);
  1799. ath_reset(sc, true);
  1800. spin_unlock_bh(&sc->sc_pcu_lock);
  1801. }
  1802. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  1803. msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
  1804. }
  1805. void ath_tx_tasklet(struct ath_softc *sc)
  1806. {
  1807. int i;
  1808. u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
  1809. ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
  1810. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1811. if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
  1812. ath_tx_processq(sc, &sc->tx.txq[i]);
  1813. }
  1814. }
  1815. void ath_tx_edma_tasklet(struct ath_softc *sc)
  1816. {
  1817. struct ath_tx_status ts;
  1818. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1819. struct ath_hw *ah = sc->sc_ah;
  1820. struct ath_txq *txq;
  1821. struct ath_buf *bf, *lastbf;
  1822. struct list_head bf_head;
  1823. int status;
  1824. for (;;) {
  1825. status = ath9k_hw_txprocdesc(ah, NULL, (void *)&ts);
  1826. if (status == -EINPROGRESS)
  1827. break;
  1828. if (status == -EIO) {
  1829. ath_dbg(common, ATH_DBG_XMIT,
  1830. "Error processing tx status\n");
  1831. break;
  1832. }
  1833. /* Skip beacon completions */
  1834. if (ts.qid == sc->beacon.beaconq)
  1835. continue;
  1836. txq = &sc->tx.txq[ts.qid];
  1837. spin_lock_bh(&txq->axq_lock);
  1838. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  1839. spin_unlock_bh(&txq->axq_lock);
  1840. return;
  1841. }
  1842. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  1843. struct ath_buf, list);
  1844. lastbf = bf->bf_lastbf;
  1845. INIT_LIST_HEAD(&bf_head);
  1846. list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
  1847. &lastbf->list);
  1848. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  1849. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  1850. if (!list_empty(&txq->axq_q)) {
  1851. struct list_head bf_q;
  1852. INIT_LIST_HEAD(&bf_q);
  1853. txq->axq_link = NULL;
  1854. list_splice_tail_init(&txq->axq_q, &bf_q);
  1855. ath_tx_txqaddbuf(sc, txq, &bf_q, true);
  1856. }
  1857. }
  1858. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  1859. spin_unlock_bh(&txq->axq_lock);
  1860. }
  1861. }
  1862. /*****************/
  1863. /* Init, Cleanup */
  1864. /*****************/
  1865. static int ath_txstatus_setup(struct ath_softc *sc, int size)
  1866. {
  1867. struct ath_descdma *dd = &sc->txsdma;
  1868. u8 txs_len = sc->sc_ah->caps.txs_len;
  1869. dd->dd_desc_len = size * txs_len;
  1870. dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
  1871. &dd->dd_desc_paddr, GFP_KERNEL);
  1872. if (!dd->dd_desc)
  1873. return -ENOMEM;
  1874. return 0;
  1875. }
  1876. static int ath_tx_edma_init(struct ath_softc *sc)
  1877. {
  1878. int err;
  1879. err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
  1880. if (!err)
  1881. ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
  1882. sc->txsdma.dd_desc_paddr,
  1883. ATH_TXSTATUS_RING_SIZE);
  1884. return err;
  1885. }
  1886. static void ath_tx_edma_cleanup(struct ath_softc *sc)
  1887. {
  1888. struct ath_descdma *dd = &sc->txsdma;
  1889. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1890. dd->dd_desc_paddr);
  1891. }
  1892. int ath_tx_init(struct ath_softc *sc, int nbufs)
  1893. {
  1894. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1895. int error = 0;
  1896. spin_lock_init(&sc->tx.txbuflock);
  1897. error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
  1898. "tx", nbufs, 1, 1);
  1899. if (error != 0) {
  1900. ath_err(common,
  1901. "Failed to allocate tx descriptors: %d\n", error);
  1902. goto err;
  1903. }
  1904. error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
  1905. "beacon", ATH_BCBUF, 1, 1);
  1906. if (error != 0) {
  1907. ath_err(common,
  1908. "Failed to allocate beacon descriptors: %d\n", error);
  1909. goto err;
  1910. }
  1911. INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
  1912. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1913. error = ath_tx_edma_init(sc);
  1914. if (error)
  1915. goto err;
  1916. }
  1917. err:
  1918. if (error != 0)
  1919. ath_tx_cleanup(sc);
  1920. return error;
  1921. }
  1922. void ath_tx_cleanup(struct ath_softc *sc)
  1923. {
  1924. if (sc->beacon.bdma.dd_desc_len != 0)
  1925. ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
  1926. if (sc->tx.txdma.dd_desc_len != 0)
  1927. ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
  1928. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  1929. ath_tx_edma_cleanup(sc);
  1930. }
  1931. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
  1932. {
  1933. struct ath_atx_tid *tid;
  1934. struct ath_atx_ac *ac;
  1935. int tidno, acno;
  1936. for (tidno = 0, tid = &an->tid[tidno];
  1937. tidno < WME_NUM_TID;
  1938. tidno++, tid++) {
  1939. tid->an = an;
  1940. tid->tidno = tidno;
  1941. tid->seq_start = tid->seq_next = 0;
  1942. tid->baw_size = WME_MAX_BA;
  1943. tid->baw_head = tid->baw_tail = 0;
  1944. tid->sched = false;
  1945. tid->paused = false;
  1946. tid->state &= ~AGGR_CLEANUP;
  1947. INIT_LIST_HEAD(&tid->buf_q);
  1948. acno = TID_TO_WME_AC(tidno);
  1949. tid->ac = &an->ac[acno];
  1950. tid->state &= ~AGGR_ADDBA_COMPLETE;
  1951. tid->state &= ~AGGR_ADDBA_PROGRESS;
  1952. }
  1953. for (acno = 0, ac = &an->ac[acno];
  1954. acno < WME_NUM_AC; acno++, ac++) {
  1955. ac->sched = false;
  1956. ac->txq = sc->tx.txq_map[acno];
  1957. INIT_LIST_HEAD(&ac->tid_q);
  1958. }
  1959. }
  1960. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
  1961. {
  1962. struct ath_atx_ac *ac;
  1963. struct ath_atx_tid *tid;
  1964. struct ath_txq *txq;
  1965. int tidno;
  1966. for (tidno = 0, tid = &an->tid[tidno];
  1967. tidno < WME_NUM_TID; tidno++, tid++) {
  1968. ac = tid->ac;
  1969. txq = ac->txq;
  1970. spin_lock_bh(&txq->axq_lock);
  1971. if (tid->sched) {
  1972. list_del(&tid->list);
  1973. tid->sched = false;
  1974. }
  1975. if (ac->sched) {
  1976. list_del(&ac->list);
  1977. tid->ac->sched = false;
  1978. }
  1979. ath_tid_drain(sc, txq, tid);
  1980. tid->state &= ~AGGR_ADDBA_COMPLETE;
  1981. tid->state &= ~AGGR_CLEANUP;
  1982. spin_unlock_bh(&txq->axq_lock);
  1983. }
  1984. }