hw-ops.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_HW_OPS_H
  17. #define ATH9K_HW_OPS_H
  18. #include "hw.h"
  19. /* Hardware core and driver accessible callbacks */
  20. static inline void ath9k_hw_configpcipowersave(struct ath_hw *ah,
  21. int restore,
  22. int power_off)
  23. {
  24. ath9k_hw_ops(ah)->config_pci_powersave(ah, restore, power_off);
  25. }
  26. static inline void ath9k_hw_rxena(struct ath_hw *ah)
  27. {
  28. ath9k_hw_ops(ah)->rx_enable(ah);
  29. }
  30. static inline void ath9k_hw_set_desc_link(struct ath_hw *ah, void *ds,
  31. u32 link)
  32. {
  33. ath9k_hw_ops(ah)->set_desc_link(ds, link);
  34. }
  35. static inline bool ath9k_hw_calibrate(struct ath_hw *ah,
  36. struct ath9k_channel *chan,
  37. u8 rxchainmask,
  38. bool longcal)
  39. {
  40. return ath9k_hw_ops(ah)->calibrate(ah, chan, rxchainmask, longcal);
  41. }
  42. static inline bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
  43. {
  44. return ath9k_hw_ops(ah)->get_isr(ah, masked);
  45. }
  46. static inline void ath9k_hw_filltxdesc(struct ath_hw *ah, void *ds, u32 seglen,
  47. bool is_firstseg, bool is_lastseg,
  48. const void *ds0, dma_addr_t buf_addr,
  49. unsigned int qcu)
  50. {
  51. ath9k_hw_ops(ah)->fill_txdesc(ah, ds, seglen, is_firstseg, is_lastseg,
  52. ds0, buf_addr, qcu);
  53. }
  54. static inline int ath9k_hw_txprocdesc(struct ath_hw *ah, void *ds,
  55. struct ath_tx_status *ts)
  56. {
  57. return ath9k_hw_ops(ah)->proc_txdesc(ah, ds, ts);
  58. }
  59. static inline void ath9k_hw_set11n_txdesc(struct ath_hw *ah, void *ds,
  60. u32 pktLen, enum ath9k_pkt_type type,
  61. u32 txPower, u32 keyIx,
  62. enum ath9k_key_type keyType,
  63. u32 flags)
  64. {
  65. ath9k_hw_ops(ah)->set11n_txdesc(ah, ds, pktLen, type, txPower, keyIx,
  66. keyType, flags);
  67. }
  68. static inline void ath9k_hw_set11n_ratescenario(struct ath_hw *ah, void *ds,
  69. void *lastds,
  70. u32 durUpdateEn, u32 rtsctsRate,
  71. u32 rtsctsDuration,
  72. struct ath9k_11n_rate_series series[],
  73. u32 nseries, u32 flags)
  74. {
  75. ath9k_hw_ops(ah)->set11n_ratescenario(ah, ds, lastds, durUpdateEn,
  76. rtsctsRate, rtsctsDuration, series,
  77. nseries, flags);
  78. }
  79. static inline void ath9k_hw_set11n_aggr_first(struct ath_hw *ah, void *ds,
  80. u32 aggrLen)
  81. {
  82. ath9k_hw_ops(ah)->set11n_aggr_first(ah, ds, aggrLen);
  83. }
  84. static inline void ath9k_hw_set11n_aggr_middle(struct ath_hw *ah, void *ds,
  85. u32 numDelims)
  86. {
  87. ath9k_hw_ops(ah)->set11n_aggr_middle(ah, ds, numDelims);
  88. }
  89. static inline void ath9k_hw_set11n_aggr_last(struct ath_hw *ah, void *ds)
  90. {
  91. ath9k_hw_ops(ah)->set11n_aggr_last(ah, ds);
  92. }
  93. static inline void ath9k_hw_clr11n_aggr(struct ath_hw *ah, void *ds)
  94. {
  95. ath9k_hw_ops(ah)->clr11n_aggr(ah, ds);
  96. }
  97. static inline void ath9k_hw_set_clrdmask(struct ath_hw *ah, void *ds, bool val)
  98. {
  99. ath9k_hw_ops(ah)->set_clrdmask(ah, ds, val);
  100. }
  101. static inline void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
  102. struct ath_hw_antcomb_conf *antconf)
  103. {
  104. ath9k_hw_ops(ah)->antdiv_comb_conf_get(ah, antconf);
  105. }
  106. static inline void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
  107. struct ath_hw_antcomb_conf *antconf)
  108. {
  109. ath9k_hw_ops(ah)->antdiv_comb_conf_set(ah, antconf);
  110. }
  111. /* Private hardware call ops */
  112. /* PHY ops */
  113. static inline int ath9k_hw_rf_set_freq(struct ath_hw *ah,
  114. struct ath9k_channel *chan)
  115. {
  116. return ath9k_hw_private_ops(ah)->rf_set_freq(ah, chan);
  117. }
  118. static inline void ath9k_hw_spur_mitigate_freq(struct ath_hw *ah,
  119. struct ath9k_channel *chan)
  120. {
  121. ath9k_hw_private_ops(ah)->spur_mitigate_freq(ah, chan);
  122. }
  123. static inline int ath9k_hw_rf_alloc_ext_banks(struct ath_hw *ah)
  124. {
  125. if (!ath9k_hw_private_ops(ah)->rf_alloc_ext_banks)
  126. return 0;
  127. return ath9k_hw_private_ops(ah)->rf_alloc_ext_banks(ah);
  128. }
  129. static inline void ath9k_hw_rf_free_ext_banks(struct ath_hw *ah)
  130. {
  131. if (!ath9k_hw_private_ops(ah)->rf_free_ext_banks)
  132. return;
  133. ath9k_hw_private_ops(ah)->rf_free_ext_banks(ah);
  134. }
  135. static inline bool ath9k_hw_set_rf_regs(struct ath_hw *ah,
  136. struct ath9k_channel *chan,
  137. u16 modesIndex)
  138. {
  139. if (!ath9k_hw_private_ops(ah)->set_rf_regs)
  140. return true;
  141. return ath9k_hw_private_ops(ah)->set_rf_regs(ah, chan, modesIndex);
  142. }
  143. static inline void ath9k_hw_init_bb(struct ath_hw *ah,
  144. struct ath9k_channel *chan)
  145. {
  146. return ath9k_hw_private_ops(ah)->init_bb(ah, chan);
  147. }
  148. static inline void ath9k_hw_set_channel_regs(struct ath_hw *ah,
  149. struct ath9k_channel *chan)
  150. {
  151. return ath9k_hw_private_ops(ah)->set_channel_regs(ah, chan);
  152. }
  153. static inline int ath9k_hw_process_ini(struct ath_hw *ah,
  154. struct ath9k_channel *chan)
  155. {
  156. return ath9k_hw_private_ops(ah)->process_ini(ah, chan);
  157. }
  158. static inline void ath9k_olc_init(struct ath_hw *ah)
  159. {
  160. if (!ath9k_hw_private_ops(ah)->olc_init)
  161. return;
  162. return ath9k_hw_private_ops(ah)->olc_init(ah);
  163. }
  164. static inline void ath9k_hw_set_rfmode(struct ath_hw *ah,
  165. struct ath9k_channel *chan)
  166. {
  167. return ath9k_hw_private_ops(ah)->set_rfmode(ah, chan);
  168. }
  169. static inline void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
  170. {
  171. return ath9k_hw_private_ops(ah)->mark_phy_inactive(ah);
  172. }
  173. static inline void ath9k_hw_set_delta_slope(struct ath_hw *ah,
  174. struct ath9k_channel *chan)
  175. {
  176. return ath9k_hw_private_ops(ah)->set_delta_slope(ah, chan);
  177. }
  178. static inline bool ath9k_hw_rfbus_req(struct ath_hw *ah)
  179. {
  180. return ath9k_hw_private_ops(ah)->rfbus_req(ah);
  181. }
  182. static inline void ath9k_hw_rfbus_done(struct ath_hw *ah)
  183. {
  184. return ath9k_hw_private_ops(ah)->rfbus_done(ah);
  185. }
  186. static inline void ath9k_hw_restore_chainmask(struct ath_hw *ah)
  187. {
  188. if (!ath9k_hw_private_ops(ah)->restore_chainmask)
  189. return;
  190. return ath9k_hw_private_ops(ah)->restore_chainmask(ah);
  191. }
  192. static inline void ath9k_hw_set_diversity(struct ath_hw *ah, bool value)
  193. {
  194. return ath9k_hw_private_ops(ah)->set_diversity(ah, value);
  195. }
  196. static inline bool ath9k_hw_ani_control(struct ath_hw *ah,
  197. enum ath9k_ani_cmd cmd, int param)
  198. {
  199. return ath9k_hw_private_ops(ah)->ani_control(ah, cmd, param);
  200. }
  201. static inline void ath9k_hw_do_getnf(struct ath_hw *ah,
  202. int16_t nfarray[NUM_NF_READINGS])
  203. {
  204. ath9k_hw_private_ops(ah)->do_getnf(ah, nfarray);
  205. }
  206. static inline bool ath9k_hw_init_cal(struct ath_hw *ah,
  207. struct ath9k_channel *chan)
  208. {
  209. return ath9k_hw_private_ops(ah)->init_cal(ah, chan);
  210. }
  211. static inline void ath9k_hw_setup_calibration(struct ath_hw *ah,
  212. struct ath9k_cal_list *currCal)
  213. {
  214. ath9k_hw_private_ops(ah)->setup_calibration(ah, currCal);
  215. }
  216. #endif /* ATH9K_HW_OPS_H */