ar9003_eeprom.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef AR9003_EEPROM_H
  17. #define AR9003_EEPROM_H
  18. #include <linux/types.h>
  19. #define AR9300_EEP_VER 0xD000
  20. #define AR9300_EEP_VER_MINOR_MASK 0xFFF
  21. #define AR9300_EEP_MINOR_VER_1 0x1
  22. #define AR9300_EEP_MINOR_VER AR9300_EEP_MINOR_VER_1
  23. /* 16-bit offset location start of calibration struct */
  24. #define AR9300_EEP_START_LOC 256
  25. #define AR9300_NUM_5G_CAL_PIERS 8
  26. #define AR9300_NUM_2G_CAL_PIERS 3
  27. #define AR9300_NUM_5G_20_TARGET_POWERS 8
  28. #define AR9300_NUM_5G_40_TARGET_POWERS 8
  29. #define AR9300_NUM_2G_CCK_TARGET_POWERS 2
  30. #define AR9300_NUM_2G_20_TARGET_POWERS 3
  31. #define AR9300_NUM_2G_40_TARGET_POWERS 3
  32. /* #define AR9300_NUM_CTLS 21 */
  33. #define AR9300_NUM_CTLS_5G 9
  34. #define AR9300_NUM_CTLS_2G 12
  35. #define AR9300_NUM_BAND_EDGES_5G 8
  36. #define AR9300_NUM_BAND_EDGES_2G 4
  37. #define AR9300_EEPMISC_BIG_ENDIAN 0x01
  38. #define AR9300_EEPMISC_WOW 0x02
  39. #define AR9300_CUSTOMER_DATA_SIZE 20
  40. #define FBIN2FREQ(x, y) ((y) ? (2300 + x) : (4800 + 5 * x))
  41. #define AR9300_MAX_CHAINS 3
  42. #define AR9300_ANT_16S 25
  43. #define AR9300_FUTURE_MODAL_SZ 6
  44. #define AR9300_PAPRD_RATE_MASK 0x01ffffff
  45. #define AR9300_PAPRD_SCALE_1 0x0e000000
  46. #define AR9300_PAPRD_SCALE_1_S 25
  47. #define AR9300_PAPRD_SCALE_2 0x70000000
  48. #define AR9300_PAPRD_SCALE_2_S 28
  49. /* Delta from which to start power to pdadc table */
  50. /* This offset is used in both open loop and closed loop power control
  51. * schemes. In open loop power control, it is not really needed, but for
  52. * the "sake of consistency" it was kept. For certain AP designs, this
  53. * value is overwritten by the value in the flag "pwrTableOffset" just
  54. * before writing the pdadc vs pwr into the chip registers.
  55. */
  56. #define AR9300_PWR_TABLE_OFFSET 0
  57. /* byte addressable */
  58. #define AR9300_EEPROM_SIZE (16*1024)
  59. #define AR9300_BASE_ADDR_4K 0xfff
  60. #define AR9300_BASE_ADDR 0x3ff
  61. #define AR9300_BASE_ADDR_512 0x1ff
  62. #define AR9300_OTP_BASE 0x14000
  63. #define AR9300_OTP_STATUS 0x15f18
  64. #define AR9300_OTP_STATUS_TYPE 0x7
  65. #define AR9300_OTP_STATUS_VALID 0x4
  66. #define AR9300_OTP_STATUS_ACCESS_BUSY 0x2
  67. #define AR9300_OTP_STATUS_SM_BUSY 0x1
  68. #define AR9300_OTP_READ_DATA 0x15f1c
  69. enum targetPowerHTRates {
  70. HT_TARGET_RATE_0_8_16,
  71. HT_TARGET_RATE_1_3_9_11_17_19,
  72. HT_TARGET_RATE_4,
  73. HT_TARGET_RATE_5,
  74. HT_TARGET_RATE_6,
  75. HT_TARGET_RATE_7,
  76. HT_TARGET_RATE_12,
  77. HT_TARGET_RATE_13,
  78. HT_TARGET_RATE_14,
  79. HT_TARGET_RATE_15,
  80. HT_TARGET_RATE_20,
  81. HT_TARGET_RATE_21,
  82. HT_TARGET_RATE_22,
  83. HT_TARGET_RATE_23
  84. };
  85. enum targetPowerLegacyRates {
  86. LEGACY_TARGET_RATE_6_24,
  87. LEGACY_TARGET_RATE_36,
  88. LEGACY_TARGET_RATE_48,
  89. LEGACY_TARGET_RATE_54
  90. };
  91. enum targetPowerCckRates {
  92. LEGACY_TARGET_RATE_1L_5L,
  93. LEGACY_TARGET_RATE_5S,
  94. LEGACY_TARGET_RATE_11L,
  95. LEGACY_TARGET_RATE_11S
  96. };
  97. enum ar9300_Rates {
  98. ALL_TARGET_LEGACY_6_24,
  99. ALL_TARGET_LEGACY_36,
  100. ALL_TARGET_LEGACY_48,
  101. ALL_TARGET_LEGACY_54,
  102. ALL_TARGET_LEGACY_1L_5L,
  103. ALL_TARGET_LEGACY_5S,
  104. ALL_TARGET_LEGACY_11L,
  105. ALL_TARGET_LEGACY_11S,
  106. ALL_TARGET_HT20_0_8_16,
  107. ALL_TARGET_HT20_1_3_9_11_17_19,
  108. ALL_TARGET_HT20_4,
  109. ALL_TARGET_HT20_5,
  110. ALL_TARGET_HT20_6,
  111. ALL_TARGET_HT20_7,
  112. ALL_TARGET_HT20_12,
  113. ALL_TARGET_HT20_13,
  114. ALL_TARGET_HT20_14,
  115. ALL_TARGET_HT20_15,
  116. ALL_TARGET_HT20_20,
  117. ALL_TARGET_HT20_21,
  118. ALL_TARGET_HT20_22,
  119. ALL_TARGET_HT20_23,
  120. ALL_TARGET_HT40_0_8_16,
  121. ALL_TARGET_HT40_1_3_9_11_17_19,
  122. ALL_TARGET_HT40_4,
  123. ALL_TARGET_HT40_5,
  124. ALL_TARGET_HT40_6,
  125. ALL_TARGET_HT40_7,
  126. ALL_TARGET_HT40_12,
  127. ALL_TARGET_HT40_13,
  128. ALL_TARGET_HT40_14,
  129. ALL_TARGET_HT40_15,
  130. ALL_TARGET_HT40_20,
  131. ALL_TARGET_HT40_21,
  132. ALL_TARGET_HT40_22,
  133. ALL_TARGET_HT40_23,
  134. ar9300RateSize,
  135. };
  136. struct eepFlags {
  137. u8 opFlags;
  138. u8 eepMisc;
  139. } __packed;
  140. enum CompressAlgorithm {
  141. _CompressNone = 0,
  142. _CompressLzma,
  143. _CompressPairs,
  144. _CompressBlock,
  145. _Compress4,
  146. _Compress5,
  147. _Compress6,
  148. _Compress7,
  149. };
  150. struct ar9300_base_eep_hdr {
  151. __le16 regDmn[2];
  152. /* 4 bits tx and 4 bits rx */
  153. u8 txrxMask;
  154. struct eepFlags opCapFlags;
  155. u8 rfSilent;
  156. u8 blueToothOptions;
  157. u8 deviceCap;
  158. /* takes lower byte in eeprom location */
  159. u8 deviceType;
  160. /* offset in dB to be added to beginning
  161. * of pdadc table in calibration
  162. */
  163. int8_t pwrTableOffset;
  164. u8 params_for_tuning_caps[2];
  165. /*
  166. * bit0 - enable tx temp comp
  167. * bit1 - enable tx volt comp
  168. * bit2 - enable fastClock - default to 1
  169. * bit3 - enable doubling - default to 1
  170. * bit4 - enable internal regulator - default to 1
  171. */
  172. u8 featureEnable;
  173. /* misc flags: bit0 - turn down drivestrength */
  174. u8 miscConfiguration;
  175. u8 eepromWriteEnableGpio;
  176. u8 wlanDisableGpio;
  177. u8 wlanLedGpio;
  178. u8 rxBandSelectGpio;
  179. u8 txrxgain;
  180. /* SW controlled internal regulator fields */
  181. __le32 swreg;
  182. } __packed;
  183. struct ar9300_modal_eep_header {
  184. /* 4 idle, t1, t2, b (4 bits per setting) */
  185. __le32 antCtrlCommon;
  186. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  187. __le32 antCtrlCommon2;
  188. /* 6 idle, t, r, rx1, rx12, b (2 bits each) */
  189. __le16 antCtrlChain[AR9300_MAX_CHAINS];
  190. /* 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  191. u8 xatten1DB[AR9300_MAX_CHAINS];
  192. /* 3 xatten1_margin for merlin (0xa20c/b20c 16:12 */
  193. u8 xatten1Margin[AR9300_MAX_CHAINS];
  194. int8_t tempSlope;
  195. int8_t voltSlope;
  196. /* spur channels in usual fbin coding format */
  197. u8 spurChans[AR_EEPROM_MODAL_SPURS];
  198. /* 3 Check if the register is per chain */
  199. int8_t noiseFloorThreshCh[AR9300_MAX_CHAINS];
  200. u8 ob[AR9300_MAX_CHAINS];
  201. u8 db_stage2[AR9300_MAX_CHAINS];
  202. u8 db_stage3[AR9300_MAX_CHAINS];
  203. u8 db_stage4[AR9300_MAX_CHAINS];
  204. u8 xpaBiasLvl;
  205. u8 txFrameToDataStart;
  206. u8 txFrameToPaOn;
  207. u8 txClip;
  208. int8_t antennaGain;
  209. u8 switchSettling;
  210. int8_t adcDesiredSize;
  211. u8 txEndToXpaOff;
  212. u8 txEndToRxOn;
  213. u8 txFrameToXpaOn;
  214. u8 thresh62;
  215. __le32 papdRateMaskHt20;
  216. __le32 papdRateMaskHt40;
  217. u8 futureModal[10];
  218. } __packed;
  219. struct ar9300_cal_data_per_freq_op_loop {
  220. int8_t refPower;
  221. /* pdadc voltage at power measurement */
  222. u8 voltMeas;
  223. /* pcdac used for power measurement */
  224. u8 tempMeas;
  225. /* range is -60 to -127 create a mapping equation 1db resolution */
  226. int8_t rxNoisefloorCal;
  227. /*range is same as noisefloor */
  228. int8_t rxNoisefloorPower;
  229. /* temp measured when noisefloor cal was performed */
  230. u8 rxTempMeas;
  231. } __packed;
  232. struct cal_tgt_pow_legacy {
  233. u8 tPow2x[4];
  234. } __packed;
  235. struct cal_tgt_pow_ht {
  236. u8 tPow2x[14];
  237. } __packed;
  238. struct cal_ctl_data_2g {
  239. u8 ctlEdges[AR9300_NUM_BAND_EDGES_2G];
  240. } __packed;
  241. struct cal_ctl_data_5g {
  242. u8 ctlEdges[AR9300_NUM_BAND_EDGES_5G];
  243. } __packed;
  244. struct ar9300_BaseExtension_1 {
  245. u8 ant_div_control;
  246. u8 future[13];
  247. } __packed;
  248. struct ar9300_BaseExtension_2 {
  249. int8_t tempSlopeLow;
  250. int8_t tempSlopeHigh;
  251. u8 xatten1DBLow[AR9300_MAX_CHAINS];
  252. u8 xatten1MarginLow[AR9300_MAX_CHAINS];
  253. u8 xatten1DBHigh[AR9300_MAX_CHAINS];
  254. u8 xatten1MarginHigh[AR9300_MAX_CHAINS];
  255. } __packed;
  256. struct ar9300_eeprom {
  257. u8 eepromVersion;
  258. u8 templateVersion;
  259. u8 macAddr[6];
  260. u8 custData[AR9300_CUSTOMER_DATA_SIZE];
  261. struct ar9300_base_eep_hdr baseEepHeader;
  262. struct ar9300_modal_eep_header modalHeader2G;
  263. struct ar9300_BaseExtension_1 base_ext1;
  264. u8 calFreqPier2G[AR9300_NUM_2G_CAL_PIERS];
  265. struct ar9300_cal_data_per_freq_op_loop
  266. calPierData2G[AR9300_MAX_CHAINS][AR9300_NUM_2G_CAL_PIERS];
  267. u8 calTarget_freqbin_Cck[AR9300_NUM_2G_CCK_TARGET_POWERS];
  268. u8 calTarget_freqbin_2G[AR9300_NUM_2G_20_TARGET_POWERS];
  269. u8 calTarget_freqbin_2GHT20[AR9300_NUM_2G_20_TARGET_POWERS];
  270. u8 calTarget_freqbin_2GHT40[AR9300_NUM_2G_40_TARGET_POWERS];
  271. struct cal_tgt_pow_legacy
  272. calTargetPowerCck[AR9300_NUM_2G_CCK_TARGET_POWERS];
  273. struct cal_tgt_pow_legacy
  274. calTargetPower2G[AR9300_NUM_2G_20_TARGET_POWERS];
  275. struct cal_tgt_pow_ht
  276. calTargetPower2GHT20[AR9300_NUM_2G_20_TARGET_POWERS];
  277. struct cal_tgt_pow_ht
  278. calTargetPower2GHT40[AR9300_NUM_2G_40_TARGET_POWERS];
  279. u8 ctlIndex_2G[AR9300_NUM_CTLS_2G];
  280. u8 ctl_freqbin_2G[AR9300_NUM_CTLS_2G][AR9300_NUM_BAND_EDGES_2G];
  281. struct cal_ctl_data_2g ctlPowerData_2G[AR9300_NUM_CTLS_2G];
  282. struct ar9300_modal_eep_header modalHeader5G;
  283. struct ar9300_BaseExtension_2 base_ext2;
  284. u8 calFreqPier5G[AR9300_NUM_5G_CAL_PIERS];
  285. struct ar9300_cal_data_per_freq_op_loop
  286. calPierData5G[AR9300_MAX_CHAINS][AR9300_NUM_5G_CAL_PIERS];
  287. u8 calTarget_freqbin_5G[AR9300_NUM_5G_20_TARGET_POWERS];
  288. u8 calTarget_freqbin_5GHT20[AR9300_NUM_5G_20_TARGET_POWERS];
  289. u8 calTarget_freqbin_5GHT40[AR9300_NUM_5G_40_TARGET_POWERS];
  290. struct cal_tgt_pow_legacy
  291. calTargetPower5G[AR9300_NUM_5G_20_TARGET_POWERS];
  292. struct cal_tgt_pow_ht
  293. calTargetPower5GHT20[AR9300_NUM_5G_20_TARGET_POWERS];
  294. struct cal_tgt_pow_ht
  295. calTargetPower5GHT40[AR9300_NUM_5G_40_TARGET_POWERS];
  296. u8 ctlIndex_5G[AR9300_NUM_CTLS_5G];
  297. u8 ctl_freqbin_5G[AR9300_NUM_CTLS_5G][AR9300_NUM_BAND_EDGES_5G];
  298. struct cal_ctl_data_5g ctlPowerData_5G[AR9300_NUM_CTLS_5G];
  299. } __packed;
  300. s32 ar9003_hw_get_tx_gain_idx(struct ath_hw *ah);
  301. s32 ar9003_hw_get_rx_gain_idx(struct ath_hw *ah);
  302. u8 *ar9003_get_spur_chan_ptr(struct ath_hw *ah, bool is_2ghz);
  303. unsigned int ar9003_get_paprd_scale_factor(struct ath_hw *ah,
  304. struct ath9k_channel *chan);
  305. #endif