pcu.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. * Copyright (c) 2007-2008 Matthew W. S. Bell <mentor@madwifi.org>
  5. * Copyright (c) 2007-2008 Luis Rodriguez <mcgrof@winlab.rutgers.edu>
  6. * Copyright (c) 2007-2008 Pavel Roskin <proski@gnu.org>
  7. * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
  8. *
  9. * Permission to use, copy, modify, and distribute this software for any
  10. * purpose with or without fee is hereby granted, provided that the above
  11. * copyright notice and this permission notice appear in all copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  14. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  16. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  17. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  18. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  19. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  20. *
  21. */
  22. /*********************************\
  23. * Protocol Control Unit Functions *
  24. \*********************************/
  25. #include <asm/unaligned.h>
  26. #include "ath5k.h"
  27. #include "reg.h"
  28. #include "debug.h"
  29. #include "base.h"
  30. /*
  31. * AR5212+ can use higher rates for ack transmission
  32. * based on current tx rate instead of the base rate.
  33. * It does this to better utilize channel usage.
  34. * This is a mapping between G rates (that cover both
  35. * CCK and OFDM) and ack rates that we use when setting
  36. * rate -> duration table. This mapping is hw-based so
  37. * don't change anything.
  38. *
  39. * To enable this functionality we must set
  40. * ah->ah_ack_bitrate_high to true else base rate is
  41. * used (1Mb for CCK, 6Mb for OFDM).
  42. */
  43. static const unsigned int ack_rates_high[] =
  44. /* Tx -> ACK */
  45. /* 1Mb -> 1Mb */ { 0,
  46. /* 2MB -> 2Mb */ 1,
  47. /* 5.5Mb -> 2Mb */ 1,
  48. /* 11Mb -> 2Mb */ 1,
  49. /* 6Mb -> 6Mb */ 4,
  50. /* 9Mb -> 6Mb */ 4,
  51. /* 12Mb -> 12Mb */ 6,
  52. /* 18Mb -> 12Mb */ 6,
  53. /* 24Mb -> 24Mb */ 8,
  54. /* 36Mb -> 24Mb */ 8,
  55. /* 48Mb -> 24Mb */ 8,
  56. /* 54Mb -> 24Mb */ 8 };
  57. /*******************\
  58. * Helper functions *
  59. \*******************/
  60. /**
  61. * ath5k_hw_get_frame_duration - Get tx time of a frame
  62. *
  63. * @ah: The &struct ath5k_hw
  64. * @len: Frame's length in bytes
  65. * @rate: The @struct ieee80211_rate
  66. *
  67. * Calculate tx duration of a frame given it's rate and length
  68. * It extends ieee80211_generic_frame_duration for non standard
  69. * bwmodes.
  70. */
  71. int ath5k_hw_get_frame_duration(struct ath5k_hw *ah,
  72. int len, struct ieee80211_rate *rate, bool shortpre)
  73. {
  74. int sifs, preamble, plcp_bits, sym_time;
  75. int bitrate, bits, symbols, symbol_bits;
  76. int dur;
  77. /* Fallback */
  78. if (!ah->ah_bwmode) {
  79. __le16 raw_dur = ieee80211_generic_frame_duration(ah->hw,
  80. NULL, len, rate);
  81. /* subtract difference between long and short preamble */
  82. dur = le16_to_cpu(raw_dur);
  83. if (shortpre)
  84. dur -= 96;
  85. return dur;
  86. }
  87. bitrate = rate->bitrate;
  88. preamble = AR5K_INIT_OFDM_PREAMPLE_TIME;
  89. plcp_bits = AR5K_INIT_OFDM_PLCP_BITS;
  90. sym_time = AR5K_INIT_OFDM_SYMBOL_TIME;
  91. switch (ah->ah_bwmode) {
  92. case AR5K_BWMODE_40MHZ:
  93. sifs = AR5K_INIT_SIFS_TURBO;
  94. preamble = AR5K_INIT_OFDM_PREAMBLE_TIME_MIN;
  95. break;
  96. case AR5K_BWMODE_10MHZ:
  97. sifs = AR5K_INIT_SIFS_HALF_RATE;
  98. preamble *= 2;
  99. sym_time *= 2;
  100. break;
  101. case AR5K_BWMODE_5MHZ:
  102. sifs = AR5K_INIT_SIFS_QUARTER_RATE;
  103. preamble *= 4;
  104. sym_time *= 4;
  105. break;
  106. default:
  107. sifs = AR5K_INIT_SIFS_DEFAULT_BG;
  108. break;
  109. }
  110. bits = plcp_bits + (len << 3);
  111. /* Bit rate is in 100Kbits */
  112. symbol_bits = bitrate * sym_time;
  113. symbols = DIV_ROUND_UP(bits * 10, symbol_bits);
  114. dur = sifs + preamble + (sym_time * symbols);
  115. return dur;
  116. }
  117. /**
  118. * ath5k_hw_get_default_slottime - Get the default slot time for current mode
  119. *
  120. * @ah: The &struct ath5k_hw
  121. */
  122. unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah)
  123. {
  124. struct ieee80211_channel *channel = ah->ah_current_channel;
  125. unsigned int slot_time;
  126. switch (ah->ah_bwmode) {
  127. case AR5K_BWMODE_40MHZ:
  128. slot_time = AR5K_INIT_SLOT_TIME_TURBO;
  129. break;
  130. case AR5K_BWMODE_10MHZ:
  131. slot_time = AR5K_INIT_SLOT_TIME_HALF_RATE;
  132. break;
  133. case AR5K_BWMODE_5MHZ:
  134. slot_time = AR5K_INIT_SLOT_TIME_QUARTER_RATE;
  135. break;
  136. case AR5K_BWMODE_DEFAULT:
  137. default:
  138. slot_time = AR5K_INIT_SLOT_TIME_DEFAULT;
  139. if ((channel->hw_value & CHANNEL_CCK) && !ah->ah_short_slot)
  140. slot_time = AR5K_INIT_SLOT_TIME_B;
  141. break;
  142. }
  143. return slot_time;
  144. }
  145. /**
  146. * ath5k_hw_get_default_sifs - Get the default SIFS for current mode
  147. *
  148. * @ah: The &struct ath5k_hw
  149. */
  150. unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah)
  151. {
  152. struct ieee80211_channel *channel = ah->ah_current_channel;
  153. unsigned int sifs;
  154. switch (ah->ah_bwmode) {
  155. case AR5K_BWMODE_40MHZ:
  156. sifs = AR5K_INIT_SIFS_TURBO;
  157. break;
  158. case AR5K_BWMODE_10MHZ:
  159. sifs = AR5K_INIT_SIFS_HALF_RATE;
  160. break;
  161. case AR5K_BWMODE_5MHZ:
  162. sifs = AR5K_INIT_SIFS_QUARTER_RATE;
  163. break;
  164. case AR5K_BWMODE_DEFAULT:
  165. sifs = AR5K_INIT_SIFS_DEFAULT_BG;
  166. default:
  167. if (channel->hw_value & CHANNEL_5GHZ)
  168. sifs = AR5K_INIT_SIFS_DEFAULT_A;
  169. break;
  170. }
  171. return sifs;
  172. }
  173. /**
  174. * ath5k_hw_update_mib_counters - Update MIB counters (mac layer statistics)
  175. *
  176. * @ah: The &struct ath5k_hw
  177. *
  178. * Reads MIB counters from PCU and updates sw statistics. Is called after a
  179. * MIB interrupt, because one of these counters might have reached their maximum
  180. * and triggered the MIB interrupt, to let us read and clear the counter.
  181. *
  182. * Is called in interrupt context!
  183. */
  184. void ath5k_hw_update_mib_counters(struct ath5k_hw *ah)
  185. {
  186. struct ath5k_statistics *stats = &ah->stats;
  187. /* Read-And-Clear */
  188. stats->ack_fail += ath5k_hw_reg_read(ah, AR5K_ACK_FAIL);
  189. stats->rts_fail += ath5k_hw_reg_read(ah, AR5K_RTS_FAIL);
  190. stats->rts_ok += ath5k_hw_reg_read(ah, AR5K_RTS_OK);
  191. stats->fcs_error += ath5k_hw_reg_read(ah, AR5K_FCS_FAIL);
  192. stats->beacons += ath5k_hw_reg_read(ah, AR5K_BEACON_CNT);
  193. }
  194. /******************\
  195. * ACK/CTS Timeouts *
  196. \******************/
  197. /**
  198. * ath5k_hw_write_rate_duration - fill rate code to duration table
  199. *
  200. * @ah: the &struct ath5k_hw
  201. * @mode: one of enum ath5k_driver_mode
  202. *
  203. * Write the rate code to duration table upon hw reset. This is a helper for
  204. * ath5k_hw_pcu_init(). It seems all this is doing is setting an ACK timeout on
  205. * the hardware, based on current mode, for each rate. The rates which are
  206. * capable of short preamble (802.11b rates 2Mbps, 5.5Mbps, and 11Mbps) have
  207. * different rate code so we write their value twice (one for long preamble
  208. * and one for short).
  209. *
  210. * Note: Band doesn't matter here, if we set the values for OFDM it works
  211. * on both a and g modes. So all we have to do is set values for all g rates
  212. * that include all OFDM and CCK rates.
  213. *
  214. */
  215. static inline void ath5k_hw_write_rate_duration(struct ath5k_hw *ah)
  216. {
  217. struct ieee80211_rate *rate;
  218. unsigned int i;
  219. /* 802.11g covers both OFDM and CCK */
  220. u8 band = IEEE80211_BAND_2GHZ;
  221. /* Write rate duration table */
  222. for (i = 0; i < ah->sbands[band].n_bitrates; i++) {
  223. u32 reg;
  224. u16 tx_time;
  225. if (ah->ah_ack_bitrate_high)
  226. rate = &ah->sbands[band].bitrates[ack_rates_high[i]];
  227. /* CCK -> 1Mb */
  228. else if (i < 4)
  229. rate = &ah->sbands[band].bitrates[0];
  230. /* OFDM -> 6Mb */
  231. else
  232. rate = &ah->sbands[band].bitrates[4];
  233. /* Set ACK timeout */
  234. reg = AR5K_RATE_DUR(rate->hw_value);
  235. /* An ACK frame consists of 10 bytes. If you add the FCS,
  236. * which ieee80211_generic_frame_duration() adds,
  237. * its 14 bytes. Note we use the control rate and not the
  238. * actual rate for this rate. See mac80211 tx.c
  239. * ieee80211_duration() for a brief description of
  240. * what rate we should choose to TX ACKs. */
  241. tx_time = ath5k_hw_get_frame_duration(ah, 10, rate, false);
  242. ath5k_hw_reg_write(ah, tx_time, reg);
  243. if (!(rate->flags & IEEE80211_RATE_SHORT_PREAMBLE))
  244. continue;
  245. tx_time = ath5k_hw_get_frame_duration(ah, 10, rate, true);
  246. ath5k_hw_reg_write(ah, tx_time,
  247. reg + (AR5K_SET_SHORT_PREAMBLE << 2));
  248. }
  249. }
  250. /**
  251. * ath5k_hw_set_ack_timeout - Set ACK timeout on PCU
  252. *
  253. * @ah: The &struct ath5k_hw
  254. * @timeout: Timeout in usec
  255. */
  256. static int ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout)
  257. {
  258. if (ath5k_hw_clocktoh(ah, AR5K_REG_MS(0xffffffff, AR5K_TIME_OUT_ACK))
  259. <= timeout)
  260. return -EINVAL;
  261. AR5K_REG_WRITE_BITS(ah, AR5K_TIME_OUT, AR5K_TIME_OUT_ACK,
  262. ath5k_hw_htoclock(ah, timeout));
  263. return 0;
  264. }
  265. /**
  266. * ath5k_hw_set_cts_timeout - Set CTS timeout on PCU
  267. *
  268. * @ah: The &struct ath5k_hw
  269. * @timeout: Timeout in usec
  270. */
  271. static int ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout)
  272. {
  273. if (ath5k_hw_clocktoh(ah, AR5K_REG_MS(0xffffffff, AR5K_TIME_OUT_CTS))
  274. <= timeout)
  275. return -EINVAL;
  276. AR5K_REG_WRITE_BITS(ah, AR5K_TIME_OUT, AR5K_TIME_OUT_CTS,
  277. ath5k_hw_htoclock(ah, timeout));
  278. return 0;
  279. }
  280. /*******************\
  281. * RX filter Control *
  282. \*******************/
  283. /**
  284. * ath5k_hw_set_lladdr - Set station id
  285. *
  286. * @ah: The &struct ath5k_hw
  287. * @mac: The card's mac address
  288. *
  289. * Set station id on hw using the provided mac address
  290. */
  291. int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac)
  292. {
  293. struct ath_common *common = ath5k_hw_common(ah);
  294. u32 low_id, high_id;
  295. u32 pcu_reg;
  296. /* Set new station ID */
  297. memcpy(common->macaddr, mac, ETH_ALEN);
  298. pcu_reg = ath5k_hw_reg_read(ah, AR5K_STA_ID1) & 0xffff0000;
  299. low_id = get_unaligned_le32(mac);
  300. high_id = get_unaligned_le16(mac + 4);
  301. ath5k_hw_reg_write(ah, low_id, AR5K_STA_ID0);
  302. ath5k_hw_reg_write(ah, pcu_reg | high_id, AR5K_STA_ID1);
  303. return 0;
  304. }
  305. /**
  306. * ath5k_hw_set_bssid - Set current BSSID on hw
  307. *
  308. * @ah: The &struct ath5k_hw
  309. *
  310. * Sets the current BSSID and BSSID mask we have from the
  311. * common struct into the hardware
  312. */
  313. void ath5k_hw_set_bssid(struct ath5k_hw *ah)
  314. {
  315. struct ath_common *common = ath5k_hw_common(ah);
  316. u16 tim_offset = 0;
  317. /*
  318. * Set BSSID mask on 5212
  319. */
  320. if (ah->ah_version == AR5K_AR5212)
  321. ath_hw_setbssidmask(common);
  322. /*
  323. * Set BSSID
  324. */
  325. ath5k_hw_reg_write(ah,
  326. get_unaligned_le32(common->curbssid),
  327. AR5K_BSS_ID0);
  328. ath5k_hw_reg_write(ah,
  329. get_unaligned_le16(common->curbssid + 4) |
  330. ((common->curaid & 0x3fff) << AR5K_BSS_ID1_AID_S),
  331. AR5K_BSS_ID1);
  332. if (common->curaid == 0) {
  333. ath5k_hw_disable_pspoll(ah);
  334. return;
  335. }
  336. AR5K_REG_WRITE_BITS(ah, AR5K_BEACON, AR5K_BEACON_TIM,
  337. tim_offset ? tim_offset + 4 : 0);
  338. ath5k_hw_enable_pspoll(ah, NULL, 0);
  339. }
  340. void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask)
  341. {
  342. struct ath_common *common = ath5k_hw_common(ah);
  343. /* Cache bssid mask so that we can restore it
  344. * on reset */
  345. memcpy(common->bssidmask, mask, ETH_ALEN);
  346. if (ah->ah_version == AR5K_AR5212)
  347. ath_hw_setbssidmask(common);
  348. }
  349. /*
  350. * Set multicast filter
  351. */
  352. void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1)
  353. {
  354. ath5k_hw_reg_write(ah, filter0, AR5K_MCAST_FILTER0);
  355. ath5k_hw_reg_write(ah, filter1, AR5K_MCAST_FILTER1);
  356. }
  357. /**
  358. * ath5k_hw_get_rx_filter - Get current rx filter
  359. *
  360. * @ah: The &struct ath5k_hw
  361. *
  362. * Returns the RX filter by reading rx filter and
  363. * phy error filter registers. RX filter is used
  364. * to set the allowed frame types that PCU will accept
  365. * and pass to the driver. For a list of frame types
  366. * check out reg.h.
  367. */
  368. u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah)
  369. {
  370. u32 data, filter = 0;
  371. filter = ath5k_hw_reg_read(ah, AR5K_RX_FILTER);
  372. /*Radar detection for 5212*/
  373. if (ah->ah_version == AR5K_AR5212) {
  374. data = ath5k_hw_reg_read(ah, AR5K_PHY_ERR_FIL);
  375. if (data & AR5K_PHY_ERR_FIL_RADAR)
  376. filter |= AR5K_RX_FILTER_RADARERR;
  377. if (data & (AR5K_PHY_ERR_FIL_OFDM | AR5K_PHY_ERR_FIL_CCK))
  378. filter |= AR5K_RX_FILTER_PHYERR;
  379. }
  380. return filter;
  381. }
  382. /**
  383. * ath5k_hw_set_rx_filter - Set rx filter
  384. *
  385. * @ah: The &struct ath5k_hw
  386. * @filter: RX filter mask (see reg.h)
  387. *
  388. * Sets RX filter register and also handles PHY error filter
  389. * register on 5212 and newer chips so that we have proper PHY
  390. * error reporting.
  391. */
  392. void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter)
  393. {
  394. u32 data = 0;
  395. /* Set PHY error filter register on 5212*/
  396. if (ah->ah_version == AR5K_AR5212) {
  397. if (filter & AR5K_RX_FILTER_RADARERR)
  398. data |= AR5K_PHY_ERR_FIL_RADAR;
  399. if (filter & AR5K_RX_FILTER_PHYERR)
  400. data |= AR5K_PHY_ERR_FIL_OFDM | AR5K_PHY_ERR_FIL_CCK;
  401. }
  402. /*
  403. * The AR5210 uses promiscuous mode to detect radar activity
  404. */
  405. if (ah->ah_version == AR5K_AR5210 &&
  406. (filter & AR5K_RX_FILTER_RADARERR)) {
  407. filter &= ~AR5K_RX_FILTER_RADARERR;
  408. filter |= AR5K_RX_FILTER_PROM;
  409. }
  410. /*Zero length DMA (phy error reporting) */
  411. if (data)
  412. AR5K_REG_ENABLE_BITS(ah, AR5K_RXCFG, AR5K_RXCFG_ZLFDMA);
  413. else
  414. AR5K_REG_DISABLE_BITS(ah, AR5K_RXCFG, AR5K_RXCFG_ZLFDMA);
  415. /*Write RX Filter register*/
  416. ath5k_hw_reg_write(ah, filter & 0xff, AR5K_RX_FILTER);
  417. /*Write PHY error filter register on 5212*/
  418. if (ah->ah_version == AR5K_AR5212)
  419. ath5k_hw_reg_write(ah, data, AR5K_PHY_ERR_FIL);
  420. }
  421. /****************\
  422. * Beacon control *
  423. \****************/
  424. #define ATH5K_MAX_TSF_READ 10
  425. /**
  426. * ath5k_hw_get_tsf64 - Get the full 64bit TSF
  427. *
  428. * @ah: The &struct ath5k_hw
  429. *
  430. * Returns the current TSF
  431. */
  432. u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah)
  433. {
  434. u32 tsf_lower, tsf_upper1, tsf_upper2;
  435. int i;
  436. unsigned long flags;
  437. /* This code is time critical - we don't want to be interrupted here */
  438. local_irq_save(flags);
  439. /*
  440. * While reading TSF upper and then lower part, the clock is still
  441. * counting (or jumping in case of IBSS merge) so we might get
  442. * inconsistent values. To avoid this, we read the upper part again
  443. * and check it has not been changed. We make the hypothesis that a
  444. * maximum of 3 changes can happens in a row (we use 10 as a safe
  445. * value).
  446. *
  447. * Impact on performance is pretty small, since in most cases, only
  448. * 3 register reads are needed.
  449. */
  450. tsf_upper1 = ath5k_hw_reg_read(ah, AR5K_TSF_U32);
  451. for (i = 0; i < ATH5K_MAX_TSF_READ; i++) {
  452. tsf_lower = ath5k_hw_reg_read(ah, AR5K_TSF_L32);
  453. tsf_upper2 = ath5k_hw_reg_read(ah, AR5K_TSF_U32);
  454. if (tsf_upper2 == tsf_upper1)
  455. break;
  456. tsf_upper1 = tsf_upper2;
  457. }
  458. local_irq_restore(flags);
  459. WARN_ON(i == ATH5K_MAX_TSF_READ);
  460. return ((u64)tsf_upper1 << 32) | tsf_lower;
  461. }
  462. /**
  463. * ath5k_hw_set_tsf64 - Set a new 64bit TSF
  464. *
  465. * @ah: The &struct ath5k_hw
  466. * @tsf64: The new 64bit TSF
  467. *
  468. * Sets the new TSF
  469. */
  470. void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64)
  471. {
  472. ath5k_hw_reg_write(ah, tsf64 & 0xffffffff, AR5K_TSF_L32);
  473. ath5k_hw_reg_write(ah, (tsf64 >> 32) & 0xffffffff, AR5K_TSF_U32);
  474. }
  475. /**
  476. * ath5k_hw_reset_tsf - Force a TSF reset
  477. *
  478. * @ah: The &struct ath5k_hw
  479. *
  480. * Forces a TSF reset on PCU
  481. */
  482. void ath5k_hw_reset_tsf(struct ath5k_hw *ah)
  483. {
  484. u32 val;
  485. val = ath5k_hw_reg_read(ah, AR5K_BEACON) | AR5K_BEACON_RESET_TSF;
  486. /*
  487. * Each write to the RESET_TSF bit toggles a hardware internal
  488. * signal to reset TSF, but if left high it will cause a TSF reset
  489. * on the next chip reset as well. Thus we always write the value
  490. * twice to clear the signal.
  491. */
  492. ath5k_hw_reg_write(ah, val, AR5K_BEACON);
  493. ath5k_hw_reg_write(ah, val, AR5K_BEACON);
  494. }
  495. /*
  496. * Initialize beacon timers
  497. */
  498. void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval)
  499. {
  500. u32 timer1, timer2, timer3;
  501. /*
  502. * Set the additional timers by mode
  503. */
  504. switch (ah->opmode) {
  505. case NL80211_IFTYPE_MONITOR:
  506. case NL80211_IFTYPE_STATION:
  507. /* In STA mode timer1 is used as next wakeup
  508. * timer and timer2 as next CFP duration start
  509. * timer. Both in 1/8TUs. */
  510. /* TODO: PCF handling */
  511. if (ah->ah_version == AR5K_AR5210) {
  512. timer1 = 0xffffffff;
  513. timer2 = 0xffffffff;
  514. } else {
  515. timer1 = 0x0000ffff;
  516. timer2 = 0x0007ffff;
  517. }
  518. /* Mark associated AP as PCF incapable for now */
  519. AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, AR5K_STA_ID1_PCF);
  520. break;
  521. case NL80211_IFTYPE_ADHOC:
  522. AR5K_REG_ENABLE_BITS(ah, AR5K_TXCFG, AR5K_TXCFG_ADHOC_BCN_ATIM);
  523. default:
  524. /* On non-STA modes timer1 is used as next DMA
  525. * beacon alert (DBA) timer and timer2 as next
  526. * software beacon alert. Both in 1/8TUs. */
  527. timer1 = (next_beacon - AR5K_TUNE_DMA_BEACON_RESP) << 3;
  528. timer2 = (next_beacon - AR5K_TUNE_SW_BEACON_RESP) << 3;
  529. break;
  530. }
  531. /* Timer3 marks the end of our ATIM window
  532. * a zero length window is not allowed because
  533. * we 'll get no beacons */
  534. timer3 = next_beacon + 1;
  535. /*
  536. * Set the beacon register and enable all timers.
  537. */
  538. /* When in AP or Mesh Point mode zero timer0 to start TSF */
  539. if (ah->opmode == NL80211_IFTYPE_AP ||
  540. ah->opmode == NL80211_IFTYPE_MESH_POINT)
  541. ath5k_hw_reg_write(ah, 0, AR5K_TIMER0);
  542. ath5k_hw_reg_write(ah, next_beacon, AR5K_TIMER0);
  543. ath5k_hw_reg_write(ah, timer1, AR5K_TIMER1);
  544. ath5k_hw_reg_write(ah, timer2, AR5K_TIMER2);
  545. ath5k_hw_reg_write(ah, timer3, AR5K_TIMER3);
  546. /* Force a TSF reset if requested and enable beacons */
  547. if (interval & AR5K_BEACON_RESET_TSF)
  548. ath5k_hw_reset_tsf(ah);
  549. ath5k_hw_reg_write(ah, interval & (AR5K_BEACON_PERIOD |
  550. AR5K_BEACON_ENABLE),
  551. AR5K_BEACON);
  552. /* Flush any pending BMISS interrupts on ISR by
  553. * performing a clear-on-write operation on PISR
  554. * register for the BMISS bit (writing a bit on
  555. * ISR toggles a reset for that bit and leaves
  556. * the remaining bits intact) */
  557. if (ah->ah_version == AR5K_AR5210)
  558. ath5k_hw_reg_write(ah, AR5K_ISR_BMISS, AR5K_ISR);
  559. else
  560. ath5k_hw_reg_write(ah, AR5K_ISR_BMISS, AR5K_PISR);
  561. /* TODO: Set enhanced sleep registers on AR5212
  562. * based on vif->bss_conf params, until then
  563. * disable power save reporting.*/
  564. AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, AR5K_STA_ID1_PWR_SV);
  565. }
  566. /**
  567. * ath5k_check_timer_win - Check if timer B is timer A + window
  568. *
  569. * @a: timer a (before b)
  570. * @b: timer b (after a)
  571. * @window: difference between a and b
  572. * @intval: timers are increased by this interval
  573. *
  574. * This helper function checks if timer B is timer A + window and covers
  575. * cases where timer A or B might have already been updated or wrapped
  576. * around (Timers are 16 bit).
  577. *
  578. * Returns true if O.K.
  579. */
  580. static inline bool
  581. ath5k_check_timer_win(int a, int b, int window, int intval)
  582. {
  583. /*
  584. * 1.) usually B should be A + window
  585. * 2.) A already updated, B not updated yet
  586. * 3.) A already updated and has wrapped around
  587. * 4.) B has wrapped around
  588. */
  589. if ((b - a == window) || /* 1.) */
  590. (a - b == intval - window) || /* 2.) */
  591. ((a | 0x10000) - b == intval - window) || /* 3.) */
  592. ((b | 0x10000) - a == window)) /* 4.) */
  593. return true; /* O.K. */
  594. return false;
  595. }
  596. /**
  597. * ath5k_hw_check_beacon_timers - Check if the beacon timers are correct
  598. *
  599. * @ah: The &struct ath5k_hw
  600. * @intval: beacon interval
  601. *
  602. * This is a workaround for IBSS mode:
  603. *
  604. * The need for this function arises from the fact that we have 4 separate
  605. * HW timer registers (TIMER0 - TIMER3), which are closely related to the
  606. * next beacon target time (NBTT), and that the HW updates these timers
  607. * separately based on the current TSF value. The hardware increments each
  608. * timer by the beacon interval, when the local TSF converted to TU is equal
  609. * to the value stored in the timer.
  610. *
  611. * The reception of a beacon with the same BSSID can update the local HW TSF
  612. * at any time - this is something we can't avoid. If the TSF jumps to a
  613. * time which is later than the time stored in a timer, this timer will not
  614. * be updated until the TSF in TU wraps around at 16 bit (the size of the
  615. * timers) and reaches the time which is stored in the timer.
  616. *
  617. * The problem is that these timers are closely related to TIMER0 (NBTT) and
  618. * that they define a time "window". When the TSF jumps between two timers
  619. * (e.g. ATIM and NBTT), the one in the past will be left behind (not
  620. * updated), while the one in the future will be updated every beacon
  621. * interval. This causes the window to get larger, until the TSF wraps
  622. * around as described above and the timer which was left behind gets
  623. * updated again. But - because the beacon interval is usually not an exact
  624. * divisor of the size of the timers (16 bit), an unwanted "window" between
  625. * these timers has developed!
  626. *
  627. * This is especially important with the ATIM window, because during
  628. * the ATIM window only ATIM frames and no data frames are allowed to be
  629. * sent, which creates transmission pauses after each beacon. This symptom
  630. * has been described as "ramping ping" because ping times increase linearly
  631. * for some time and then drop down again. A wrong window on the DMA beacon
  632. * timer has the same effect, so we check for these two conditions.
  633. *
  634. * Returns true if O.K.
  635. */
  636. bool
  637. ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval)
  638. {
  639. unsigned int nbtt, atim, dma;
  640. nbtt = ath5k_hw_reg_read(ah, AR5K_TIMER0);
  641. atim = ath5k_hw_reg_read(ah, AR5K_TIMER3);
  642. dma = ath5k_hw_reg_read(ah, AR5K_TIMER1) >> 3;
  643. /* NOTE: SWBA is different. Having a wrong window there does not
  644. * stop us from sending data and this condition is caught by
  645. * other means (SWBA interrupt) */
  646. if (ath5k_check_timer_win(nbtt, atim, 1, intval) &&
  647. ath5k_check_timer_win(dma, nbtt, AR5K_TUNE_DMA_BEACON_RESP,
  648. intval))
  649. return true; /* O.K. */
  650. return false;
  651. }
  652. /**
  653. * ath5k_hw_set_coverage_class - Set IEEE 802.11 coverage class
  654. *
  655. * @ah: The &struct ath5k_hw
  656. * @coverage_class: IEEE 802.11 coverage class number
  657. *
  658. * Sets IFS intervals and ACK/CTS timeouts for given coverage class.
  659. */
  660. void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class)
  661. {
  662. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  663. int slot_time = ath5k_hw_get_default_slottime(ah) + 3 * coverage_class;
  664. int ack_timeout = ath5k_hw_get_default_sifs(ah) + slot_time;
  665. int cts_timeout = ack_timeout;
  666. ath5k_hw_set_ifs_intervals(ah, slot_time);
  667. ath5k_hw_set_ack_timeout(ah, ack_timeout);
  668. ath5k_hw_set_cts_timeout(ah, cts_timeout);
  669. ah->ah_coverage_class = coverage_class;
  670. }
  671. /***************************\
  672. * Init/Start/Stop functions *
  673. \***************************/
  674. /**
  675. * ath5k_hw_start_rx_pcu - Start RX engine
  676. *
  677. * @ah: The &struct ath5k_hw
  678. *
  679. * Starts RX engine on PCU so that hw can process RXed frames
  680. * (ACK etc).
  681. *
  682. * NOTE: RX DMA should be already enabled using ath5k_hw_start_rx_dma
  683. */
  684. void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah)
  685. {
  686. AR5K_REG_DISABLE_BITS(ah, AR5K_DIAG_SW, AR5K_DIAG_SW_DIS_RX);
  687. }
  688. /**
  689. * at5k_hw_stop_rx_pcu - Stop RX engine
  690. *
  691. * @ah: The &struct ath5k_hw
  692. *
  693. * Stops RX engine on PCU
  694. */
  695. void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah)
  696. {
  697. AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW, AR5K_DIAG_SW_DIS_RX);
  698. }
  699. /**
  700. * ath5k_hw_set_opmode - Set PCU operating mode
  701. *
  702. * @ah: The &struct ath5k_hw
  703. * @op_mode: &enum nl80211_iftype operating mode
  704. *
  705. * Configure PCU for the various operating modes (AP/STA etc)
  706. */
  707. int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype op_mode)
  708. {
  709. struct ath_common *common = ath5k_hw_common(ah);
  710. u32 pcu_reg, beacon_reg, low_id, high_id;
  711. ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode %d\n", op_mode);
  712. /* Preserve rest settings */
  713. pcu_reg = ath5k_hw_reg_read(ah, AR5K_STA_ID1) & 0xffff0000;
  714. pcu_reg &= ~(AR5K_STA_ID1_ADHOC | AR5K_STA_ID1_AP
  715. | AR5K_STA_ID1_KEYSRCH_MODE
  716. | (ah->ah_version == AR5K_AR5210 ?
  717. (AR5K_STA_ID1_PWR_SV | AR5K_STA_ID1_NO_PSPOLL) : 0));
  718. beacon_reg = 0;
  719. switch (op_mode) {
  720. case NL80211_IFTYPE_ADHOC:
  721. pcu_reg |= AR5K_STA_ID1_ADHOC | AR5K_STA_ID1_KEYSRCH_MODE;
  722. beacon_reg |= AR5K_BCR_ADHOC;
  723. if (ah->ah_version == AR5K_AR5210)
  724. pcu_reg |= AR5K_STA_ID1_NO_PSPOLL;
  725. else
  726. AR5K_REG_ENABLE_BITS(ah, AR5K_CFG, AR5K_CFG_IBSS);
  727. break;
  728. case NL80211_IFTYPE_AP:
  729. case NL80211_IFTYPE_MESH_POINT:
  730. pcu_reg |= AR5K_STA_ID1_AP | AR5K_STA_ID1_KEYSRCH_MODE;
  731. beacon_reg |= AR5K_BCR_AP;
  732. if (ah->ah_version == AR5K_AR5210)
  733. pcu_reg |= AR5K_STA_ID1_NO_PSPOLL;
  734. else
  735. AR5K_REG_DISABLE_BITS(ah, AR5K_CFG, AR5K_CFG_IBSS);
  736. break;
  737. case NL80211_IFTYPE_STATION:
  738. pcu_reg |= AR5K_STA_ID1_KEYSRCH_MODE
  739. | (ah->ah_version == AR5K_AR5210 ?
  740. AR5K_STA_ID1_PWR_SV : 0);
  741. case NL80211_IFTYPE_MONITOR:
  742. pcu_reg |= AR5K_STA_ID1_KEYSRCH_MODE
  743. | (ah->ah_version == AR5K_AR5210 ?
  744. AR5K_STA_ID1_NO_PSPOLL : 0);
  745. break;
  746. default:
  747. return -EINVAL;
  748. }
  749. /*
  750. * Set PCU registers
  751. */
  752. low_id = get_unaligned_le32(common->macaddr);
  753. high_id = get_unaligned_le16(common->macaddr + 4);
  754. ath5k_hw_reg_write(ah, low_id, AR5K_STA_ID0);
  755. ath5k_hw_reg_write(ah, pcu_reg | high_id, AR5K_STA_ID1);
  756. /*
  757. * Set Beacon Control Register on 5210
  758. */
  759. if (ah->ah_version == AR5K_AR5210)
  760. ath5k_hw_reg_write(ah, beacon_reg, AR5K_BCR);
  761. return 0;
  762. }
  763. void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
  764. u8 mode)
  765. {
  766. /* Set bssid and bssid mask */
  767. ath5k_hw_set_bssid(ah);
  768. /* Set PCU config */
  769. ath5k_hw_set_opmode(ah, op_mode);
  770. /* Write rate duration table only on AR5212 and if
  771. * virtual interface has already been brought up
  772. * XXX: rethink this after new mode changes to
  773. * mac80211 are integrated */
  774. if (ah->ah_version == AR5K_AR5212 &&
  775. ah->nvifs)
  776. ath5k_hw_write_rate_duration(ah);
  777. /* Set RSSI/BRSSI thresholds
  778. *
  779. * Note: If we decide to set this value
  780. * dynamically, have in mind that when AR5K_RSSI_THR
  781. * register is read it might return 0x40 if we haven't
  782. * wrote anything to it plus BMISS RSSI threshold is zeroed.
  783. * So doing a save/restore procedure here isn't the right
  784. * choice. Instead store it on ath5k_hw */
  785. ath5k_hw_reg_write(ah, (AR5K_TUNE_RSSI_THRES |
  786. AR5K_TUNE_BMISS_THRES <<
  787. AR5K_RSSI_THR_BMISS_S),
  788. AR5K_RSSI_THR);
  789. /* MIC QoS support */
  790. if (ah->ah_mac_srev >= AR5K_SREV_AR2413) {
  791. ath5k_hw_reg_write(ah, 0x000100aa, AR5K_MIC_QOS_CTL);
  792. ath5k_hw_reg_write(ah, 0x00003210, AR5K_MIC_QOS_SEL);
  793. }
  794. /* QoS NOACK Policy */
  795. if (ah->ah_version == AR5K_AR5212) {
  796. ath5k_hw_reg_write(ah,
  797. AR5K_REG_SM(2, AR5K_QOS_NOACK_2BIT_VALUES) |
  798. AR5K_REG_SM(5, AR5K_QOS_NOACK_BIT_OFFSET) |
  799. AR5K_REG_SM(0, AR5K_QOS_NOACK_BYTE_OFFSET),
  800. AR5K_QOS_NOACK);
  801. }
  802. /* Restore slot time and ACK timeouts */
  803. if (ah->ah_coverage_class > 0)
  804. ath5k_hw_set_coverage_class(ah, ah->ah_coverage_class);
  805. /* Set ACK bitrate mode (see ack_rates_high) */
  806. if (ah->ah_version == AR5K_AR5212) {
  807. u32 val = AR5K_STA_ID1_BASE_RATE_11B | AR5K_STA_ID1_ACKCTS_6MB;
  808. if (ah->ah_ack_bitrate_high)
  809. AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, val);
  810. else
  811. AR5K_REG_ENABLE_BITS(ah, AR5K_STA_ID1, val);
  812. }
  813. return;
  814. }