pci.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include <linux/pci.h>
  18. #include <linux/pci-aspm.h>
  19. #include <linux/etherdevice.h>
  20. #include "../ath.h"
  21. #include "ath5k.h"
  22. #include "debug.h"
  23. #include "base.h"
  24. #include "reg.h"
  25. /* Known PCI ids */
  26. static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
  27. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  28. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  29. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  30. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  31. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  32. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  33. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  34. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  35. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 compatible */
  36. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 compatible */
  37. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 compatible */
  38. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 compatible */
  39. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 compatible */
  40. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 compatible */
  41. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  42. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  43. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  44. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  45. { 0 }
  46. };
  47. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  48. /* return bus cachesize in 4B word units */
  49. static void ath5k_pci_read_cachesize(struct ath_common *common, int *csz)
  50. {
  51. struct ath5k_hw *ah = (struct ath5k_hw *) common->priv;
  52. u8 u8tmp;
  53. pci_read_config_byte(ah->pdev, PCI_CACHE_LINE_SIZE, &u8tmp);
  54. *csz = (int)u8tmp;
  55. /*
  56. * This check was put in to avoid "unpleasant" consequences if
  57. * the bootrom has not fully initialized all PCI devices.
  58. * Sometimes the cache line size register is not set
  59. */
  60. if (*csz == 0)
  61. *csz = L1_CACHE_BYTES >> 2; /* Use the default size */
  62. }
  63. /*
  64. * Read from eeprom
  65. */
  66. static bool
  67. ath5k_pci_eeprom_read(struct ath_common *common, u32 offset, u16 *data)
  68. {
  69. struct ath5k_hw *ah = (struct ath5k_hw *) common->ah;
  70. u32 status, timeout;
  71. /*
  72. * Initialize EEPROM access
  73. */
  74. if (ah->ah_version == AR5K_AR5210) {
  75. AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG, AR5K_PCICFG_EEAE);
  76. (void)ath5k_hw_reg_read(ah, AR5K_EEPROM_BASE + (4 * offset));
  77. } else {
  78. ath5k_hw_reg_write(ah, offset, AR5K_EEPROM_BASE);
  79. AR5K_REG_ENABLE_BITS(ah, AR5K_EEPROM_CMD,
  80. AR5K_EEPROM_CMD_READ);
  81. }
  82. for (timeout = AR5K_TUNE_REGISTER_TIMEOUT; timeout > 0; timeout--) {
  83. status = ath5k_hw_reg_read(ah, AR5K_EEPROM_STATUS);
  84. if (status & AR5K_EEPROM_STAT_RDDONE) {
  85. if (status & AR5K_EEPROM_STAT_RDERR)
  86. return false;
  87. *data = (u16)(ath5k_hw_reg_read(ah, AR5K_EEPROM_DATA) &
  88. 0xffff);
  89. return true;
  90. }
  91. udelay(15);
  92. }
  93. return false;
  94. }
  95. int ath5k_hw_read_srev(struct ath5k_hw *ah)
  96. {
  97. ah->ah_mac_srev = ath5k_hw_reg_read(ah, AR5K_SREV);
  98. return 0;
  99. }
  100. /*
  101. * Read the MAC address from eeprom or platform_data
  102. */
  103. static int ath5k_pci_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac)
  104. {
  105. u8 mac_d[ETH_ALEN] = {};
  106. u32 total, offset;
  107. u16 data;
  108. int octet;
  109. AR5K_EEPROM_READ(0x20, data);
  110. for (offset = 0x1f, octet = 0, total = 0; offset >= 0x1d; offset--) {
  111. AR5K_EEPROM_READ(offset, data);
  112. total += data;
  113. mac_d[octet + 1] = data & 0xff;
  114. mac_d[octet] = data >> 8;
  115. octet += 2;
  116. }
  117. if (!total || total == 3 * 0xffff)
  118. return -EINVAL;
  119. memcpy(mac, mac_d, ETH_ALEN);
  120. return 0;
  121. }
  122. /* Common ath_bus_opts structure */
  123. static const struct ath_bus_ops ath_pci_bus_ops = {
  124. .ath_bus_type = ATH_PCI,
  125. .read_cachesize = ath5k_pci_read_cachesize,
  126. .eeprom_read = ath5k_pci_eeprom_read,
  127. .eeprom_read_mac = ath5k_pci_eeprom_read_mac,
  128. };
  129. /********************\
  130. * PCI Initialization *
  131. \********************/
  132. static int __devinit
  133. ath5k_pci_probe(struct pci_dev *pdev,
  134. const struct pci_device_id *id)
  135. {
  136. void __iomem *mem;
  137. struct ath5k_hw *ah;
  138. struct ieee80211_hw *hw;
  139. int ret;
  140. u8 csz;
  141. /*
  142. * L0s needs to be disabled on all ath5k cards.
  143. *
  144. * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
  145. * by default in the future in 2.6.36) this will also mean both L1 and
  146. * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
  147. * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
  148. * though but cannot currently undue the effect of a blacklist, for
  149. * details you can read pcie_aspm_sanity_check() and see how it adjusts
  150. * the device link capability.
  151. *
  152. * It may be possible in the future to implement some PCI API to allow
  153. * drivers to override blacklists for pre 1.1 PCIe but for now it is
  154. * best to accept that both L0s and L1 will be disabled completely for
  155. * distributions shipping with CONFIG_PCIEASPM rather than having this
  156. * issue present. Motivation for adding this new API will be to help
  157. * with power consumption for some of these devices.
  158. */
  159. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);
  160. ret = pci_enable_device(pdev);
  161. if (ret) {
  162. dev_err(&pdev->dev, "can't enable device\n");
  163. goto err;
  164. }
  165. /* XXX 32-bit addressing only */
  166. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  167. if (ret) {
  168. dev_err(&pdev->dev, "32-bit DMA not available\n");
  169. goto err_dis;
  170. }
  171. /*
  172. * Cache line size is used to size and align various
  173. * structures used to communicate with the hardware.
  174. */
  175. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  176. if (csz == 0) {
  177. /*
  178. * Linux 2.4.18 (at least) writes the cache line size
  179. * register as a 16-bit wide register which is wrong.
  180. * We must have this setup properly for rx buffer
  181. * DMA to work so force a reasonable value here if it
  182. * comes up zero.
  183. */
  184. csz = L1_CACHE_BYTES >> 2;
  185. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  186. }
  187. /*
  188. * The default setting of latency timer yields poor results,
  189. * set it to the value used by other systems. It may be worth
  190. * tweaking this setting more.
  191. */
  192. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  193. /* Enable bus mastering */
  194. pci_set_master(pdev);
  195. /*
  196. * Disable the RETRY_TIMEOUT register (0x41) to keep
  197. * PCI Tx retries from interfering with C3 CPU state.
  198. */
  199. pci_write_config_byte(pdev, 0x41, 0);
  200. ret = pci_request_region(pdev, 0, "ath5k");
  201. if (ret) {
  202. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  203. goto err_dis;
  204. }
  205. mem = pci_iomap(pdev, 0, 0);
  206. if (!mem) {
  207. dev_err(&pdev->dev, "cannot remap PCI memory region\n");
  208. ret = -EIO;
  209. goto err_reg;
  210. }
  211. /*
  212. * Allocate hw (mac80211 main struct)
  213. * and hw->priv (driver private data)
  214. */
  215. hw = ieee80211_alloc_hw(sizeof(*ah), &ath5k_hw_ops);
  216. if (hw == NULL) {
  217. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  218. ret = -ENOMEM;
  219. goto err_map;
  220. }
  221. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  222. ah = hw->priv;
  223. ah->hw = hw;
  224. ah->pdev = pdev;
  225. ah->dev = &pdev->dev;
  226. ah->irq = pdev->irq;
  227. ah->devid = id->device;
  228. ah->iobase = mem; /* So we can unmap it on detach */
  229. /* Initialize */
  230. ret = ath5k_init_softc(ah, &ath_pci_bus_ops);
  231. if (ret)
  232. goto err_free;
  233. /* Set private data */
  234. pci_set_drvdata(pdev, hw);
  235. return 0;
  236. err_free:
  237. ieee80211_free_hw(hw);
  238. err_map:
  239. pci_iounmap(pdev, mem);
  240. err_reg:
  241. pci_release_region(pdev, 0);
  242. err_dis:
  243. pci_disable_device(pdev);
  244. err:
  245. return ret;
  246. }
  247. static void __devexit
  248. ath5k_pci_remove(struct pci_dev *pdev)
  249. {
  250. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  251. struct ath5k_hw *ah = hw->priv;
  252. ath5k_deinit_softc(ah);
  253. pci_iounmap(pdev, ah->iobase);
  254. pci_release_region(pdev, 0);
  255. pci_disable_device(pdev);
  256. ieee80211_free_hw(hw);
  257. }
  258. #ifdef CONFIG_PM_SLEEP
  259. static int ath5k_pci_suspend(struct device *dev)
  260. {
  261. struct pci_dev *pdev = to_pci_dev(dev);
  262. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  263. struct ath5k_hw *ah = hw->priv;
  264. ath5k_led_off(ah);
  265. return 0;
  266. }
  267. static int ath5k_pci_resume(struct device *dev)
  268. {
  269. struct pci_dev *pdev = to_pci_dev(dev);
  270. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  271. struct ath5k_hw *ah = hw->priv;
  272. /*
  273. * Suspend/Resume resets the PCI configuration space, so we have to
  274. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  275. * PCI Tx retries from interfering with C3 CPU state
  276. */
  277. pci_write_config_byte(pdev, 0x41, 0);
  278. ath5k_led_enable(ah);
  279. return 0;
  280. }
  281. static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  282. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  283. #else
  284. #define ATH5K_PM_OPS NULL
  285. #endif /* CONFIG_PM_SLEEP */
  286. static struct pci_driver ath5k_pci_driver = {
  287. .name = KBUILD_MODNAME,
  288. .id_table = ath5k_pci_id_table,
  289. .probe = ath5k_pci_probe,
  290. .remove = __devexit_p(ath5k_pci_remove),
  291. .driver.pm = ATH5K_PM_OPS,
  292. };
  293. /*
  294. * Module init/exit functions
  295. */
  296. static int __init
  297. init_ath5k_pci(void)
  298. {
  299. int ret;
  300. ret = pci_register_driver(&ath5k_pci_driver);
  301. if (ret) {
  302. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  303. return ret;
  304. }
  305. return 0;
  306. }
  307. static void __exit
  308. exit_ath5k_pci(void)
  309. {
  310. pci_unregister_driver(&ath5k_pci_driver);
  311. }
  312. module_init(init_ath5k_pci);
  313. module_exit(exit_ath5k_pci);